# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Analog Devices Welcomes Hittite Microwave Corporation

NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED



www.hittite.com

www.analog.com

THIS PAGE INTENTIONALLY LEFT BLANK

# PLL & PLL with Integrated VCO Evaluation Kit

Analog, Digital & Mixed-Signal ICs, Modules, Subsystems & Instrumentation



ECN# CP100301



# Software & Hardware Installation

For All Hittite PLLs & PLL with Integrated VCO Products



Order On-Line at: www.hittite.com Receive the latest product releases - click on "My Subscription"

20 Alpha Road Chelmsford, MA 01824 Phone: 978-250-3343 • Fax: 978-250-3373 • sales@hittite.com Part # **128340** Rev C - v02.1110



Rev C - 02.1110

# **Table of Contents**

| 1. | Introduction            | .3 |
|----|-------------------------|----|
| 2. | Package Contents        | .3 |
| 3. | Operating Environment   | .3 |
| 4. | Setup and Installation  | .4 |
| 5. | PLL Programming         | .7 |
| 6. | Hittite PLL Design Tool | 10 |
| 7. | Technical Support.      | 10 |

# **Notice**

Hittite Microwave Corporation has prepared this manual for use by Hittite personnel and customers as a guide for the proper installation, operation, and maintenance of Hittite equipment and computer programs. The drawings, specifications, and information contained herein are the property of Hittite Microwave Corporation, and any unauthorized use or disclosure of these drawings, specifications, and information is prohibited; they shall not be reproduced, copied, or used in whole or in part as the basis for manufacture or sale of the equipment or software programs without the prior written consent of Hittite Microwave Corporation.



Rev C - 02.1110

PLL & PLL with Integrated VCO Evaluation Kit User Manual

# 1. Introduction

This document provides basic instructions for getting started with Hittite PLL & PLL with Integrated VCO Evaluation Kit. Hittite PLL & PLL with Integrated VCO Evaluation Kit consists of hardware and software that allows users to control Hittite PLL evaluation boards and observe and test full functionality and performance of Hittite PLLs and PLLs with Integrated VCOs.

Note: For most up-to-date software download and information please visit www.hittite.com.

### 2. Package Contents

### 2.1 Hardware

Verify that all the items listed in Table 1 are included in the shipment.

| Item                                       | Quantity |
|--------------------------------------------|----------|
| PLL Evaluation Board                       | 1        |
| USB Interface Board                        | 1        |
| 6' USB A Male to USB B Male Cable          | 1        |
| CD ROM (Contains User Manual and software) | 1        |

Table 1: Packing List

#### 2.2 Software

- 1. Hittite PLL Eval Software
  - Enables users to communicate with and control Hittite PLLs and PLL with integrated VCOs with their PCs, and observe full functionality and performance of all Hittite PLLs and PLLs with integrated VCOs
- 2. Hittite PLL Design Software
  - Is a powerful tool that can aid in the design and performance analysis of all Hittite's PLLs

#### 3. Operating Environment

The PLL & PLL with Integrated VCO Evaluation Kit is designed for use in a laboratory setting at ambient room temperature (25°C) and is not protected against moisture. The USB Interface Board has an ESD rating of +/-3000V, however the HMC PLLs may have a lower rating (check the product's datasheet for its specific ESD rating). Use appropriate ESD procedures and precautionary measures when handling all electronic hardware.



Rev C - 02.1110

# 4. Setup and Installation

#### 4.1 User Provided Equipment

In addition to the items provided in the PLL & PLL with Integrated VCO Evaluation Kit, the user must provide the following equipment to communicate with the PLL under test.

- DC Power Supply
- DC Cables
- · Computer (PC) with Standard USB port
- For detailed specifications regarding operating system and software requirements please visit www.hittite.com

#### 4.2 Software Installation

Note: Installing/Uninstalling the Hittite PLL Evaluation Software & Hittite PLL Design Software requires administrative privileges

- 1. Hittite PLL Evaluation Software Installation
  - To install/uninstall Hittite PLL Evaluation Software double click on "Hittite PLL Eval Software Installer.exe" that was downloaded from <u>www.hittite.com</u>, or provided with a CD, and follow the installation/uninstallation wizard.
- 2. Hittite PLL Design Software Installation
  - To install/uninstall Hittite PLL Design Software, log in as administrator and right click on "Hittite PLL Design Software Installer.exe" that was downloaded from <u>www.hittite.com</u>, or provided with a CD, and select 'Run as Administrator,' and follow the installation/uninstallation wizard.

#### 4.3 Hardware Setup

Setup all hardware according to Figure 1.

- 1. Setup the evaluation board
  - a. Set the DC power supply to +5.5V and connect to the evaluation board. Some evaluation boards require a second higher power supply to operate. The evaluation board power connections are all labelled with the required voltage.
  - b. Connect Phase Noise Test Set or Spectrum Analyzer to the evaluation board through an RF cable.
- 2. Plug the header connector of the USB Interface board into the header connector of the evaluation board or use the ribbon cable (provided with some evaluation kits).
- 3. Connect the USB Interface Board to the USB port of the PC through the USB Cable provided with the kit.





Figure 1. Hardware Setup

\*Device must be provided by user. Please note that some evaluation boards connect directly to the USB board without a ribbon cable.

# 4.4 Launch Hittite PLL Evaluation Software

 Launch the "Hittite PLL Eval Software" file from Start, All Program Files menu on your PC, or from your Desktop. Hittite PLL Evaluation Software Selection Window shown in Figure 2 will appear. From the drop down list, select the part under test.

| 🍪 Hittite PLL Evaluation Software |                                                                                             |  |  |  |
|-----------------------------------|---------------------------------------------------------------------------------------------|--|--|--|
|                                   | Version: 3.0.3.8                                                                            |  |  |  |
| F                                 | ist<br>tand Alone PLLs<br>'LL with Integrated RF VCOs<br>'LL with Integrated Microwave VCOs |  |  |  |
|                                   | ×                                                                                           |  |  |  |
| Done                              | Quit                                                                                        |  |  |  |

Figure 2. Hittite PLL Product Selection Window



2. Press "Done", the Hittite PLL Evaluation Software GUI shown in Figure 3 will appear.

| ite PLL Main GUI                                    |                               |                                                                 |                                                                 |                                        |
|-----------------------------------------------------|-------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------|
|                                                     |                               |                                                                 | Version: 3.0.3.8                                                | Register File Dis<br>Addr (Hex) Data ( |
| SPI Access<br>SPI Read/Write 1<br>SPI Read/Write 2  | SO.D XTAL                     | (MHz) NO HW IN                                                  | IC820LP6CE                                                      |                                        |
| Utilities<br>Frequency Hop                          | Infinity COMP<br>Update       | [MH2] VC0 TO OU<br>INIT PIN: CH                                 | DIVIDER 1<br>T DIVIDER 210.5<br>up EN<br>DN : 1095 - 5100MH2 Tr |                                        |
| Scan VCO Frequency Synthesizer Block Diagram        |                               | 0p                                                              | en Detailed GUI                                                 |                                        |
| OUT: Freq Desired (MHz)                             | T Frequency (Actual)<br>MHz   | Divider Arrangement<br>Auto Manual<br>Override<br>VCD to Output | ChipEN PIN<br>Chiph - ENABLE<br>Low - DISABLE                   |                                        |
| Frac Mode<br>Exact Freq Mode<br>OUT freq Step [MHz] | Hz<br>scaler Frequency<br>MHz | Fundamental<br>VCO to Prescaler 1<br>Check Lock                 | Show R/W Regs                                                   |                                        |
| Up Down                                             | 0 Frequency<br>MHz            | Lost communication<br>Check Lock                                | Disable History when<br>switching windows                       | Load Reg File                          |

Figure 3. PLL Main Control GUI

- 3. Load the register file.
  - a. Press the "Load Reg File" button flashing in the lower right corner of the display. Navigate to register setting files corresponding to the device under test.
  - b. Select the file according to the desired mode of operation, Fractional or Integer. For PLL with Integrated RF VCO devices select the register file for fo/2 (Divider), fo (Fundamental) or 2fo (Doubler) Mode as needed. fo/2, fo, 2fo Mode switching is performed by running the specific register file.
  - c. The Check Lock section should now display the green 'LOCKED' display indicator.
- 4. Consult the Product Operation Guide available on <u>www.hittite.com</u> or provided on the CD-ROM for detailed instructions on PLL programming and debugging.



### 5. PLL Programming

#### **5.1 Frequency Selection**

To program the PLL to a desired frequency, enter the frequency in the "OUT Freq Desired" box and press the "Update Frequency" button (Reference divider and VCO divider registers are only updated when the "Update Frequency" button is pressed).

The "OUT Freq (Actual)" box displays the frequency that the PLL is actually generating. The "Error" box displays the frequency error between the desired and actual frequencies.

#### **5.2 External or Internal Fixed Dividers**

Often, there will be dividers and/or doublers used between the VCO and the PLL's prescaler, and/or between the VCO and the measurement equipment. For the GUI to calculate the correct N for the PLL, it needs to know the ratio between the "OUT Freq Desired" and the prescaler input. For standard Hittite parts, in "Auto" mode, the SW determines the value based on the selected part number, and the programmed register settings. If the user is using external dividers or multipliers, however, the "Manual Override" should be selected, and the frequency relationship between the VCO and output, and VCO and Prescaler need to be specified by the user.

A block diagram () of the PLL system is available by clicking on the "HMC PLL Block Diagram" button on the PLL Main Control GUI. The diagram may not be exactly as shown depending on the device and configuration. Some PLLs may have a fixed divider internal to the PLL in the loop.



Figure 4. PLL Block Diagram



Rev C - 02.1110

#### 5.3 Frequency Step in Channel Size

To step up/down in frequency, enter the desired frequency step size in MHz in the "OUT Freq Step" window and press the "Up"/"Down" button.

#### **5.4 Fractional Mode**

To operate in Fractional Mode, check the "Frac Mode" box. It is recommended to run the provided register file for the desired mode (Fractional or Integer) for best spectral performance as there are other registers that need configuring when changing between these two modes.

#### 5.5 Frequency Scan

A convenient Scan feature is included to find the locking range of the PLL/VCO combination. Press the "Scan VCO Frequency" button and select "Start Scan" to use the default start scan parameters. The software will start programming different frequencies looking for lock, sweeping out the operating frequency range. The upper, lower and center frequencies are reported on the form.

#### 5.6 Check Lock

The "LOCKED"/"UNLOCKED" indicator is updated every time the "Update Frequency" button is pressed. You can confirm the locked state at any time by pressing the "Check Lock" button.

#### **5.7 Frequency Hopping**

When performing settling time measurements, the PLL can also be configured to hop between two specified frequencies entered in the "Frequency Hop" window. The "Dwell Time" is not well calibrated and only offers a crude time estimation. It should not be relied upon for accurate hop timing.

#### **5.8 Register Read/Write**

"SPI Read/Write" buttons provide direct register read/write capability in Hex. These are debug tools. To observe all the detailed register states, click the "Open Detailed GUI" button and the window in Figure 5 will open. Each register is controlled by its own "Read" and "Write" button in its sub-panel. Changes made by clicking on any check box are only implemented upon clicking that register's "Write" button. Similarly a panel is only updated after the "Read" button is clicked.



Rev C - 02.1110

# PLL & PLL with Integrated VCO Evaluation Kit User Manual

|                                                                                                                                                                                                                                                                                                                        | Reg 05: SD Seed Register                                                                                                                                                                                                                                                                                                                                        | Reg 08: Analog Enable Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Reg 0B: PFD Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reg 00: Strobe Register<br>00: Reset Srobe Register<br>00: Reset Srobe Register<br>Write<br>Reg 01: RST Register<br>00: CE from PIN (1) or SPI (0)<br>Read<br>01: CE From SPI<br>02: keep dig on<br>03: keep bias on<br>04: keep pid on<br>04: keep pid on<br>05: keep cp on<br>06: keep rbuf on<br>07: keep vcobuf on | 0     seed (23:0)h       To Hex     Read       To Frac     Write       0     seed (23:0)   Reg 06: SD CFG Register       0     DSM Max Value [3:0]h       0     DSM Min Value [7:4]h       00: invalid     DSM Type [9:8]       10: frac_rstb     11: frac buffers rstb       11: frac buffers rstb     12: bypass sd       13: autoseed en     13: autoseed en | Image of the second product of the | Delay Sel<br>Delay Sel<br>3: Phase Swap<br>4: UP En<br>5: DN En<br>6: LD Out En<br>7: PFD Force up<br>8: PFD Force Dn<br>9: PFD Automute<br>Read<br>Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| O8: keep dig io on     O9: rdiv sync out (unused)  Reg 02:Reference Divider ref divider ratio [13:0]d     Read     Write                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                 | Wite         Write           000: 0         Up Leak [4:2]           000: 0         Dn Leak [9:7]           0: 0         Up Trim [13:10]           0: 0         Dn Trim [17:14]           0: 0         Up Leak [12:1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reg 0C: VC0 SPI Register vco data (9:0)h Read Write Reg 0F: LD State Register 00: Locked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Reg 03: Frequency Register Integer Part<br>intg [15:0]d Read<br>N(int) = 0 dec Write<br>Reg 04: Frequency Register Fractional Part<br>Calculator                                                                                                                                                                       | Reg 07: LKD/CSP Register         0       lock detect window[9:0]h         10: Enable Internal Lock Detect       Read         11: Enable Asymmetric Window       Write         12: Enable Asymmetric Up window       Write                                                                                                                                       | 0:0     Up I [20:18]       0:0     Dn I [23:21]         Reg 0A: Analog CP OpAmp Register       CP opampbias select[1:0]       0         Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadReadRREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREARREAR |
| 0 hex<br>To Hex<br>To Frac<br>0 frac                                                                                                                                                                                                                                                                                   | 13: Ring Osc/One- Shot Select(20ns)           000: 1         One-Shot Duration [16:14]           00: Fa         Ring Osc Config [18:17]           19: Ring Osc Test Mode (1 Enable)           20: CSP Enable                                                                                                                                                    | Reg 0D: GPO_SDI_RDIV Register         00000: clk_vccdiv & clk_refdiv         0000 <ul> <li>GP0 Write Data when GP0</li> <li>GP2 GP0 Write Data when GP0</li> <li>O7: Enable Auto Output of vccspi_vcc_data</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Figure 5. Typical PLL GUI (varies by PLL model)

#### 5.9 PLL Configuration Save/Load

To save a PLL configuration to a file, use the "Save Reg File" button in the bottom right corner of the "PLL Main Control GUI". This allows you to instantly recall the desired PLL state by using the "Load Reg File".

Saving a "Register" file for PLL with Integrated RF VCO devices does not capture the "Mode" state (fo/2, fo, 2fo).

Further instructions on the operation of the PLL with Integrated Microwave VCO products can be found in the Evaluation Board Operating Guide available on <u>www.hittite.com</u> or on the CD-ROM.



Rev C - 02.1110

# 6. Hittite PLL Design Tool

Hittite PLL Design Software is a powerful tool that can be used to model and analyze performance of Hittite's PLLs. The tool can be used to:

- Model Integer and Fractional-N PLL performance
- Design loop filter component values
- Model and analyze individual and composite noise contributions
- · Model frequency and phase settling time

The PLL Design & Analysis Tool uses MathWorks' MCR (Matlab Compiler Runtime) Library which is included in the installation package. Hittite Microwave Corporation's limited rights to the deployment of MCR are governed by a license agreement between Hittite Microwave Corporation and MathWorks.

# 6.1 Using the Hittite PLL Design & Analysis Tool

- 1. The Hittite PLL Design tool requires parameters to be initialized before running a simulation. From the main software window select File, Open and select the appropriate .mat or .pll file.
- Enter/modify design parameters to tailor the simulation to your requirements (VCO frequency, PFD frequency, Loop BW, Phase Margin, etc.). Press the 'Compute' button in the lower right corner to graphically display simulated performance data.
- 3. Design an optimal loop filter by clicking on the Filter Design button to open the Loop Filter Design dialog. The Loop Filter Design tool provides various loop filter topology options and configurations.
- Edit individual noise contributors ranging from crystal oscillator, reference path, phase detector, VCO, RF divider, operational amplifier, delta-sigma modulator, etc. by clicking on Noise Contributors button.
  - a. Model and simulate the effect of VCO gain variation across VCO tuning range.
  - b. Model and analyze the effect of power supply noise on the loop performance from various PLL components.
- 5. View graphical displays of various modelled performance metrics by choosing the desired category from the Select Plot Type drop down menu.
- 6. Observe modelled loop parameters summary from Loop Parameters display.
- 7. Generate detailed HTML reports outlining simulation setup and resulting performance by selecting Generate Reports from the Tools menu.

# 7. Technical Support

Please contact <u>pll@hittite.com</u> for any questions. Hittite Microwave provides local direct support in many areas around the world. Please see the "Contact Us" page at <u>www.hittite.com</u>.



Rev C - 02.1110

PLL & PLL with Integrated VCO Evaluation Kit User Manual



Order On-Line at: www.hittite.com Receive the latest product releases - click on "My Subscription"

20 Alpha Road Chelmsford, MA 01824 Phone: 978-250-3343 • Fax: 978-250-3373 • sales@hittite.com