

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# 2K I<sup>2</sup>C Serial EEPROMs with EUI-48<sup>TM</sup> or EUI-64<sup>TM</sup> Node Identity

#### **Device Selection Table**

| Part Number | Vcc<br>Range | Max. Clock<br>Frequency | Temp. Ranges | Cascadable | Page Size | Node<br>Address |
|-------------|--------------|-------------------------|--------------|------------|-----------|-----------------|
| 24AA02E48   | 1.7V-5.5V    | 400 kHz <sup>(1)</sup>  | I            | No         | 8-Byte    | EUI-48™         |
| 24AA025E48  | 1.7V-5.5V    | 400 kHz <sup>(1)</sup>  | 1            | Yes        | 16-Byte   | EUI-48™         |
| 24AA02E64   | 1.7V-5.5V    | 400 kHz <sup>(1)</sup>  | I            | No         | 8-Byte    | EUI-64™         |
| 24AA025E64  | 1.7V-5.5V    | 400 kHz <sup>(1)</sup>  | I            | Yes        | 16-Byte   | EUI-64™         |

Note 1: 100 kHz for Vcc <2.5V

#### **Features**

- Pre-Programmed Globally Unique, 48-bit or 64-bit Node Address
- Compatible with EUI-48<sup>™</sup> and EUI-64<sup>™</sup>
- Single Supply with Operation Down to 1.7V
- Low-Power CMOS Technology:
  - Read current 1 mA, maximum
  - Standby current: 1 μA, maximum (I-Temp.)

5 μA, maximum (E-Temp.)

- 2-Wire Serial Interface, I<sup>2</sup>C Compatible
- · Schmitt Trigger Inputs for Noise Suppression
- · Output Slope Control to Eliminate Ground Bounce
- · 100 kHz and 400 kHz Clock Compatibility
- Page Write Time 3 ms, typical
- Self-Timed Erase/Write Cycle
- · Page Write Buffer:
  - 8-byte page (24AA02E48/24AA02E64)
  - 16-byte page (24AA025E48/24AA025E64)
- ESD Protection >4,000V
- · More than 1 Million Erase/Write Cycles
- · Data Retention >200 Years
- Factory Programming Available
- · Available Packages:
  - 8-lead SOIC and 5-lead SOT-23 (24AA02E48/24AA02E64)
  - 8-lead SOIC and 6-lead SOT-23 (24AA025E48/24AA025E64)
- RoHS Compliant
- · Available for Extended Temperature Ranges:
  - Industrial (I): -40°C to +85°C
  - Automotive (E): -40°C to +125°C

### Description

The Microchip Technology Inc. 24AA02E48/24AA025E48/24AA02E64/24AA025E64 (24AA02XEXX) is a 2 Kbit Electrically Erasable PROM. The device is organized as two blocks of 128 x 8-bit memory with a 2-wire serial interface. Low-voltage design permits operation down to 1.7V, with maximum standby currents of only  $1 \mu A$  for I-Temp. and 5 μA for E-Temp., as well as a maximum active current of 1 mA. The 24AA02XEXX also has a page write capability for up to eight bytes of data (16 bytes on the 24AA025E48/24AA025E64). The 24AA02XEXX is available in the standard 8-pin SOIC, 5-lead SOT-23, and 6-lead SOT-23 packages.

Note: 24AA02XEXX is used in this document as a generic part number for the 24AA02E48/24AA025E48/24AA02E64/2 4AA025E64 devices.

#### Packages (24AA02E48/24AA02E64)



## Packages (24AA025E48/24AA025E64)



# **Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings** (†)

| Vcc                                    | 6.5V              |
|----------------------------------------|-------------------|
| All inputs and outputs w.r.t. Vss      | 0.3V to VCC +1.0V |
| Storage temperature                    | 65°C to +150°C    |
| Ambient temperature with power applied | 40°C to +125°C    |
| ESD protection on all pins             | ≥4 kV             |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

TABLE 1-1: DC CHARACTERISTICS

| DC CHARACTERISTICS |              |                                         | Industrial (I): TA = -40°C to +85°C, VCC = +1.7V to +5.5V Automotive (E): TA = -40°C to +125°C, VCC = +1.7V to +5.5V |      |         |       |                                              |
|--------------------|--------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|---------|-------|----------------------------------------------|
| Param.<br>No.      | Symbol       | Characteristic                          | Min.                                                                                                                 | Тур. | Max.    | Units | Conditions                                   |
| D1                 | VIH          | High-Level Input Voltage                | 0.7 Vcc                                                                                                              | _    | _       | V     |                                              |
| D2                 | VIL          | Low-Level Input Voltage                 | _                                                                                                                    | _    | 0.3 Vcc | V     |                                              |
| D3                 | VHYS         | Hysteresis of Schmitt<br>Trigger Inputs | 0.05 Vcc                                                                                                             | _    | _       | V     | Note                                         |
| D4                 | Vol          | Low-Level Output Voltage                | _                                                                                                                    | _    | 0.40    | V     | IOL = 3.0 mA, VCC = 2.5V                     |
| D5                 | ILI          | Input Leakage Current                   | _                                                                                                                    |      | ±1      | μΑ    | VIN = VSS or VCC                             |
| D6                 | ILO          | Output Leakage Current                  |                                                                                                                      |      | ±1      | μΑ    | Vout = Vss or Vcc                            |
| D7                 | CIN,<br>COUT | Pin Capacitance (all inputs/outputs)    | _                                                                                                                    | _    | 10      | pF    | VCC = 5.0V (Note)<br>TA = 25°C, FCLK = 1 MHz |
| D8                 | ICCWRITE     | Operating Current                       | _                                                                                                                    | 0.1  | 3       | mA    | VCC = 5.5V, SCL = 400 kHz                    |
| D9                 | ICCREAD      |                                         | _                                                                                                                    | 0.05 | 1       | mA    |                                              |
| D10                | Iccs         | Standby Current                         | _                                                                                                                    | 0.01 | 1       | μΑ    | Industrial (I)<br>SDA = SCL = Vcc            |
|                    |              |                                         | _                                                                                                                    | 0.01 | 5       | μΑ    | Automotive (E)<br>SDA = SCL = Vcc            |

**Note:** This parameter is periodically sampled and not 100% tested.

TABLE 1-2: AC CHARACTERISTICS

| AC CHARACTERISTICS |         |                                                         | Industrial (I):<br>Automotive (E): |      |      |        | °C, Vcc = +1.7V to +5.5V<br>5°C, Vcc = +1.7V to +5.5V |  |
|--------------------|---------|---------------------------------------------------------|------------------------------------|------|------|--------|-------------------------------------------------------|--|
| Param.<br>No.      | Symbol  | Characteristic                                          | Min.                               | Тур. | Max. | Units  | Conditions                                            |  |
| 1                  | FCLK    | Clock Frequency                                         | _                                  | _    | 400  | kHz    | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | _                                  | _    | 100  | kHz    | 1.7V ≤ VCC < 2.5V                                     |  |
| 2                  | THIGH   | Clock High Time                                         | 600                                | _    | _    | ns     | $2.5V \leq VCC \leq 5.5V$                             |  |
|                    |         |                                                         | 4000                               | _    | _    | ns     | $1.7V \le VCC < 2.5V$                                 |  |
| 3                  | TLOW    | Clock Low Time                                          | 1300                               | _    | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | 4700                               | _    | _    | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 4                  | TR      | SDA and SCL Rise Time                                   | _                                  | _    | 300  | ns     | 2.5V ≤ VCC ≤ 5.5V (Note 1)                            |  |
|                    |         | (Note 1)                                                | _                                  | _    | 1000 | ns     | 1.7V ≤ VCC < 2.5V (Note 1)                            |  |
| 5                  | TF      | SDA and SCL Fall Time                                   | _                                  | _    | 300  | ns     | Note 1                                                |  |
| 6                  | THD:STA | Start Condition Hold Time                               | 600                                | _    | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | 4000                               | _    | _    | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 7                  | Tsu:sta | Start Condition Setup Time                              | 600                                | _    | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | 4700                               | _    | _    | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 8                  | THD:DAT | Data Input Hold Time                                    | 0                                  | _    | _    | ns     | Note 2                                                |  |
| 9                  | TSU:DAT | Data Input Setup Time                                   | 100                                | _    | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | 250                                |      |      | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 10                 | Tsu:sto | Stop Condition Setup Time                               | 600                                |      | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         |                                                         | 4000                               |      | _    | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 11                 | TAA     | Output Valid from Clock                                 |                                    |      | 900  | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         | (Note 2)                                                | _                                  |      | 3500 | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 12                 | TBUF    | Bus Free Time: Bus time                                 | 1300                               |      | _    | ns     | 2.5V ≤ VCC ≤ 5.5V                                     |  |
|                    |         | must be free before a new transmission can start        | 4700                               | _    | _    | ns     | 1.7V ≤ VCC < 2.5V                                     |  |
| 13                 | Tof     | Output Fall Time from VIH                               | _                                  | _    | 250  | ns     | $2.5V \leq VCC \leq 5.5V$                             |  |
|                    |         | Minimum to VIL Maximum                                  | _                                  | _    | 250  | ns     | $1.7 \text{V} \leq \text{VCC} < 2.5 \text{V}$         |  |
| 14                 | Tsp     | Input Filter Spike<br>Suppression<br>(SDA and SCL pins) | _                                  | _    | 50   | ns     | Notes 1 and 3                                         |  |
| 15                 | Twc     | Write Cycle Time (byte or page)                         | _                                  | _    | 5    | ms     |                                                       |  |
| 16                 |         | Endurance                                               | 1M                                 | _    | _    | cycles | 25°C (Note 4)                                         |  |

**Note 1:** Not 100% tested. CB = total capacitance of one bus line in pF.

<sup>2:</sup> As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.

**<sup>3:</sup>** The combined TSP and VHYS specifications are due to new Schmitt Trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation.

**<sup>4:</sup>** This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from Microchip's website at www.microchip.com.

## FIGURE 1-1: BUS TIMING DATA



# FIGURE 1-2: BUS TIMING START/STOP



#### 2.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 2-1.

TABLE 2-1: PIN FUNCTION TABLE

| Name | SOIC | 5-Pin SOT-23 | 6-Pin SOT-23 | Description                       |
|------|------|--------------|--------------|-----------------------------------|
| A0   | 1    | _            | 5            | Chip Address Input <sup>(1)</sup> |
| A1   | 2    | _            | 4            | Chip Address Input <sup>(1)</sup> |
| A2   | 3    | _            | _            | Chip Address Input <sup>(1)</sup> |
| Vss  | 4    | 2            | 2            | Ground                            |
| SDA  | 5    | 3            | 3            | Serial Address/Data I/O           |
| SCL  | 6    | 1            | 1            | Serial Clock                      |
| NC   | 7    | 5            | _            | Not Connected                     |
| Vcc  | 8    | 4            | 6            | +1.7V to 5.5V Power Supply        |

Note 1: Chip address inputs A0, A1 and A2 are not connected on the 24AA02E48/24AA02E64.

# 2.1 Serial Address/Data Input/Output (SDA)

SDA is a bidirectional pin used to transfer addresses and data into and out of the device. Since it is an open-drain terminal, the SDA bus requires a pull-up resistor to VCC (typical 10 k $\Omega$  for 100 kHz, 2 k $\Omega$  for 400 kHz).

For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating Start and Stop conditions.

### 2.2 Serial Clock (SCL)

The SCL input is used to synchronize the data transfer to and from the device.

### 2.3 A0, A1, A2 Chip Address Inputs

The A0, A1 and A2 pins are not used by the 24AA02E48/24AA02E64. They may be left floating or tied to either Vss or Vcc.

For the 24AA025E48/24AA025E64, the levels on the A0, A1 and A2 inputs are compared with the corresponding bits in the slave address. The chip is selected if the compare is true. For the 6-lead SOT-23 package, pin A2 is not connected and its corresponding bit in the slave address should always be set to '0'.

Up to eight 24AA025E48/24AA025E64 devices (four for the SOT-23 package) may be connected to the same bus by using different Chip Select bit combinations. These inputs must be connected to either Vss or Vcc.

#### 3.0 FUNCTIONAL DESCRIPTION

The 24AA02XEXX supports a bidirectional, 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as transmitter, while a device receiving data is defined as a receiver. The bus has to be controlled by a master device which generates the Serial Clock (SCL), controls the bus access and generates the Start and Stop conditions, while the 24AA02XEXX works as slave. Both master and slave can operate as transmitter or receiver, but the master device determines which mode is activated.

### 4.0 BUS CHARACTERISTICS

The following bus protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high will be interpreted as a Start or Stop condition.

Accordingly, the following bus conditions have been defined (Figure 4-1).

### 4.1 Bus Not Busy (A)

Both data and clock lines remain high.

### 4.2 Start Data Transfer (B)

A high-to-low transition of the SDA line while the clock (SCL) is high determines a Start condition. All commands must be preceded by a Start condition.

#### 4.3 Stop Data Transfer (C)

A low-to-high transition of the SDA line while the clock (SCL) is high determines a Stop condition. All operations must be ended with a Stop condition.

#### 4.4 Data Valid (D)

The state of the data line represents valid data when, after a Start condition, the data line is stable for the duration of the high period of the clock signal.

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a Start condition and terminated with a Stop condition. The number of data bytes transferred between Start and Stop conditions is determined by the master device and is, theoretically, unlimited (although only the last sixteen will be stored when doing a write operation). When an overwrite does occur, it will replace data in a first-in first-out (FIFO) fashion.

#### 4.5 Acknowledge

Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this Acknowledge bit.

Note: The 24AA02XEXX does not generate any Acknowledge bits if an internal programming cycle is in progress.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable-low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. During reads, a master must signal an end of data to the slave by not generating an Acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave (24AA02XEXX) will leave the data line high to enable the master to generate the Stop condition.





#### 5.0 DEVICE ADDRESSING

A control byte is the first byte received following the Start condition from the master device. The control byte consists of a four-bit control code. For the 24AA02XEXX, this is set as '1010' binary for read and write operations. For the 24AA02E48/24AA02E64 the next three bits of the control byte are "don't cares".

For the 24AA025E48/24AA025E64, the next three bits of the control byte are the Chip Select bits (A2, A1, A0). The Chip Select bits allow the use of up to eight 24AA025E48/24AA025E64 devices on the same bus and are used to select which device is accessed. The Chip Select bits in the control byte must correspond to the logic levels on the corresponding A2, A1 and A0 pins for the device to respond. These bits are in effect the three Most Significant bits of the word address.

For the 6-pin SOT-23 package, the A2 address pin is not available. During device addressing, the A2 Chip Select bit should be set to '0'.

The last bit of the control byte defines the operation to be performed. When set to '1', a read operation is selected. When set to '0', a write operation is selected. Following the Start condition, the 24AA02XEXX monitors the SDA bus, checking the device type identifier being transmitted and, upon a '1010' code, the slave device outputs an Acknowledge signal on the SDA line. Depending on the state of the  $R/\overline{W}$  bit, the 24AA02XEXX will select a read or write operation.

| Operation | Control<br>Code | Chip Select  | R/W |
|-----------|-----------------|--------------|-----|
| Read      | 1010            | Chip Address | 1   |
| Write     | 1010            | Chip Address | 0   |

FIGURE 5-1: CONTROL BYTE ALLOCATION



# 5.1 Contiguous Addressing Across Multiple Devices

The Chip Select bits A2, A1 and A0 can be used to expand the contiguous address space for up to 16K bits by adding up to eight 24AA025E48/24AA025E64 devices on the same bus. In this case, software can use A0 of the **control byte** as address bit A8, A1 as address bit A9 and A2 as address bit A10. It is not possible to sequentially read across device boundaries.

For the SOT-23 package, up to four 24AA025E48/24AA025E64 devices can be added for up to 8K bits of address space. In this case, software can us A0 of the **control byte** as address bit A8, and A1 as address bit A9. It is not possible to sequentially read across device boundaries.

#### FIGURE 5-2: ADDRESS SEQUENCE BIT ASSIGNMENTS



Note:

#### 6.0 WRITE OPERATION

## 6.1 Byte Write

Following the Start condition from the master, the device code (four bits), the chip address (three bits) and the  $R/\overline{W}$  bit which is a logic-low, is placed onto the bus by the master transmitter. This indicates to the addressed slave receiver that a byte with a word address will follow once it has generated an Acknowledge bit during the ninth clock cycle. Therefore, the next byte transmitted by the master is the word address and will be written into the Address Pointer of the 24AA02XEXX. After receiving another Acknowledge signal from the 24AA02XEXX, the master device will transmit the data word to be written into the addressed memory location. 24AA02XEXX acknowledges again and the master generates a Stop condition. This initiates the internal write cycle and, during this time, the 24AA02XEXX will not generate Acknowledge signals (Figure 6-1).

# 6.2 Page Write

The write control byte, word address and the first data byte are transmitted to the 24AA02XEXX in the same way as in a byte write. However, instead of generating a Stop condition, the master transmits up to eight data bytes to the 24AA02XEXX, which are temporarily stored in the on-chip page buffer and will be written into memory once the master has transmitted a Stop condition. Upon receipt of each word, the three lower-order Address Pointer bits (four for the 24AA025E48/24AA025E64) are internally incremented by one.

The higher-order five hits (four for the 24AA025E48/24AA025E64) of the word address remain constant. If the master should transmit more than eight words (16 for the 24AA025E48/24AA025E64) prior to generating the Stop condition, the address counter will roll over and the previously received data will be overwritten. As with the byte write operation, once the Stop condition is received an internal write cycle will begin (Figure 6-2).

> Page write operations are limited to writing bytes within a single physical page regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page size') and end at addresses that are integer multiples of [page size - 1]. If a page write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page, as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a page boundary.

### 6.3 Write Protection

The upper half of the array (80h-FFh) is permanently write-protected. Write operations to this address range are inhibited. Read operations are not affected.

The remaining half of the array (00h-7Fh) can be written to and read from normally.







### 7.0 ACKNOWLEDGE POLLING

Since the device will not acknowledge during a write cycle, this can be used to determine when the cycle is complete (this feature can be used to maximize bus throughput). Once the Stop condition for a write command has been issued from the master, the device initiates the internally timed write cycle and ACK polling can then be initiated immediately. This involves the master sending a Start condition followed by the control byte for a write command (R/ $\overline{W}$  = 0). If the device is still busy with the write cycle, no ACK will be returned. If the cycle is complete, the device will return the ACK and the master can then proceed with the next read or write command. See Figure 7-1 for a flow diagram of this operation.

FIGURE 7-1: ACKNOWLEDGE POLLING FLOW



#### 8.0 READ OPERATION

Read operations are initiated in the same  $\underline{way}$  as write operations, with the exception that the  $R/\overline{W}$  bit of the slave address is set to '1'. There are three basic types of read operations: current address read, random read and sequential read.

#### 8.1 Current Address Read

The 24AA02XEXX contains an address counter that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous access (either a read or write operation) was to address 'n', the next current address read operation would access data from address n+1. Upon receipt of the slave address with  $R/\overline{W}$  bit set to '1', the 24AA02XEXX issues an acknowledge and transmits the 8-bit data word. The master will not acknowledge the transfer, but generate a Stop condition, and the 24AA02XEXX discontinues transmission (Figure 8-1).

#### 8.2 Random Read

Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, the word address must first be set. This is accomplished by sending the word address to the 24AA02XEXX as part of a write operation. Once the word address is sent, the master generates a Start condition following the acknowledge. This terminates the write operation, but not before the internal Address Pointer is set. The master then issues the control byte again, but with the  $R/\overline{W}$  bit set to a '1'. The 24AA02XEXX will then issue an acknowledge and transmit the 8-bit data word. The master will not acknowledge the transfer, but generate a Stop condition, and the 24AA02XEXX will discontinue transmission (Figure 8-2).

### 8.3 Sequential Read

Sequential reads are initiated in the same way as a random read, except that once the 24AA02XEXX transmits the first data byte, the master issues an acknowledge as opposed to a Stop condition in a random read. This directs the 24AA02XEXX to transmit the next sequentially addressed 8-bit word (Figure 8-3).

To provide sequential reads, the 24AA02XEXX contains an internal Address Pointer that is incremented by one upon completion of each operation. This Address Pointer allows the entire memory contents to be serially read during one operation.

#### 8.4 Noise Protection

The 24AA02XEXX employs a VCC threshold detector circuit which disables the internal erase/write logic if the VCC is below 1.5V at nominal conditions.

The SCL and SDA inputs have Schmitt Trigger and filter circuits which suppress noise spikes to assure proper device operation, even on a noisy bus.

FIGURE 8-1: CURRENT ADDRESS READ







Note:

# 9.0 PRE-PROGRAMMED EUI-48™ OR EUI-64™ NODE ADDRESS

The 24AA02XEXX is programmed at the factory with a globally unique node address stored in the upper half of the array and permanently write-protected. The remaining 1,024 bits are available for application use.

#### FIGURE 9-1: MEMORY ORGANIZATION



# 9.1 EUI-48™ Node Address (24AAXXXE48)

The 6-byte EUI-48™ node address value of the 24AAXXXE48 is stored in array locations 0xFA through 0xFF, as shown in Figure 9-2. The first three bytes are the Organizationally Unique Identifier (OUI) assigned to Microchip by the IEEE Registration Authority. The remaining three bytes are the Extension Identifier, and are generated by Microchip to ensure a globally unique, 48-bit value.

Note: Currently, Microchip's OUIs are 0x0004A3, 0X001EC0, 0xD88039 and 0x5410EC, though this will change as addresses are exhausted.

# 9.1.1 EUI-64™ SUPPORT USING THE 24AAXXXE48

The pre-programmed EUI-48 node address of the 24AAXXXE48 can easily be encapsulated at the application level to form a globally unique, 64-bit node address for systems utilizing the EUI-64 standard. This is done by adding 0xFFFE between the OUI and the Extension Identifier, as shown below.

As an alternative, the 24AAXXXE64 features an EUI-64 node address that can be used in EUI-64 applications directly without the need for encapsulation, thereby simplifying system software. See Section 9.2 "EUI-64™ Node Address (24AAXXXE64)" for details.

# FIGURE 9-2: EUI-48 NODE ADDRESS PHYSICAL MEMORY MAP EXAMPLE (24AAXXXE48)



**Corresponding EUI-48™ Node Address:** 00-04-A3-12-34-56

Corresponding EUI-64™ Node Address After Encapsulation: 00-04-A3-FF-FE-12-34-56

# 9.2 EUI-64™ Node Address (24AAXXXE64)

The 8-byte EUI-64™ node address value of the 24AAXXXE64 is stored in array locations 0xF8 through 0xFF, as shown in Figure 9-3. The first three bytes are the Organizationally Unique Identifier (OUI) assigned to Microchip by the IEEE Registration Authority.

Note: Currently, Microchip's OUIs are 0x0004A3, 0X001EC0, 0xD88039 and 0x5410EC, though this will change as addresses are exhausted.

The remaining five bytes are the Extension Identifier, and are generated by Microchip to ensure a globally unique, 64-bit value.

Note: In conformance with IEEE guidelines,
Microchip will not use the values 0xFFFE
and 0xFFFF for the first two bytes of the
EUI-64 Extension Identifier. These two

values are specifically reserved to allow applications to encapsulate EUI-48 addresses into EUI-64 addresses.

# FIGURE 9-3: EUI-64 NODE ADDRESS PHYSICAL MEMORY MAP EXAMPLE (24AAXXXE64)



Corresponding EUI-64™ Node Address: 00-04-A3-12-34-56-78-90

#### 10.0 PACKAGING INFORMATION

# 10.1 Package Marking Information



|             | 1st Line Marking Code |                      |          |          |  |  |  |  |
|-------------|-----------------------|----------------------|----------|----------|--|--|--|--|
| Part Number | SO                    | T-23                 | SOIC     |          |  |  |  |  |
|             | I-Temp.               | E-Temp.              | I-Temp.  | E-Temp.  |  |  |  |  |
| 24AA02E48   | 2KNN <sup>(1,2)</sup> | AABLY <sup>(3)</sup> | 24A2E48I | 24A2E48E |  |  |  |  |
| 24AA025E48  | HSNN <sup>(1,2)</sup> | AABMY <sup>(3)</sup> | 4A25E48I | 4A25E48E |  |  |  |  |
| 24AA02E64   | AAABY <sup>(3)</sup>  | AABNY <sup>(3)</sup> | 24A2E64I | 24A2E64E |  |  |  |  |
| 24AA025E64  | AAACY <sup>(3)</sup>  | AABPY <sup>(3)</sup> | 4A25E64I | 4A25E64E |  |  |  |  |

Note 1: NN = Alphanumeric traceability code

- 2: These parts use the 1-line SOT-23 marking format
- 3: These parts use the 2-line SOT-23 marking format

Legend: XX...X Part number or part number code

T Temperature (I, E)

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code (2 characters for small packages)

(e3) JEDEC<sup>®</sup> designator for Matte Tin (Sn)

\*Standard OTP marking consists of Microchip part number, year code, week code, and traceability code.

**Note**: For very small packages with no room for the JEDEC<sup>®</sup> designator

(e3), the marking will only appear on the outer carton or reel label.

Note: In the event the full Microchip part number cannot be marked on one line, it will

be carried over to the next line, thus limiting the number of available

characters for customer-specific information.

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057C Sheet 1 of 2

### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS |          |      |  |
|--------------------------|----|-------------|----------|------|--|
| Dimension Limits         |    | MIN         | NOM      | MAX  |  |
| Number of Pins           | N  |             | 8        |      |  |
| Pitch                    | е  |             | 1.27 BSC |      |  |
| Overall Height           | Α  | 1           | -        | 1.75 |  |
| Molded Package Thickness | A2 | 1.25        | 1        | -    |  |
| Standoff §               | A1 | 0.10        | -        | 0.25 |  |
| Overall Width            | E  |             | 6.00 BSC |      |  |
| Molded Package Width     | E1 | 3.90 BSC    |          |      |  |
| Overall Length           | D  | 4.90 BSC    |          |      |  |
| Chamfer (Optional)       | h  | 0.25        | -        | 0.50 |  |
| Foot Length              | L  | 0.40        | -        | 1.27 |  |
| Footprint                | L1 |             | 1.04 REF |      |  |
| Foot Angle               | φ  | 0°          | 1        | 8°   |  |
| Lead Thickness           | С  | 0.17        | -        | 0.25 |  |
| Lead Width               | b  | 0.31        | -        | 0.51 |  |
| Mold Draft Angle Top     | α  | 5°          | -        | 15°  |  |
| Mold Draft Angle Bottom  | β  | 5°          | -        | 15°  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-057C Sheet 2 of 2

# 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                         | MILLIMETERS |          |      |      |
|-------------------------|-------------|----------|------|------|
| Dimension Limits        |             | MIN      | NOM  | MAX  |
| Contact Pitch           | Е           | 1.27 BSC |      |      |
| Contact Pad Spacing     | С           |          | 5.40 |      |
| Contact Pad Width (X8)  | X1          |          |      | 0.60 |
| Contact Pad Length (X8) | Y1          |          |      | 1.55 |

### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A

# 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units    |      |          | 3    |
|--------------------------|----------|------|----------|------|
| Dimensio                 | n Limits | MIN  | NOM      | MAX  |
| Number of Pins           | N        |      | 5        |      |
| Lead Pitch               | е        |      | 0.95 BSC |      |
| Outside Lead Pitch       | e1       |      | 1.90 BSC |      |
| Overall Height           | Α        | 0.90 | _        | 1.45 |
| Molded Package Thickness | A2       | 0.89 | _        | 1.30 |
| Standoff                 | A1       | 0.00 | _        | 0.15 |
| Overall Width            | Е        | 2.20 | _        | 3.20 |
| Molded Package Width     | E1       | 1.30 | _        | 1.80 |
| Overall Length           | D        | 2.70 | -        | 3.10 |
| Foot Length              | L        | 0.10 | _        | 0.60 |
| Footprint                | L1       | 0.35 | _        | 0.80 |
| Foot Angle               | ф        | 0°   | -        | 30°  |
| Lead Thickness           | С        | 0.08 | _        | 0.26 |
| Lead Width               | b        | 0.20 | _        | 0.51 |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-091B

# 5-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Solution** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                         | MILLIMETERS |          |      |      |
|-------------------------|-------------|----------|------|------|
| Dimension Limits        |             | MIN      | NOM  | MAX  |
| Contact Pitch           | Е           | 0.95 BSC |      |      |
| Contact Pad Spacing     | С           |          | 2.80 |      |
| Contact Pad Width (X5)  | Х           |          |      | 0.60 |
| Contact Pad Length (X5) | Υ           |          |      | 1.10 |
| Distance Between Pads   | G           | 1.70     |      |      |
| Distance Between Pads   | GX          | 0.35     |      |      |
| Overall Width           | Z           |          |      | 3.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2091A

# 6-Lead Plastic Small Outline Transistor (OT) [SOT-23]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |      | 3        |      |
|--------------------------|------------------|------|----------|------|
|                          | Dimension Limits | MIN  | NOM      | MAX  |
| Number of Pins           | N                |      | 6        |      |
| Pitch                    | е                |      | 0.95 BSC |      |
| Outside Lead Pitch       | e1               |      | 1.90 BSC |      |
| Overall Height           | A                | 0.90 | _        | 1.45 |
| Molded Package Thickness | A2               | 0.89 | _        | 1.30 |
| Standoff                 | A1               | 0.00 | _        | 0.15 |
| Overall Width            | E                | 2.20 | _        | 3.20 |
| Molded Package Width     | E1               | 1.30 | _        | 1.80 |
| Overall Length           | D                | 2.70 | _        | 3.10 |
| Foot Length              | L                | 0.10 | _        | 0.60 |
| Footprint                | L1               | 0.35 | _        | 0.80 |
| Foot Angle               | ф                | 0°   | _        | 30°  |
| Lead Thickness           | С                | 0.08 | _        | 0.26 |
| Lead Width               | b                | 0.20 | _        | 0.51 |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-028B

# 6-Lead Plastic Small Outline Transistor (OT) [SOT-23]

te: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                   |    | MILLIMETERS |      |      |
|-------------------------|----|-------------|------|------|
| Dimension Limits        |    | MIN         | NOM  | MAX  |
| Contact Pitch           | Е  | 0.95 BSC    |      |      |
| Contact Pad Spacing     | С  |             | 2.80 |      |
| Contact Pad Width (X6)  | Х  |             |      | 0.60 |
| Contact Pad Length (X6) | Υ  |             |      | 1.10 |
| Distance Between Pads   | G  | 1.70        |      |      |
| Distance Between Pads   | GX | 0.35        |      |      |
| Overall Width           | Z  |             |      | 3.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2028A

#### APPENDIX A: REVISION HISTORY

### **Revision A (12/08)**

Initial release of this document.

## **Revision B (01/09)**

Removed preliminary status.

## **Revision C (03/10)**

Added new sections 2.0 through 9.0.

### **Revision D (05/10)**

Added 24AA025E48 part number and 6-lead SOT-23 package.

# **Revision E (04/13)**

Added 24AA02E64 and 24AA025E64 part numbers.

# **Revision F (10/14)**

Added E-temp. option to part numbers.

### **Revision G (08/16)**

Added new OUI (54-10-EC) to list.