Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # EiceDRIVER™ Compact High voltage gate driver IC # 2EDL family 600 V half bridge gate drive IC 2EDL23I06PJ 2EDL23N06PJ EiceDRIVER™ Compact # Final datasheet <Revision 2.2>, 01.06.2016 Final # Industrial Power Control Edition 01.06.2016 Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | Revision Histor | у | | | | | | |-------------------------------|--------------------------------------------------|--|--|--|--|--| | Page or Item | Subjects (major changes since previous revision) | | | | | | | <revision 0.86=""></revision> | <revision 0.86="">, 15.05.2014</revision> | | | | | | | all | change term VCC in VDD | | | | | | | | | | | | | | | <revision 2.2="">,</revision> | 01.06.2016 | | | | | | | Update maximu | m Ta from 95°C to 105°C in Table 5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### Trademarks of Infineon Technologies AG AURIX $^{\text{TM}}$ , BlueMoon $^{\text{TM}}$ , C166 $^{\text{TM}}$ , Capak $^{\text{TM}}$ , Cipos $^{\text{TM}}$ , Cipurse $^{\text{TM}}$ , Comneon $^{\text{TM}}$ , EconoPack $^{\text{TM}}$ , CoolSet $^{\text{TM}}$ , Corecontrol $^{\text{TM}}$ , Crossave $^{\text{TM}}$ , Dave $^{\text{TM}}$ , EasyPim $^{\text{TM}}$ , EconoBridge $^{\text{TM}}$ , EconoPim $^{\text{TM}}$ , Eicedriver $^{\text{TM}}$ , eupec $^{\text{TM}}$ , FCOs $^{\text{TM}}$ , Hitfet $^{\text{TM}}$ , HybridPack $^{\text{TM}}$ , I^2re $^{\text{TM}}$ , Isopace $^{\text{TM}}$ , Mipaq $^{\text{TM}}$ , ModStack $^{\text{TM}}$ , my-d $^{\text{TM}}$ , NovalithIc $^{\text{TM}}$ , OmniTune $^{\text{TM}}$ , OptiMos $^{\text{TM}}$ , Origam, PrimePack $^{\text{TM}}$ , PrimeStack $^{\text{TM}}$ , Pro-Sil $^{\text{TM}}$ , Profet $^{\text{TM}}$ , Rasic $^{\text{TM}}$ , Reversave $^{\text{TM}}$ , Satric $^{\text{TM}}$ , Sindrion $^{\text{TM}}$ , Sipmos $^{\text{TM}}$ , SmartLewis $^{\text{TM}}$ , Solid Flash $^{\text{TM}}$ , Tempet $^{\text{TM}}$ , thinQ! $^{\text{TM}}$ , Trenchstop $^{\text{TM}}$ , TriCore $^{\text{TM}}$ , X-Gold $^{\text{TM}}$ , X-PMU $^{\text{TM}}$ , XMM $^{\text{TM}}$ , XPOSYS $^{\text{TM}}$ . #### Other Trademarks Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. Mifare™ of NXP. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited. Last Trademarks Update 2010-10-26 ## **Table of Contents** | 1 | Overview | 7 | |-------|---------------------------------------------------|----| | 2 | Blockdiagram | 9 | | 3 | Pin configuration, description, and functionality | 10 | | 3.1 | Pin Configuration and Description | | | 3.2 | Low Side and High Side Control Pins (LIN, HIN) | 10 | | 3.2.1 | Input voltage range | 10 | | 3.2.2 | Switching levels | 10 | | 3.2.3 | Input filter time | | | 3.3 | VDD, GND and PGND (Low Side Supply) | | | 3.4 | VB and VS (High Side Supplies) | | | 3.5 | LO and HO (Low and High Side Outputs) | | | 3.6 | Undervoltage lockout (UVLO) | | | 3.7 | Bootstrap diode | 12 | | 3.8 | Deadtime and interlock function | | | 3.9 | EN-/FLT (fault indication and enable function) | | | 3.10 | Power ground / over current protection | 13 | | 4 | Electrical Parameters | 14 | | 4.1 | Absolute Maximum Ratings | | | 4.2 | Required operation conditions | 15 | | 4.3 | Operating Range | 15 | | 4.4 | Static logic function table | 16 | | 4.5 | Static parameters | 16 | | 4.6 | Dynamic parameters | 18 | | 5 | Timing diagrams | 19 | | 6 | Package | 22 | | 6.1 | PG-DSO-14 | 22 | # **List of Figures** | Figure 1 | Typical Application | 8 | |-----------|--------------------------------------------------------------------------------------------------|----| | Figure 2 | Block diagram for 2EDL23x06PJ | 6 | | Figure 3 | Pin Configuration of 2EDL family | | | Figure 4 | Input pin structure | | | Figure 5 | Input filter timing diagram | | | Figure 6 | EN-/FLT pin structures and interface to microcontroller (μC) | | | Figure 7 | Timing of short pulse suppression | | | Figure 8 | Timing of of internal deadtime | | | Figure 9 | Enable delay time definition | | | Figure 10 | Input to output propagation delay times and switching times definition | | | Figure 11 | Operating areas (IGBT UVLO levels) | | | Figure 12 | Operating areas (MOSFET UVLO levels) | | | Figure 13 | ITRIP-Timing | | | Figure 14 | Output pulse width timing and matching delay timing diagram for positive logic | | | Figure 15 | | 22 | | Figure 16 | PCB reference layout (according to JEDEC 1s0P) left: Reference layout right: detail of footprint | 22 | ## **List of Tables** | Table 1 Members of 2EDL family | 7 | |---------------------------------------|----| | Table 3. Abe maximum ratings | 10 | | Table 5 - Abs. IIIaxiiiiuiii Taliiys | 14 | | Table 4 Required Operation Conditions | | | Table 5 Operating range | | | Table 6 Static parameters | 16 | | Table 7 Dynamic parameters | 18 | | Table 8 Data of reference layout | 22 | ## EiceDRIVER™ Compact 600 V half bridge gate drive IC #### 1 Overview #### Main features - Thin-film-SOI-technology - Maximum blocking voltage +600V - Individual control circuits for both outputs - · Filtered detection of under voltage supply - All inputs clamped by diodes - Active shut down function - · Asymmetric undervoltage lockout thresholds for high side and low side - Qualified according to JEDEC<sup>1</sup> (high temperature stress tests for 1000h) for target applications #### **Product highlights** - Insensitivity of the bridge output to negative transient voltages up to -50V given by SOI-technology - Ultra fast bootstrap diode - Overcurrent comparator - Enable function, Fault indicator #### **Typical applications** - · Home appliances - Consumer electronics - Fans, pumps - General purpose drives #### **Product family** Table 1 Members of 2EDL family | Sales Name | Special function | output<br>current | Target transistor | typ. LS UVLO-<br>thresholds | Bootstrap diode | Package | |-------------|----------------------|-------------------|-------------------|-----------------------------|-----------------|---------| | 2EDL23I06PJ | deadtime, interlock, | 2.3 A | IGBT | 12.5 V / 11.6 V | Yes | DSO-14 | | | Enable, Fault, OCP | | | | | | | 2EDL23N06PJ | deadtime, interlock, | 2.3 A | MOSFET | 9.1 V / 8.3 V | Yes | DSO-14 | | | Enable, Fault, OCP | | | | | | #### **Description** The 2EDL family contains devices, which control power devices like MOS-transistors or IGBTs with a maximum blocking voltage of +600V in half bridge configurations. Based on the used SOI-technology there is an excellent ruggedness on transient voltages. No parasitic thyristor structures are present in the device. Hence, no parasitic latch up may occur at all temperature and voltage conditions. The two independent drivers outputs are controlled at the low-side using two different CMOS resp. LSTTL compatible signals, down up to 3.3V logic. The device includes an under-voltage detection unit with hysteresis characteristic which are optimised either for IGBT or MOSFET. Those parts, which are designed for IGBT have asymmetric undervoltage lockout levels, which support strongly the integrated ultrafast bootstrap diode. Additionally, the offline gate clamping function provides an inherent protection of the transistors for parasitic turn-on by floating gate conditions, when the IC is not supplied via VDD. Figure 1 Typical Application ## 2 Blockdiagram Figure 2 Block diagram for 2EDL23x06PJ ### 3 Pin configuration, description, and functionality #### 3.1 Pin Configuration and Description Figure 3 Pin Configuration of 2EDL family Table 2 Pin Description | Symbol | Description | |---------|------------------------------------------| | VDD | Low side power supply | | GND | Logic ground | | HIN | High side logic input | | LIN | Low side logic input | | EN-/FLT | Enable input and Fault indication output | | PGND | Low side gate driver reference | | VB | High side positive power supply | | НО | High side gate driver output | | VS | High side negative power supply | | LO | Low side gate driver output | | nc | Not Connected | #### 3.2 Low Side and High Side Control Pins (LIN, HIN) #### 3.2.1 Input voltage range All input pins have the capability to process input voltages up to the supply voltage of the IC. The inputs are therefore internally clamped to VDD and GND by diodes. An internal pull-down resistor is high ohmic, so that it can keep the IC in a safe state in case of PCB crack. #### 3.2.2 Switching levels The Schmitt trigger input threshold is such to guarantee LSTTL and CMOS compatibility down to 3.3 V controller outputs. The input Schmitt trigger and noise filter provide beneficial noise rejection to short input pulses according to Figure 4 and Figure 5. Please note, that the switching levels of the input structures remain constant even though they can accept amplitudes up to the IC supply level. Figure 4 Input pin structure #### 3.2.3 Input filter time Figure 5 Input filter timing diagram Short pulses are suppressed by means of an input filter. The MOSFET version (2EDL23N06PJ) has an input filter time of $t_{\text{FILIN}} = 100$ ns typ. for high side and 150ns typ. for low side. The IGBT version (2EDL23I06PJ) has filter times of 190ns typ. #### 3.3 VDD, GND and PGND (Low Side Supply) VDD is the low side supply and it provides power to both the input logic and the low side output power stage. The input logic is referenced to GND ground as well as the under-voltage detection circuit. Output power stage is referenced to PGND ground. PGND ground is floating respect to GND ground with an absolute maximum range of operation of +/-5.7 V. A back-to-back zener structure protects grounds from noise spikes. The undervoltage lockout circuit enables the device to operate at power on when a typical supply voltage higher than $V_{\text{DDLIV}+}$ is present. Please see section 3.6 "Undervoltage lockout" for further information. A filter time of typ. 1.5 $\mu$ s<sup>1</sup> helps to suppress noise from the UVLO circuit, so that negative going voltage spikes at the supply pins will avoid parasitic UVLO events. #### 3.4 VB and VS (High Side Supplies) VB to VS is the high side supply voltage. The high side circuit can float with respect to GND following the external high side power device emitter/source voltage. Due to the low power consumption, the floating driver stage can be supplied by bootstrap topology connected to VDD. A filter time of typ. 1.3 µs helps to suppress noise from the UVLO circuit, so that negative going voltage spikes at the supply pins will avoid parasitic UVLO events. The under-voltage circuit enables the device to operate at power on when a typical supply voltage higher than $V_{\text{DDUV}+}$ is present. Please see section 3.6 "Undervoltage lockout" for further information. Details on bootstrap supply section and transient immunity can be found in application note <u>EiceDRIVER™ 2EDL family: Technical description</u>. #### 3.5 LO and HO (Low and High Side Outputs) Low side and high side power outputs are specifically designed for pulse operation such as gate drive for IGBT and MOSFET devices. Low side output is state triggered by the respective inputs, while high side output is edge triggered by the respective inputs. In particular, after an undervoltage condition of the VBS supply, a new turnon signal (edge) is necessary to activate the high side output. In contrast, the low side outputs switch to the state of their respective inputs after an undervoltage condition of the VDD supply. The output current specification $I_{O+}$ and $I_{O-}$ is defined in a way, which considers the power transistors miller voltage. This helps to design the gate drive better in terms of the application needs. Nevertheless, the devices are also characterised for the value of the pulse short circuit value $I_{Opk+}$ and $I_{Opk-}$ . #### 3.6 Undervoltage lockout (UVLO) Two different UVLO options are required for IGBT and MOSFET. The types 2EDL23I06PJ are designed to drive IGBT. There are higher levels of undervoltage lockout for the low side UVLO than for the high side. This supports an improved start up of the IC, when bootstrapping is used. The thresholds for the low side are typically $V_{\rm DDUV_{+}} = 12.5$ V (positive going) and $V_{\rm DDUV_{-}} = 11.6$ V (negative going). The thresholds for the high side are typically $V_{\rm BSUV_{+}} = 11.6$ V (positive going) and $V_{\rm BSUV_{-}} = 10.7$ V (negative going). The types 2EDL23N06PJ are designed to drive power MOSFET. A similar distinction for the high side and low side UVLO threshold as for IGBT is not realised here. The IC shuts down all the gate drivers power outputs, when the supply voltage is below typ. $V_{DDUV_{-}} = 8.3 \text{ V (min. / max.} = 7.5 \text{ V / 9 V)}$ . The turn-on threshold is typ. $V_{DDUV_{+}} = 9.1 \text{ V (min. / max.} = 8.3 \text{ V / 9.9 V)}$ #### 3.7 Bootstrap diode An ultra fast bootstrap diode is monolithically integrated for establishing the high side supply. The differential resistor of the diode helps to avoid extremely high inrush currents when charging the bootstrap capacitor initially. #### 3.8 Deadtime and interlock function The IC provides a hardware fixed deadtime. The deadtime is different for the MOSFET type (2EDL23N06PJ) and for the IGBT type (2EDL23I06PJ). The deadtimes are particularly typ. 380 ns for IGBT and typ. 75 ns for MOSFET. An additional interlock function prevents the two outputs from being activated simultaneously. #### 3.9 EN-/FLT (fault indication and enable function) The types 2EDL23x06PJ provide a pin, which can either be used to shut down the IC or to read out a failure status of the IC. The signal applied to pin EN controls directly the output stages. All outputs are set to LOW, if EN is at LOW logic level. An integrated pull down resistor shuts down the IC in case of a floating input. The internal structure of the pin is given in Figure 6. The switching levels of the Schmitt-Trigger are here $V_{\rm EN,TH+} = 2.1 \, \rm V$ and $V_{\rm EN,TH-} = 0.9 \, \rm V$ . The typical propagation delay time is $t_{\rm EN} = 550 \, \rm ns$ . The input is clamped by diodes to VDD and GND. The input voltage range is the same as the input control pins with a max. of 20 V. The /FAULT function is an active low open-drain output indicating the status of the gate driver (see Figure 6). The pin is active (i.e. forces LOW voltage level) when one of the following conditions occur: - Under-voltage condition of VDD supply: In this case the fault condition is released as soon as the supply voltage condition returns in the normal operation range (please refer to VDD pin description for more details). The fault signal is activate as long as UVLO is given during power up. - Overcurrent detection (ITRIP): The fault condition is latched until the overcurrent trigger condition is finished and additional typ. 230 µs are elapsed. The interface to the microcontroller can be realised by using an open collector / drain configured output pin for enabling the driver IC and a GPIO pin for monitoring the /FAULT. The external pull-up resistor will pull-up the voltage to +5V, when the IC is set for operation. Figure 6 EN-/FLT pin structures and interface to microcontroller (μC) #### 3.10 Power ground / over current protection A power ground (PGND) connects directly the emitter or source of the low side transistor with the gate drive IC. No other components, such as shunts, etc., are between this connection and the emitter or source. This enables the routing of smallest gate circuit loops and therefore smallest gate inductances. A potential shunt resistor is between the power ground (PGND) connection and the gound connection (GND), which leads to a voltage drop between these two pins. The voltage drop between PGND and GND can be seen sensed by means of a comparator with a threshold of $V_{\text{th,ITRIP}} = 0.46 \text{ V}$ . If the voltage drop is larger than $V_{\text{th,ITRIP}}$ , then the output of the comparator is triggered and the /FLT output is activated. Simultaneously, the IC shuts down both gate outputs for the period of the fault indication, which is 230 $\mu$ s. Several influences, such as reverse recovery currents, parasitic inductances and other noise sources, make the need of a signal filter necessary. The filter has a time constant of typically 1.8 $\mu$ s to ensure good noise quality. <sup>&</sup>lt;sup>1</sup> Not subject of production test, verified by characterisation #### 4 Electrical Parameters #### 4.1 Absolute Maximum Ratings All voltages are absolute voltages referenced to $V_{\rm GND}$ -potential unless otherwise specified. ( $T_a$ =25°C) Table 3 Abs. maximum ratings | Parameter | Symbol | Min. | Max. | Unit | |----------------------------------------------------------------------------------------|---------------------|------------------------------------------|------------------------|------| | High side offset voltage(Note 1) | $V_{ m S}$ | $V_{\mathrm{DD}}$ - $V_{\mathrm{BS}}$ -6 | 600 | V | | High side offset voltage (t <sub>p</sub> <500ns, Note 1) | | $V_{\rm DD}$ - $V_{\rm BS}$ – 50 | - | | | High side offset voltage(Note 1) | $V_{ m B}$ | <i>V</i> <sub>DD</sub> – 6 | 620 | | | High side offset voltage (t <sub>p</sub> <500ns, Note 1) | | $V_{\rm DD}$ – 50 | - | | | High side floating supply voltage ( $V_{\rm B}$ vs. $V_{\rm S}$ ) (internally clamped) | $V_{ m BS}$ | -1 | 20 | | | High side output voltage ( $V_{\rm HO}$ vs. $V_{\rm S}$ ) | $V_{ m HO}$ | -0.5 | $V_{\rm B}$ + 0.5 | | | Low side supply voltage (internally clamped) | $V_{ m DD}$ | -1 | 20 | | | Low side supply voltage ( $V_{ m DD}$ vs. $V_{ m PGND}$ ) | $V_{ m DDPGND}$ | -0.5 | 25 | | | Gate driver ground | $V_{ m PGND}$ | -5.7 | 5.7 | | | Low side output voltage ( $V_{LO}$ vs. $V_{PGND}$ ) | $V_{ m LO}$ | -0.5 | $V_{\rm DDPGND}$ + 0.5 | | | Input voltage LIN,HIN,EN | $V_{ m IN}$ | -0.5 | $V_{\rm DD}$ + 0.5 | | | FAULT output voltage | $V_{ m FLT}$ | -0.5 | $V_{ m DD}$ + 0.5 | | | Power dissipation (to package) (Note 2) | $P_{ m D}$ | - | 0.9 | W | | Thermal resistance (junction to ambient, see section 6) | $R_{ m th(j-a)}$ | _ | 134 | K/W | | Junction temperature (Note 3) | $T_{ m J}$ | _ | 150 | °C | | Storage temperature | $T_{ m S}$ | - 40 | 150 | | | offset voltage slew rate (Note 4) | dV <sub>S</sub> /dt | _ | 50 | V/ns | Note :The minimum value for ESD immunity is 1.0kV (Human Body Model). ESD immunity inside pins connected to the low side (VDD, HIN, LIN, FAULT, EN, GND, PGND, LO) and pins connected inside each high side itself (VB, HO, VS) is guaranteed up to 1.5kV (Human Body Model) respectively. Note 1 : In case $V_{\rm DD} > V_{\rm B}$ there is an additional power dissipation in the internal bootstrap diode between pins VDD and VB in case of activated bootstrap diode. Insensitivity of bridge output to negative transient voltage up to –50V is not subject to production test – verified by design / characterization. Note 2: Consistent power dissipation of all outputs. All parameters are inside operating range. Note 3: Qualification stress tests cover a max. junction temperature of 150°C for 1000 h. Note 4: Not subject of production test, verified by characterisation. #### 4.2 Required operation conditions All voltages are absolute voltages referenced to $V_{\rm GND}$ -potential unless otherwise specified. ( $T_{\rm a}$ = 25°C) **Table 4** Required Operation Conditions | Parameter | Symbol | Min. | Max. | Unit | |-----------------------------------------------------------|-----------------|------|------|------| | High side offset voltage (Note 1) | $V_{ m B}$ | 7 | 620 | V | | Low side supply voltage ( $V_{ m DD}$ vs. $V_{ m PGND}$ ) | $V_{ m DDPGND}$ | 10 | 25 | | #### 4.3 Operating Range All voltages are absolute voltages referenced to $V_{\rm GND}$ -potential unless otherwise specified. ( $T_{\rm a} = 25 \, ^{\circ}{\rm C}$ ) Table 5 Operating range | Parameter | | | Min. | Max. | Unit | |------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------|------|-------------|------| | High side floating supply offset voltage | $V_{ m S}$ | <i>V</i> <sub>DD</sub> - <i>V</i> <sub>BS</sub> -1 | 500 | V | | | High side floating supply offset voltage ( $V_{\rm B}$ vs. $V_{\rm DD}$ , statical | ılly) | $V_{ m BDD}$ | -1.0 | 500 | | | High side floating supply voltage ( $V_{\rm B}$ vs. $V_{\rm S}$ , Note 1) | IGBT-Types | $V_{ m BS}$ | 13 | 17.5 | | | | MOSFET-Types | | 10 | 17.5 | | | High side output voltage ( $V_{\rm HO}$ vs. $V_{\rm S}$ ) | | $V_{ m HO}$ | 10 | $V_{ m BS}$ | | | Low side output voltage ( $V_{\rm LO}$ vs. $V_{\rm PGND}$ ) | Low side output voltage ( $V_{ m LO}$ vs. $V_{ m PGND}$ ) | | | $V_{ m DD}$ | | | Low side supply voltage | ow side supply voltage IGBT-Types | | 13 | 17.5 | | | | MOSFET-Types | | 10 | 17.5 | | | Low side ground voltage | | $V_{ m PGND}$ | -2.5 | 2.5 | | | Logic input voltages LIN,HIN,EN (Note 2) | | $V_{ m IN}$ | 0 | 17.5 | | | FAULT output voltage | | $V_{ m FLT}$ | 0 | $V_{ m DD}$ | | | Pulse width for ON or OFF (Note 3) | IGBT-Types | $t_{ m IN}$ | 0.8 | _ | μs | | MOSFET-Types | | | 0.3 | _ | | | Ambient temperature | | $T_{\rm a}$ | -40 | 105 | °C | | Thermal resistance DSO8 (junction to ambient, see section 6) DSO14 | | $\Psi_{ ext{th(j-top)}}$ | | 4.8<br>3.3 | K/W | Note 1 : Logic operational for $V_{\rm B}$ ( $V_{\rm B}$ vs. $V_{\rm GND}$ ) > 7.0V Note 2: All input pins (HIN, LIN) and EN pin are internally clamped (see abs. maximum ratings) Note 3 : The input pulse may not be transmitted properly in case of input pulse width at LIN and HIN below $0.8\mu s$ (IGBT types) or $0.3~\mu s$ (MOSFET) respectively ## 4.4 Static logic function table | VDD | VBS | ENABLE | FAULT | PGND | LO | НО | |--------------------|--------------------|--------|-----------|----------------------|-----|-----| | $<$ $V_{ m DDUV-}$ | Х | X | 0 | Х | 0 | 0 | | 15V | $<$ $V_{ m BSUV-}$ | 3.3 V | High imp. | $< V_{\rm th,ITRIP}$ | LIN | 0 | | 15V | 15V | 3.3 V | 0 | $> V_{\rm th,ITRIP}$ | 0 | 0 | | 15V | 15V | 0 V | High imp. | Х | 0 | 0 | | 15V | 15V | 3.3 V | High imp. | $< V_{\rm th,ITRIP}$ | LIN | HIN | All voltages with reference to GND ### 4.5 Static parameters $V_{\rm DD}$ = $V_{\rm BS}$ = 15V unless otherwise specified. ( $T_{\rm a}$ = 25°C) and $V_{\rm GND}$ = $V_{\rm PGND}$ unless otherwise specified Table 6 Static parameters | Parameter | | Symbol | | Values | | Unit | Test condition | |---------------------------------------------------------------|--------------|---------------------|-------|--------------------------------------|----------------------------------|------|-----------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | High level input voltage | | $V_{ m IH}$ | 1.7 | 2.1 | 2.4 | ٧ | | | Low level input voltage | | $V_{ m IL}$ | 0.7 | 0.9 | 1.1 | | | | EN positive going threshold | b | $V_{ m EN,TH+}$ | 1.7 | 2.1 | 2.4 | | | | EN negative going thresho | ld | $V_{ m EN,TH-}$ | 0.7 | 0.9 | 1.1 | | | | High level output voltage | LO<br>HO | $V_{ m OH}$ | _ | $V_{\rm DD}$ -0.32 $V_{\rm B}$ -0.32 | $V_{ m DD}$ -0.7 $V_{ m B}$ -0.7 | | I <sub>O</sub> = - 100 mA | | High level output voltage | LO | $V_{ m OL}$ | _ | V <sub>PGND</sub> +0.18 | $V_{\text{PGND}}$ - 0.4 | | I <sub>O</sub> = 100 mA | | - | HO | | _ | V <sub>S</sub> +0.18 | $V_{\rm S}$ +0.4 | | | | $V_{ m DD}$ supply undervoltage | IGBT-types | $V_{ m DDUV+}$ | 11.8 | 12.5 | 13.2 | | | | positive going threshold | MOSFET types | | 8.3 | 9.1 | 9.9 | | | | $V_{ m BS}$ supply undervoltage | IGBT-types | $V_{\mathrm{BSUV}}$ | 10.9 | 11.6 | 12.4 | | | | positive going threshold | MOSFET types | | 8.3 | 9.1 | 9.9 | | | | $V_{ m DD}$ supply undervoltage | IGBT-types | $V_{ m DDUV-}$ | 10.9 | 11.6 | 12.4 | | | | negative going threshold | MOSFET types | | 7.5 | 8.3 | 9 | | | | $\overline{V_{ m BS}}$ supply undervoltage | IGBT-types | $V_{ m BSUV-}$ | 10 | 10.7 | 11.7 | | | | negative going threshold | MOSFET types | | 7.5 | 8.3 | 9 | | | | $\overline{V_{ m DD}}$ and $\overline{V_{ m BS}}$ supply UVLO | IGBT-types | $V_{ m DDUVH}$ | 0.5 | 0.9 | _ | | | | hysteresis | MOSFET types | $V_{ m BSUVH}$ | 0.5 | 0.9 | _ | | | | ITRIP comparator threshold | | $V_{ m th,ITRIP}$ | 0.4 | 0.46 | 0.53 | | $V_{\rm ITRIP} = V_{\rm PGND}$ - $V_{\rm GND}$ | | ITRIP comparator hysteresis | | $V_{ m th,ITRIP}$ | 0.045 | 0.07 | _ | | | | High side leakage current b | petw. VS and | $I_{\text{LVS+}}$ | _ | 1 | 12.5 | μΑ | V <sub>S</sub> = 600V | | High side leakage current b | oetw. VS and | $I_{\rm LVS+}^{1}$ | _ | 10 | _ | | $T_{\rm J} = 125~{\rm ^{\circ}C},$<br>$V_{\rm S} = 600~{\rm V}$ | <sup>&</sup>lt;sup>1</sup> Not subject of production test, verified by characterisation Table 6 Static parameters | Parameter | Symbol | Values | | | Unit | Test condition | | |------------------------------------------------------------------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Quiescent current $V_{\rm BS}$ supply (VB only) | $I_{\mathrm{QBS1}}$ | _ | 180 | 300 | | HO = low<br>depending on<br>current types | | | Quiescent current $V_{ m BS}$ supply (VB only) | $I_{ m QBS2}$ | _ | 180 | 300 | | HO = high<br>depending on<br>current types | | | Quiescent current VDD supply (VDD only) | $I_{ m QDD1}$ | _ | 0.34 | 0.8 | mA | $V_{\rm LIN}$ = float | | | Quiescent current VDD supply (VDD only) | $I_{ m QDD2}$ | _ | 0.32 | 0.8 | | $V_{\rm LIN} = 3.3 \text{ V}, V_{\rm HIN} = 0$ | | | Quiescent current VDD supply (VDD only) | $I_{ m QDD3}$ | _ | 0.32 | 0.8 | | $V_{\rm LIN}$ =0 , $V_{\rm HIN}$ =3.3 V | | | Input bias current | $I_{\rm LIN+}$ | 15 | 35 | 60 | μΑ | V <sub>LIN</sub> = 3.3 V | | | Input bias current | $I_{ m LIN-}$ | _ | 0 | _ | | $V_{\rm LIN} = 0$ | | | Input bias current | $I_{\mathrm{HIN+}}$ | 15 | 35 | 60 | | $V_{\rm HIN}$ = 3.3 V | | | Input bias current | $I_{ m HIN-}$ | _ | 0 | _ | | $V_{\rm HIN} = 0$ | | | Input bias current (EN=high) | $I_{\mathrm{EN+}}$ | _ | 45 | 100 | | $V_{\rm ENABLE}$ = 3.3 V | | | Mean output current for load capacity charging in range from 4.5 (30%) to 7.5V (50%) | $I_{\mathrm{O}+}$ | 1.3 | 1.8 | _ | A | C <sub>L</sub> = 61 nF | | | Peak output current turn on (single pulse) | $I_{\mathrm{Opk+}}^{1}$ | _ | 2.3 | _ | Α | $R_L = 0 \Omega, t_p < 10 \mu s$ | | | Mean output current for load capacity discharging in range from 7.5V (50%) to 4.5V (30%) | I <sub>O-</sub> | 1.65 | 2.5 | _ | A | C <sub>L</sub> = 61 nF | | | Peak output current turn off (single pulse) | $I_{\mathrm{Opk-}}^{}1}$ | _ | 2.8 | _ | Α | $R_{\rm L} = 0 \ \Omega, \ t_{\rm p} < 10 \ \mu {\rm s}$ | | | Bootstrap diode forward voltage between VDD and VB | $V_{ m F,BSD}$ | _ | 0.9 | 1.2 | V | $I_{\rm F}$ = 0.3 mA | | | Bootstrap diode forward current between VDD and VB | $I_{ m F,BSD}$ | 45 | 82 | 120 | mA | $V_{\mathrm{DD}} - V_{B} = 4 \text{ V}$ | | | Bootstrap diode resistance | $R_{ m BSD}$ | 15 | 27 | 40 | Ω | $V_{F1} = 4 \text{ V}, \ V_{F2} = 5 \text{ V}$ | | | EN-/FLT low on resistance of the pull down transistor | $R_{ m on,FLT}$ | _ | 35 | 70 | | $V_{\rm EN-/FLT}$ = 0.5 V | | <sup>1</sup> Not subject of production test, verified by characterisation ## 4.6 Dynamic parameters $V_{\rm DD}$ = $V_{\rm BS}$ = 15 V, $V_{\rm S}$ = $V_{\rm GND}$ = $V_{\rm PGND}$ , $C_{\rm L}$ = 180 pF unless otherwise specified. ( $T_{\rm A}$ =25°C) Table 7 Dynamic parameters | MOSFET types Z10 310 460 X X X X X X X X X | Parameter | | Symbol | Values | | | Unit | Test condition | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------|-------------------|--------|------|------|------|----------------------------------------------------------------------------------| | MOSFET types 210 310 460 460 400 590 MOSFET types 260 400 590 MOSFET types 200 300 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 440 | | | | Min. | Тур. | Max. | | | | MOSFET types Z10 310 460 A60 Turn-off propagation delay IGBT types IGBT types Z00 300 A40 A60 A40 | Turn-on propagation delay | GBT types | $t_{ m on}$ | 280 | 420 | 610 | ns | $V_{\rm LIN/HIN} = 0 \text{ or } 3.3 \text{ V}$ | | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | MOSFET types | | 210 | 310 | 460 | | · LIIV/HIN | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | rn-off propagation delay | GBT types | $t_{ m off}$ | 260 | 400 | 590 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | MOSFET types | | 200 | 300 | 440 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Turn-on rise time | | $t_{ m r}$ | _ | 48 | 80 | | $V_{\rm LIN/HIN}$ = 0 or 3.3 V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Turn-off fall time | | $t_{ m f}$ | _ | 37 | 60 | | $C_L = 4.9 \text{ nF}$ | | for turn on and off MOSFET types HIN LIN 50 100 150 250 170 250 Input filter time EN | Shutdown propagation delay ENABLE | | $t_{ m EN}$ | _ | 550 | 850 | | $V_{\rm EN}$ =0.5 V, $V_{\rm LO}$ / $V_{\rm HO}$ = 20% | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | GBT types | $t_{ m FILIN}$ | 120 | 190 | 320 | | $V_{\rm LIN/HIN} = 0 & 3.3 \text{ V}$ | | TRIP filter time $t_{FILTRIP}$ 1.0 1.8 2.7 $t_{PGND}$ 1.1 Shut down proposagation delay PGND to any output $t_{TIRIP}$ 1.1 2.2 3.0 $t_{PGND}$ 1.1 $t_{PGND}$ 1.1 2.2 3.0 $t_{PGND}$ 1.1 $t_{PGND}$ 1.1 2.2 3.0 $t_{PGND}$ 1.1 $t_{PGND}$ 1.1 2.2 3.0 $t_{PGND}$ 1.1 $t_{PGND}$ 1.1 2.9 | turn on and off | HIN | | | | _ | | | | Shut down propoagation delay PGND to any output $t_{\rm ITRIP}$ output $t_{\rm ITRIP}$ 1.1 2.2 3.0 $V_{\rm PGND} = 1$ output 0$ output $V_{\rm PGND} = 0$ output $V_{\rm PGND} = 0$ output $V_{\rm PGND} = 0$ output $V_{\rm PGND} = 0$ output $V_{\rm PGND} = 0$ output $V_{\rm PGND} = 1$ $ | Input filter time EN | | $t_{ m FILEN}$ | 200 | 400 | _ | | | | output $V_{\rm LO}/V_{\rm HO}$ Propagation delay ITRIP to FAULT $V_{\rm FLT}$ 1.0 2.1 2.9 $V_{\rm PGND}=1$ /FLT=0.5 Fault-clear time $V_{\rm LD}/V_{\rm HO}$ $V_{\rm PGND}=1$ /FLT=0.5 $V_{\rm PGND}=0$ /FLT=2.1 Dead time IGBT types DT 260 380 540 ns $V_{\rm LIN/HIN}=1$ Dead time matching abs(DT_LH - DT_HL) for single IC MoSFET types $V_{\rm LIN/HIN}=1$ mosFET types $V_{\rm LIN/HIN}=1$ L$ | ITRIP filter time | | $t_{ m FILITRIP}$ | 1.0 | 1.8 | 2.7 | μs | $V_{\rm PGND}$ = 1 V, /FLT=0 | | Fault-clear time $t_{\rm FLTCLR} = 0.5$ Fault-clear time $t_{\rm FLTCLR} = 0.5$ Fault-clear time $t_{\rm FLTCLR} = 0.5$ To FL$ | | | $t_{ m ITRIP}$ | 1.1 | 2.2 | 3.0 | | $V_{\text{PGND}} = 1 \text{ V}$<br>$V_{\text{LO}} / V_{\text{HO}} = 3 \text{ V}$ | | Dead time IGBT types DT 260 380 540 ns $V_{\text{LIN/HIN}} = \frac{1}{100} \frac{1}{1$ | Propagation delay ITRIP to FAULT | | $t_{ m FLT}$ | 1.0 | 2.1 | 2.9 | | V <sub>PGND</sub> = 1 V,<br>/FLT=0.5 V | | MOSFET types 30 75 140 | ult-clear time | | $t_{ m FLTCLR}$ | 70 | 230 | _ | | $V_{\rm PGND}$ = 0.1 V,<br>/FLT=2.1 V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ad time | GBT types | DT | 260 | 380 | 540 | ns | $V_{\text{LIN/HIN}} = 0 \& 3.3 \text{ V}$ | | abs(DT_LH - DT_HL) $\frac{10}{10}$ MOSFET types $\frac{10}{10}$ Matching delay ON, abs(ton_HS - ton_LS) $\frac{10}{10}$ $10$ | | MOSFET types | | 30 | 75 | 140 | _ | | | for single IC $1000000000000000000000000000000000000$ | abs(DT_LH – DT_HL) | GBT types | MDT | _ | 10 | 80 | | ext. dead time 0ns | | Matching delay OFF, abs(toff_HS-toff_LS) MT <sub>OFF</sub> MT <sub>OFF</sub> MT <sub>OFF</sub> MT <sub>OFF</sub> MT <sub>OFF</sub> MT <sub>OFF</sub> No. 10 Solution in the control of contro | | MOSFET types | | _ | 10 | 50 | | | | >500 ns | Matching delay ON, abs(ton_HS - ton_LS) | | MT <sub>ON</sub> | _ | 10 | 60 | | external dead time > 500 ns | | Output pulso width IGRT types PM 20 90 | Matching delay OFF, abs(toff_HS-toff_LS) | | MT <sub>OFF</sub> | _ | 10 | 60 | | external dead time >500 ns | | | | GBT types | PM | _ | 20 | 80 | | PW <sub>in</sub> > 1 μs | | matching. PW <sub>in</sub> -PW <sub>out</sub> MOSFET types – 20 70 | tching. PW <sub>in</sub> -PW <sub>out</sub> | MOSFET types | | _ | 20 | 70 | | dir. has | ## 5 Timing diagrams Figure 7 Timing of short pulse suppression Figure 8 Timing of of internal deadtime Figure 9 Enable delay time definition Figure 10 Input to output propagation delay times and switching times definition Figure 11 Operating areas (IGBT UVLO levels) Figure 12 Operating areas (MOSFET UVLO levels) Figure 13 ITRIP-Timing Figure 14 Output pulse width timing and matching delay timing diagram for positive logic ### 6 Package #### 6.1 PG-DSO-14 Figure 15 Package drawing Figure 16 PCB reference layout (according to JEDEC 1s0P) left: Reference layout right: detail of footprint The thermal coefficient is used to calculate the junction temperature, when the IC surface temperature is measured. The junction temperature is $$T_{\rm j} = \Psi_{\rm th(j\text{-top})} \cdot P_d + T_{\rm top}$$ Table 8 Data of reference layout | Dimensions | Material | Metal (Copper) | |------------------------------------|----------------------------------------------|----------------------------------------------| | 76.2 × 114.3 × 1.5 mm <sup>3</sup> | FR4 ( $\lambda_{therm} = 0.3 \text{ W/mK}$ ) | $70\mu$ m ( $λ_{therm} = 388 \text{ W/mK}$ ) | w w w .infineon.com