# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## **Cyclone V Device Overview**



CV-51001 | 2018.05.07 Latest document on the web: PDF | HTML



| Cyclone V Device Overview                               | 3 |
|---------------------------------------------------------|---|
| Key Advantages of Cyclone V Devices                     | 3 |
| Summary of Cyclone V Features                           | 4 |
| Cyclone V Device Variants and Packages                  | 5 |
| Cyclone V E                                             | 5 |
| Cyclone V GX                                            | 7 |
| Cyclone V GT                                            | 9 |
| Cyclone V SE1                                           | 2 |
| Cyclone V SX1                                           | 4 |
| Cyclone V ST1                                           | 5 |
| I/O Vertical Migration for Cyclone V Devices1           |   |
| Adaptive Logic Module                                   |   |
| Variable-Precision DSP Block1                           | 9 |
| Embedded Memory Blocks2                                 | 1 |
| Types of Embedded Memory 2                              |   |
| Embedded Memory Capacity in Cyclone V Devices           |   |
| Embedded Memory Configurations2                         |   |
| Clock Networks and PLL Clock Sources2                   |   |
| FPGA General Purpose I/O2                               |   |
| PCIe Gen1 and Gen2 Hard IP 24                           |   |
| External Memory Interface 24                            |   |
| Hard and Soft Memory Controllers24                      |   |
| External Memory Performance 2                           |   |
| HPS External Memory Performance2                        |   |
| Low-Power Serial Transceivers2                          |   |
| Transceiver Channels2                                   |   |
| PMA Features                                            |   |
| PCS Features2                                           |   |
| SoC with HPS2                                           |   |
| HPS Features                                            |   |
| FPGA Configuration and Processor Booting                |   |
| Hardware and Software Development                       |   |
| Dynamic and Partial Reconfiguration                     |   |
| Dynamic Reconfiguration                                 |   |
| Partial Reconfiguration                                 |   |
| Enhanced Configuration and Configuration via Protocol   |   |
| Power Management                                        |   |
| Document Revision History for Cyclone V Device Overview | 3 |



## **Cyclone V Device Overview**

The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets.

#### **Related Information**

Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters.

## **Key Advantages of Cyclone V Devices**

#### Table 1. Key Advantages of the Cyclone V Device Family

| Advantage                                                                           | Supporting Feature                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lower power consumption                                                             | <ul> <li>Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks</li> <li>Up to 40% lower power consumption than the previous generation device</li> </ul>                                               |
| Improved logic integration and differentiation capabilities                         | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul>                                                                                               |
| Increased bandwidth capacity                                                        | <ul><li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li><li>Hard memory controllers</li></ul>                                                                                                                                                                 |
| Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> |
| Lowest system cost                                                                  | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul>                                                    |

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





## **Summary of Cyclone V Features**

## Table 2. Summary of Features for Cyclone V Devices

| Feature                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Technology                                        | <ul> <li>TSMC's 28-nm low-power (28LP) process technology</li> <li>1.1 V core voltage</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Packaging                                         | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | vith four registers                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Internal memory<br>blocks                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (b) memory blocks with soft error correction code (ECC)<br>block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%<br>memory                                                                                                                                                                                                |  |  |  |  |  |  |
| Embedded Hard IP<br>blocks                        | Variable-precision DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>Native support for up to three signal processing precision levels<br/>(three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same<br/>variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> |  |  |  |  |  |  |
|                                                   | Memory controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                                                   | Embedded transceiver<br>I/OPCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with<br>multifunction support, endpoint, and root port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Clock networks                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | l clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Phase-locked loops<br>(PLLs)                      | <ul><li> Precision clock synth</li><li> Integer mode and fractional fractiona</li></ul> | esis, clock delay compensation, and zero delay buffering (ZDB)<br>actional mode                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | <ul> <li>400 MHz/800 Mbps e</li> <li>On-chip termination</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter<br>external memory interface<br>(OCT)<br>p to 16 mA drive strength                                                                                                                                                                                                              |  |  |  |  |  |  |
| Low-power high-speed serial interface             | Transmit pre-emphase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bps integrated transceiver speed<br>sis and receiver equalization<br>nfiguration of individual channels                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                                                   | <ul> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                                                   | On-chip RAM and bo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | continued                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

<sup>&</sup>lt;sup>(1)</sup> Contact Intel for availability.



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                               |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing <sup>(2)</sup></li> <li>Partial reconfiguration <sup>(3)</sup></li> </ul> |

## **Cyclone V Device Variants and Packages**

#### Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

### Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel<sup>®</sup> sales representatives.



#### **Available Options**

#### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



#### **Maximum Resources**

#### Table 4. Maximum Resource Counts for Cyclone V E Devices

| Resource               |              |        |        | Member Code |         |         |
|------------------------|--------------|--------|--------|-------------|---------|---------|
|                        |              | A2     | A4     | A5          | A7      | A9      |
| Logic Elements         | (LE) (K)     | 25     | 49     | 77          | 150     | 301     |
| ALM                    |              | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register               |              | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)            | M10K         | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                        | MLAB         | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precisi       | on DSP Block | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli       | er           | 50     | 132    | 300         | 312     | 684     |
| PLL                    |              | 4      | 4      | 6           | 7       | 8       |
| GPIO                   |              | 224    | 224    | 240         | 480     | 480     |
| LVDS                   | Transmitter  | 56     | 56     | 60          | 120     | 120     |
|                        | Receiver     | 56     | 56     | 60          | 120     | 120     |
| Hard Memory Controller |              | 1      | 1      | 2           | 2       | 2       |



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 5. Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A4             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A5             | 175             | -               | _               | _               | 224             | 240             | -               | -               |
| A7             | -               | 240             | —               | —               | 240             | 240             | 336             | 480             |
| A9             | -               | -               | -               | _               | 240             | 224             | 336             | 480             |

## **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



#### **Available Options**

#### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



#### **Maximum Resources**

#### Table 6. Maximum Resource Counts for Cyclone V GX Devices

| Resource            |              |        | Member Code |         |         |           |  |  |
|---------------------|--------------|--------|-------------|---------|---------|-----------|--|--|
|                     |              | C3     | C4          | С5      | C7      | C9        |  |  |
| Logic Elements      | (LE) (K)     | 36     | 50          | 77      | 150     | 301       |  |  |
| ALM                 |              | 13,460 | 18,860      | 29,080  | 56,480  | 113,560   |  |  |
| Register            |              | 53,840 | 75,440      | 116,320 | 225,920 | 454,240   |  |  |
| Memory (Kb)         | M10K         | 1,350  | 2,500       | 4,460   | 6,860   | 12,200    |  |  |
|                     | MLAB         | 182    | 424         | 424     | 836     | 1,717     |  |  |
| Variable-precisio   | on DSP Block | 57     | 70          | 150     | 156     | 342       |  |  |
| 18 x 18 Multiplie   | er           | 114    | 140         | 300     | 312     | 684       |  |  |
| PLL                 |              | 4      | 6           | 6       | 7       | 8         |  |  |
| 3 Gbps Transceiver  |              | 3      | 6           | 6       | 9       | 12        |  |  |
| GPIO <sup>(4)</sup> |              | 208    | 336         | 336     | 480     | 560       |  |  |
|                     |              | •      |             |         |         | continued |  |  |

<sup>&</sup>lt;sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus<sup>®</sup> Prime software, the number of user I/Os includes transceiver I/Os.



| Resource               |             | Member Code |    |    |     |     |  |  |
|------------------------|-------------|-------------|----|----|-----|-----|--|--|
|                        |             | C3          | C4 | C5 | C7  | С9  |  |  |
| LVDS                   | Transmitter | 52          | 84 | 84 | 120 | 140 |  |  |
|                        | Receiver    | 52          | 84 | 84 | 120 | 140 |  |  |
| PCIe Hard IP Block     |             | 1           | 2  | 2  | 2   | 2   |  |  |
| Hard Memory Controller |             | 1           | 2  | 2  | 2   | 2   |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### Package Plan

#### Table 7. Package Plan for Cyclone V GX Devices

| Member<br>Code | M3<br>(11 ) |      | M3<br>(13 I |      | M4<br>(15 i | 84<br>mm) | U324<br>(15 mm) |      | U484<br>(19 mm) |      |
|----------------|-------------|------|-------------|------|-------------|-----------|-----------------|------|-----------------|------|
|                | GPIO        | XCVR | GPIO        | XCVR | GPIO        | XCVR      | GPIO            | XCVR | GPIO            | XCVR |
| C3             | _           | _    | _           | _    | _           | _         | 144             | 3    | 208             | 3    |
| C4             | 129         | 4    | 175         | 6    | _           | _         | _               | _    | 224             | 6    |
| C5             | 129         | 4    | 175         | 6    | _           | _         | _               | _    | 224             | 6    |
| C7             | _           | —    | _           | _    | 240         | 3         | _               | _    | 240             | 6    |
| C9             |             | _    | _           | —    | —           | _         | —               |      | 240             | 5    |

| Member<br>Code | F4<br>(23 i | 84<br>mm) | F6<br>(27 i |      | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-------------|-----------|-------------|------|-----------------|------|------------------|------|
|                | GPIO        | XCVR      | GPIO        | XCVR | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208         | 3         | _           | _    | _               | _    | _                | -    |
| C4             | 240         | 6         | 336         | 6    | _               | _    | _                | -    |
| C5             | 240         | 6         | 336         | 6    | _               | _    | _                | -    |
| C7             | 240         | 6         | 336         | 9    | 480             | 9    | _                | -    |
| C9             | 224         | 6         | 336         | 9    | 480             | 12   | 560              | 12   |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.



#### **Available Options**

#### Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

#### Table 8. Maximum Resource Counts for Cyclone V GT Devices

| Re                    | source      |         | Member Code |           |  |  |  |  |
|-----------------------|-------------|---------|-------------|-----------|--|--|--|--|
|                       |             | D5      | D7          | D9        |  |  |  |  |
| Logic Elements (LE)   | К)          | 77      | 150         | 301       |  |  |  |  |
| ALM                   |             | 29,080  | 56,480      | 113,560   |  |  |  |  |
| Register              |             | 116,320 | 225,920     | 454,240   |  |  |  |  |
| Memory (Kb)           | M10K        | 4,460   | 6,860       | 12,200    |  |  |  |  |
|                       | MLAB        | 424     | 836         | 1,717     |  |  |  |  |
| Variable-precision DS | P Block     | 150     | 156         | 342       |  |  |  |  |
| 18 x 18 Multiplier    |             | 300     | 312         | 684       |  |  |  |  |
| PLL                   |             | 6       | 7           | 8         |  |  |  |  |
| 6 Gbps Transceiver    |             | 6       | 9           | 12        |  |  |  |  |
| GPIO <sup>(5)</sup>   |             | 336 480 |             | 560       |  |  |  |  |
| LVDS                  | Transmitter | 84      | 120         | 140       |  |  |  |  |
|                       |             |         |             | continued |  |  |  |  |

<sup>&</sup>lt;sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



| Resource               |          | Member Code |     |     |  |  |
|------------------------|----------|-------------|-----|-----|--|--|
|                        |          | D5          | D7  | D9  |  |  |
|                        | Receiver | 84          | 120 | 140 |  |  |
| PCIe Hard IP Block     |          | 2           | 2   | 2   |  |  |
| Hard Memory Controller | -        | 2           | 2   | 2   |  |  |

#### **Related Information**

## True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 9.Package Plan for Cyclone V GT Devices

Transceiver counts shown are for transceiver  $\leq 5$  Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the *Cyclone V Device Handbook Volume 2: Transceivers*.

| Member<br>Code | M3<br>(11 i |      | M3<br>(13 I |      | M4<br>(15 r |      | U4<br>(19 ו |      |
|----------------|-------------|------|-------------|------|-------------|------|-------------|------|
|                | GPIO        | XCVR | GPIO        | XCVR | GPIO        | XCVR | GPIO        | XCVR |
| D5             | 129         | 4    | 175         | 6    | _           | _    | 224         | 6    |
| D7             | _           | _    | _           | _    | 240         | 3    | 240         | 6    |
| D9             | _           | _    | _           | _    | _           | _    | 240         | 5    |

| Member<br>Code | F4<br>(23 i |      | F6<br>(27 i |                    | F8<br>(31 | 96<br>mm) | F11<br>(35 i |        |
|----------------|-------------|------|-------------|--------------------|-----------|-----------|--------------|--------|
|                | GPIO        | XCVR | GPIO        | XCVR               | GPIO      | XCVR      | GPIO         | XCVR   |
| D5             | 240         | 6    | 336         | 6                  | _         | _         | _            | _      |
| D7             | 240         | 6    | 336         | 9 (6)              | 480       | 9 (6)     | _            | _      |
| D9             | 224         | 6    | 336         | 9 ( <del>6</del> ) | 480       | 12 (7)    | 560          | 12 (7) |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.

<sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## **Cyclone V SE**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

#### **Available Options**

#### Figure 4. Sample Ordering Code and Available Options for Cyclone V SE Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.





#### **Maximum Resources**

#### Table 10. Maximum Resource Counts for Cyclone V SE Devices

| Res               | ource              |                          | Ме                       | ember Code           |                      |
|-------------------|--------------------|--------------------------|--------------------------|----------------------|----------------------|
|                   |                    | A2                       | A4                       | A5                   | A6                   |
| Logic Elements (  | LE) (K)            | 25                       | 40                       | 85                   | 110                  |
| ALM               |                    | 9,430                    | 15,880                   | 32,070               | 41,910               |
| Register          |                    | 37,736                   | 60,376                   | 128,300              | 166,036              |
| Memory (Kb)       | M10K               | 1,400                    | 2,700                    | 3,970                | 5,570                |
|                   | MLAB               | 138                      | 231                      | 480                  | 621                  |
| Variable-precisio | n DSP Block        | 36                       | 84                       | 87                   | 112                  |
| 18 x 18 Multiplie | 18 x 18 Multiplier |                          | 168                      | 174                  | 224                  |
| FPGA PLL          |                    | 5                        | 5                        | 6                    | 6                    |
| HPS PLL           |                    | 3                        | 3                        | 3                    | 3                    |
| FPGA GPIO         |                    | 145                      | 145                      | 288                  | 288                  |
| HPS I/O           |                    | 181                      | 181                      | 181                  | 181                  |
| LVDS              | Transmitter        | 32                       | 32                       | 72                   | 72                   |
|                   | Receiver           | 37                       | 37                       | 72                   | 72                   |
| FPGA Hard Memo    | ory Controller     | 1                        | 1                        | 1                    | 1                    |
| HPS Hard Memor    | ry Controller      | 1                        | 1                        | 1                    | 1                    |
| Arm Cortex-A9 M   | IPCore Processor   | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 11.Package Plan for Cyclone V SE Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U4<br>(19 ו |         | U6<br>(23 I |         | F8<br>(31 i |         |
|-------------|-------------|---------|-------------|---------|-------------|---------|
|             | FPGA GPIO   | HPS I/O | FPGA GPIO   | HPS I/O | FPGA GPIO   | HPS I/O |
| A2          | 66          | 151     | 145         | 181     | _           | _       |
| A4          | 66          | 151     | 145         | 181     | _           | _       |
| A5          | 66          | 151     | 145         | 181     | 288         | 181     |
| A6          | 66          | 151     | 145         | 181     | 288         | 181     |





## **Cyclone V SX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

#### **Available Options**

#### Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



#### **Maximum Resources**

#### Table 12. Maximum Resource Counts for Cyclone V SX Devices

| Reso                 | urce     |        | Member Code |         |            |  |  |  |
|----------------------|----------|--------|-------------|---------|------------|--|--|--|
|                      |          | C2     | C4          | C5      | C6         |  |  |  |
| Logic Elements (LE)  | (K)      | 25     | 40          | 85      | 110        |  |  |  |
| ALM                  |          | 9,430  | 15,880      | 32,070  | 41,910     |  |  |  |
| Register             |          | 37,736 | 60,376      | 128,300 | 166,036    |  |  |  |
| Memory (Kb)          | M10K     | 1,400  | 2,700       | 3,970   | 5,570      |  |  |  |
|                      | MLAB     | 138    | 231         | 480     | 621        |  |  |  |
| Variable-precision D | SP Block | 36     | 84          | 87      | 112        |  |  |  |
| 18 x 18 Multiplier   |          | 72     | 168         | 174     | 224        |  |  |  |
| FPGA PLL             |          | 5      | 5           | 6       | 6          |  |  |  |
|                      |          | 1      | 1           | 1       | continued. |  |  |  |

#### Cyclone V Device Overview CV-51001 | 2018.05.07



| Resource                    |                  |           | Member Code |           |           |  |  |  |
|-----------------------------|------------------|-----------|-------------|-----------|-----------|--|--|--|
|                             |                  | C2        | C4          | C5        | C6        |  |  |  |
| HPS PLL                     |                  | 3         | 3           | 3         | 3         |  |  |  |
| 3 Gbps Transce              | iver             | 6         | 6           | 9         | 9         |  |  |  |
| FPGA GPIO <sup>(8)</sup>    |                  | 145       | 145         | 288       | 288       |  |  |  |
| HPS I/O                     |                  | 181       | 181         | 181       | 181       |  |  |  |
| LVDS                        | Transmitter      | 32        | 32          | 72        | 72        |  |  |  |
|                             | Receiver         | 37        | 37          | 72        | 72        |  |  |  |
| PCIe Hard IP Bl             | ock              | 2         | 2           | 2 (9)     | 2 (9)     |  |  |  |
| FPGA Hard Memory Controller |                  | 1         | 1           | 1         | 1         |  |  |  |
| HPS Hard Memory Controller  |                  | 1         | 1           | 1         | 1         |  |  |  |
| Arm Cortex-A9               | MPCore Processor | Dual-core | Dual-core   | Dual-core | Dual-core |  |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 13.Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         | F896<br>(31 mm) |           |         |      |
|-------------|-----------------|---------|-----------------|-----------|---------|------|
|             | FPGA GPIO       | HPS I/O | XCVR            | FPGA GPIO | HPS I/O | XCVR |
| C2          | 145             | 181     | 6               | _         | _       | _    |
| C4          | 145             | 181     | 6               | _         | _       | _    |
| C5          | 145             | 181     | 6               | 288       | 181     | 9    |
| C6          | 145             | 181     | 6               | 288       | 181     | 9    |

## **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(9)</sup> 1 PCIe Hard IP Block in U672 package.



#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

#### **Available Options**

#### Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



#### **Maximum Resources**

#### Table 14. Maximum Resource Counts for Cyclone V ST Devices

| Res                          | ource       | Membe   | r Code    |
|------------------------------|-------------|---------|-----------|
|                              |             | D5      | D6        |
| Logic Elements (LE) (K)      |             | 85      | 110       |
| ALM                          |             | 32,070  | 41,910    |
| Register                     |             | 128,300 | 166,036   |
| Memory (Kb)                  | M10K        | 3,970   | 5,570     |
|                              | MLAB        | 480     | 621       |
| Variable-precision DSP Block |             | 87      | 112       |
| 18 x 18 Multiplier           |             | 174     | 224       |
| FPGA PLL                     |             | 6       | 6         |
| HPS PLL                      |             | 3       | 3         |
| 6.144 Gbps Transceiver       |             | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |             | 288     | 288       |
| HPS I/O                      |             | 181     | 181       |
| LVDS                         | Transmitter | 72      | 72        |
|                              | -           | · · ·   | continued |

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### Cyclone V Device Overview CV-51001 | 2018.05.07



| Resource                    |          | Member Code |           |  |
|-----------------------------|----------|-------------|-----------|--|
|                             |          | D5          | D6        |  |
|                             | Receiver | 72          | 72        |  |
| PCIe Hard IP Block          |          | 2           | 2         |  |
| FPGA Hard Memory Controller |          | 1           | 1         |  |
| HPS Hard Memory Controller  |          | 1           | 1         |  |
| Arm Cortex-A9 MPCore Proces | sor      | Dual-core   | Dual-core |  |

#### **Related Information**

## True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 15. Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPSspecific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member Code | F896<br>(31 mm) |         |        |
|-------------|-----------------|---------|--------|
|             | FPGA GPIO       | HPS I/O | XCVR   |
| D5          | 288             | 181     | 9 (11) |
| D6          | 288             | 181     | 9 (11) |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## **I/O Vertical Migration for Cyclone V Devices**

#### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

*Note:* To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

## **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



#### Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

#### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

## **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



#### Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices

| Usage Example                                           | Multiplier Size (Bit)       | DSP Block Resource |
|---------------------------------------------------------|-----------------------------|--------------------|
| Low precision fixed point for video applications        | Three 9 x 9                 | 1                  |
| Medium precision fixed point in FIR filters             | Two 18 x 18                 | 1                  |
| FIR filters and general DSP usage                       | Two 18 x 18 with accumulate | 1                  |
| High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1                  |

You can configure each DSP block during compilation as independent three 9 x 9, two  $18 \times 18$ , or one  $27 \times 27$  multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

#### Table 17. Number of Multipliers in Cyclone V Devices

The table lists the variable-precision DSP resources by bit precision for each Cyclone V device.

| Variant      | Member<br>Code | Variable-<br>precision<br>DSP Block |                     | dent Input an<br>plications Ope | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier |                                         |
|--------------|----------------|-------------------------------------|---------------------|---------------------------------|-----------------------|-----------------------|-----------------------------------------|
|              |                |                                     | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier           | 27 x 27<br>Multiplier | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
| Cyclone V E  | A2             | 25                                  | 75                  | 50                              | 25                    | 25                    | 25                                      |
| -            | A4             | 66                                  | 198                 | 132                             | 66                    | 66                    | 66                                      |
|              | A5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
| -            | A7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
|              | A9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V    | C3             | 57                                  | 171                 | 114                             | 57                    | 57                    | 57                                      |
| GX           | C4             | 70                                  | 210                 | 140                             | 70                    | 70                    | 70                                      |
| -            | C5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
|              | C7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
|              | C9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V GT | D5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
|              | D7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
| -            | D9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V SE | A2             | 36                                  | 108                 | 72                              | 36                    | 36                    | 36                                      |
| -            | A4             | 84                                  | 252                 | 168                             | 84                    | 84                    | 84                                      |
|              | A5             | 87                                  | 261                 | 174                             | 87                    | 87                    | 87                                      |
|              | A6             | 112                                 | 336                 | 224                             | 112                   | 112                   | 112                                     |
| Cyclone V SX | C2             | 36                                  | 108                 | 72                              | 36                    | 36                    | 36                                      |
|              | C4             | 84                                  | 252                 | 168                             | 84                    | 84                    | 84                                      |
| -            | C5             | 87                                  | 261                 | 174                             | 87                    | 87                    | 87                                      |
| L. L.        |                |                                     |                     |                                 |                       |                       | continued                               |



| Variant      | Member<br>Code | Variable-<br>precision<br>DSP Block |                     | Independent Input and Output<br>Multiplications Operator |                       |            | 18 x 18<br>Multiplier                   |
|--------------|----------------|-------------------------------------|---------------------|----------------------------------------------------------|-----------------------|------------|-----------------------------------------|
|              |                | DSP BIOCK                           | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier                                    | 27 x 27<br>Multiplier | Adder Mode | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6             | 112                                 | 336                 | 224                                                      | 112                   | 112        | 112                                     |
| Cyclone V ST | D5             | 87                                  | 261                 | 174                                                      | 87                    | 87         | 87                                      |
|              | D6             | 112                                 | 336                 | 224                                                      | 112                   | 112        | 112                                     |

## **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

## **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Cyclone V Devices**

#### Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Member<br>Code | M10K  |              | MLAB  |              | Total RAM Bit |
|--------------|----------------|-------|--------------|-------|--------------|---------------|
| Variant      |                | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)          |
| Cyclone V E  | A2             | 176   | 1,760        | 314   | 196          | 1,956         |
|              | A4             | 308   | 3,080        | 485   | 303          | 3,383         |
|              | A5             | 446   | 4,460        | 679   | 424          | 4,884         |
|              | A7             | 686   | 6,860        | 1338  | 836          | 7,696         |
|              | A9             | 1,220 | 12,200       | 2748  | 1,717        | 13,917        |
| Cyclone V GX | C3             | 135   | 1,350        | 291   | 182          | 1,532         |
|              | C4             | 250   | 2,500        | 678   | 424          | 2,924         |
|              | C5             | 446   | 4,460        | 678   | 424          | 4,884         |
|              | C7             | 686   | 6,860        | 1338  | 836          | 7,696         |
|              | C9             | 1,220 | 12,200       | 2748  | 1,717        | 13,917        |
| continued    |                |       |              |       |              |               |



|              | Member<br>Code | M10K  |              | MLAB  |              | Total RAM Bit |
|--------------|----------------|-------|--------------|-------|--------------|---------------|
| Variant      |                | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)          |
| Cyclone V GT | D5             | 446   | 4,460        | 679   | 424          | 4,884         |
|              | D7             | 686   | 6,860        | 1338  | 836          | 7,696         |
|              | D9             | 1,220 | 12,200       | 2748  | 1,717        | 13,917        |
| Cyclone V SE | A2             | 140   | 1,400        | 221   | 138          | 1,538         |
|              | A4             | 270   | 2,700        | 370   | 231          | 2,460         |
|              | A5             | 397   | 3,970        | 768   | 480          | 4,450         |
|              | A6             | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V SX | C2             | 140   | 1,400        | 221   | 138          | 1,538         |
|              | C4             | 270   | 2,700        | 370   | 231          | 2,460         |
|              | C5             | 397   | 3,970        | 768   | 480          | 4,450         |
|              | C6             | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V ST | D5             | 397   | 3,970        | 768   | 480          | 4,450         |
|              | D6             | 553   | 5,530        | 994   | 621          | 6,151         |

## **Embedded Memory Configurations**

#### Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1К           | x10 or x8          |
|              | 2К           | x5 or x4           |
|              | 4К           | x2                 |
|              | 8К           | ×1                 |

## **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

*Note:* To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



#### **PLL Features**

The PLLs in the Cyclone V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Dynamic phase shift
- Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes

#### **Fractional PLL**

In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

### **FPGA General Purpose I/O**

Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- LVDS output buffer with programmable differential output voltage (V\_{\text{OD}}) and programmable pre-emphasis
- On-chip parallel termination ( $R_T$  OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture



## PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

#### Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

## **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

#### Hard and Soft Memory Controllers

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



## **External Memory Performance**

#### Table 20. External Memory Interface Performance in Cyclone V Devices

The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet.

| Interface    | Voltage<br>(V) | Maximum Free    | Minimum Frequency |       |
|--------------|----------------|-----------------|-------------------|-------|
|              |                | Hard Controller | Soft Controller   | (MHz) |
| DDR3 SDRAM   | 1.5            | 400             | 303               | 303   |
|              | 1.35           | 400             | 303               | 303   |
| DDR2 SDRAM   | 1.8            | 400             | 300               | 167   |
| LPDDR2 SDRAM | 1.2            | 333             | 300               | 167   |

#### **Related Information**

External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

#### **HPS External Memory Performance**

#### Table 21. HPS External Memory Interface Performance

The hard processor system (HPS) is available in Cyclone V SoC devices only.

| Interface    | Voltage (V) | HPS Hard Controller (MHz) |
|--------------|-------------|---------------------------|
| DDR3 SDRAM   | 1.5         | 400                       |
|              | 1.35        | 400                       |
| DDR2 SDRAM   | 1.8         | 400                       |
| LPDDR2 SDRAM | 1.2         | 333                       |

#### **Related Information**

#### External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

## **Low-Power Serial Transceivers**

Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates.

#### **Transceiver Channels**

The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.