## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China


Is Now Part of



## ON Semiconductor ${ }^{\oplus}$

## To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore ( $\_$), the underscore ( $\_$) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at www.onsemi.com. Please email any questions regarding the system integration to Fairchild questions@onsemi.com.

[^0]
## Single-Channel: 6N137M, HCPL2601M, HCPL2611M Dual-Channel: HCPL2630M, HCPL2631M 8-Pin DIP High-Speed 10 MBit/s Logic Gate Optocouplers

## Features

- Very High Speed - 10 MBit/s
- Superior CMR - $10 \mathrm{kV} / \mu \mathrm{s}$
- Fan-out of 8 Over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- Logic Gate Output
- Strobable Output
- Wired OR-open Collector
- Safety and Regulatory Approvals
- UL1577, 5,000 VAC RMS for 1 Minute
- DIN EN/IEC60747-5-5


## Applications

- Ground Loop Elimination
- LSTTL to TTL, LSTTL or 5 V CMOS
- Line Receiver, Data Transmission
- Data Multiplexing
- Switching Power Supplies
- Pulse Transformer Replacement
- Computer-peripheral Interface


## Description

The 6N137M, HCPL2601M, HCPL2611M single-channel and HCPL2630M, HCPL2631M dual-channel optocouplers consist of a 850 nm AIGaAS LED, optically coupled to a very high speed integrated photo-detector logic gate with a strobable output. This output features an open collector, thereby permitting wired OR outputs. The switching parameters are guaranteed over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. A maximum input signal of 5 mA will provide a minimum output sink current of 13 mA (fan out of 8).

An internal noise shield provides superior common mode rejection of typically $10 \mathrm{kV} / \mu \mathrm{s}$. The HCPL2601M and HCPL2631M has a minimum CMR of $5 \mathrm{kV} / \mu \mathrm{s}$. The HCPL2611M has a minimum CMR of $10 \mathrm{kV} / \mu \mathrm{s}$.

## Schematics




HCPL2630M, HCPL2631M

A $0.1 \mu \mathrm{~F}$ bypass capacitor must be connected between pins 8 and $5^{(1)}$.
Figure 1. Schematics

## Package Outlines



Figure 2. Package Options
Truth Table (Positive Logic)

| Input | Enable | Output |
| :---: | :---: | :---: |
| H | H | L |
| L | H | H |
| H | L | H |
| L | L | H |
| H | NC | L |
| L | NC | H |

## Safety and Insulation Ratings

As per DIN EN/IEC 60747-5-5, this optocoupler is suitable for "safe electrical insulation" only within the safety limit data. Compliance with the safety ratings shall be ensured by means of protective circuits.

| Parameter |  | Characteristics |
| :--- | :--- | :---: |
| Installation Classifications per DIN VDE <br> 0 | $<150 \mathrm{~V}_{\mathrm{RMS}}$ | I-IV |
|  | $<300 \mathrm{~V}_{\mathrm{RMS}}$ | I-IV |
|  | $<450 \mathrm{~V}_{\mathrm{RMS}}$ | I-III |
|  | $<600 \mathrm{~V}_{\mathrm{RMS}}$ | I-III |
| Climatic Classification | $40 / 100 / 21$ |  |
| Pollution Degree (DIN VDE 0110/1.89) | 2 |  |
| Comparative Tracking Index |  |  |


| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{PR}}$ | Input-to-Output Test Voltage, Method $\mathrm{A}, \mathrm{V}_{\text {IORM }} \times 1.6=\mathrm{V}_{\mathrm{PR}}$, <br> Type and Sample Test with $\mathrm{t}_{\mathrm{m}}=10 \mathrm{~s}$, Partial Discharge $<5 \mathrm{pC}$ | 1,335 | $\mathrm{~V}_{\text {peak }}$ |
|  | Input-to-Output Test Voltage, Method B, $\mathrm{V}_{\text {IORM }} \times 1.875=\mathrm{V}_{\mathrm{PR}}$, <br> $100 \%$ Production Test with $\mathrm{t}_{\mathrm{m}}=1 \mathrm{~s}$, Partial Discharge $<5 \mathrm{pC}$ | 1,669 | $\mathrm{~V}_{\text {peak }}$ |
|  | Maximum Working Insulation Voltage | 890 | $\mathrm{~V}_{\text {peak }}$ |
| $\mathrm{V}_{\text {IOTM }}$ | Highest Allowable Over-Voltage | 6,000 | $\mathrm{~V}_{\text {peak }}$ |
|  | External Creepage | $\geq 8.0$ | mm |
|  | External Clearance | $\geq 7.4$ | mm |
|  | External Clearance (for Option TV, 0.4" Lead Spacing) | $\geq 10.16$ | mm |
| DTI | Distance Through Insulation (Insulation Thickness) | $\geq 0.5$ | mm |
| $\mathrm{~T}_{\mathrm{S}}$ | Case Temperature ${ }^{(2)}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{S}, \text { INPUT }}$ | Input Current ${ }^{(2)}$ | 200 | mA |
| $\mathrm{P}_{\mathrm{S}, \mathrm{OUTPUT}}$ | Output Power (Duty Factor $\leq 2.7 \%)^{(2)}$ | 300 | mW |
| $\mathrm{R}_{\text {IO }}$ | Insulation Resistance at $\mathrm{T}_{\mathrm{S}}, \mathrm{V}_{\text {IO }}=500 \mathrm{~V}^{(2)}$ | $>10^{9}$ | $\Omega$ |

## Notes:

1. The $\mathrm{V}_{\mathrm{CC}}$ supply to each optoisolator must be bypassed by a $0.1 \mu \mathrm{~F}$ capacitor or larger. This can be either a ceramic or solid tantalum capacitor with good high frequency characteristic and should be connected as close as possible to the package $\mathrm{V}_{\mathrm{CC}}$ and GND pins of each device.
2. Safety limit value - maximum values allowed in the event of a failure.

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| TSTG | Storage Temperature |  | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| TopR | Operating Temperature |  | -40 to +100 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Junction Temperature |  | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SOL }}$ | Lead Solder Temperature |  | 260 for 10 sec | ${ }^{\circ} \mathrm{C}$ |
| Symbol | Parameter | Device | Value | Unit |
| EMITTER |  |  |  |  |
| $\mathrm{I}_{\mathrm{F}}(\mathrm{avg})$ | DC/Average Forward Input Current Per Channel | Single Channel | 50 | mA |
|  |  | Dual Channel | 30 |  |
| $\mathrm{V}_{\mathrm{E}}$ | Enable Input Voltage Not to Exceed $\mathrm{V}_{\mathrm{CC}}$ by more than 500 mV | Single Channel | 5.5 | V |
| $\mathrm{V}_{\mathrm{R}}$ | Reverse Input Voltage Per Channel | All | 5.0 | V |
| $\mathrm{P}_{1}$ | Input Power Dissipation Per Channel | Single Channel | 100 | mW |
|  |  | Dual Channel | 45 |  |
| DETECTOR |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | All | -0.5 to 7.0 | V |
| $\mathrm{l}_{\mathrm{O}}$ (avg) | Average Output Current Per Channel | All | 25 | mA |
| $\mathrm{I}_{\mathrm{O}}(\mathrm{pk})$ | Peak Output Current Per Channel | All | 50 | mA |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage Per Channel | All | -0.5 to 7.0 | V |
| $\mathrm{P}_{\mathrm{O}}$ | Output Power Dissipation Per Channel | Single Channel | 85 | mW |
|  |  | Dual Channel | 60 |  |

## Recommended Operating Conditions

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.5 | V |
| $\mathrm{I}_{\mathrm{FL}}$ | Input Current, Low Level | 0 | 250 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{FH}}$ | Input Current, High Level | $6.3^{(3)}$ | 20.0 | mA |
| $\mathrm{~V}_{\mathrm{EL}}$ | Enable Voltage, Low Level | 0 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{EH}}$ | Enable Voltage, High Level | 2.0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Operating Temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| N | Fan Out (TTL load) |  | 8 |  |

## Note:

3. 6.3 mA is a guard banded value which allows for at least $20 \%$ CTR degradation. Initial input current threshold value is 5.0 mA or less.

## Electrical Characteristics

Individual Component Characteristics ( $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Device | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EMITTER |  |  |  |  |  |  |  |
| $V_{F}$ | Input Forward Voltage | All | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.45 | 1.70 | V |
|  |  |  | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  |  | 1.80 |  |
| $B_{V R}$ | Input Reverse Breakdown Voltage | All | $\mathrm{I}_{\mathrm{R}}=10 \mu \mathrm{~A}$ | 5.0 |  |  | V |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | All | $\mathrm{V}_{\mathrm{F}}=0, \mathrm{f}=1 \mathrm{MHz}$ |  | 60 |  | pF |
| $\Delta \mathrm{V}_{\mathrm{F}} / \Delta \mathrm{T}_{\mathrm{A}}$ | Temperature Coefficient of Forward Voltage | All | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ |  | -1.4 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| DETECTOR |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {CCL }}$ | Logic Low Supply Current | Single Channel | $\begin{aligned} & \begin{array}{l} \mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{O}}=\text { Open, } \\ \mathrm{V}_{\mathrm{E}}=0.5 \mathrm{~V} \end{array} \\ & \hline \end{aligned}$ |  | 8 | 13 | mA |
|  |  | Dual Channel | $\begin{aligned} & \mathrm{I}_{\mathrm{F} 1}=\mathrm{I}_{\mathrm{F} 2}=10 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{O}}=\text { Open } \end{aligned}$ |  | 14 | 21 |  |
| $\mathrm{I}_{\mathrm{CCH}}$ | Logic High Supply Current | Single Channel | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{O}}=\text { Open, } \\ & \mathrm{V}_{\mathrm{E}}=0.5 \mathrm{~V} \end{aligned}$ |  | 6 | 10 | mA |
|  |  | Dual Channel | $\mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{O}}=$ Open, |  | 10 | 15 |  |
| $\mathrm{I}_{\mathrm{EL}}$ | Low Level Enable Current | Single Channel | $\mathrm{V}_{\mathrm{E}}=0.5 \mathrm{~V}$ |  | -0.7 | -1.6 | mA |
| $\mathrm{I}_{\mathrm{EH}}$ | High Level Enable Current | Single Channel | $\mathrm{V}_{\mathrm{E}}=2.0 \mathrm{~V}$ |  | -0.5 | -1.6 | mA |
| $\mathrm{V}_{\mathrm{EL}}$ | Low Level Enable Voltage | Single Channel | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}^{(4)}$ |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{EH}}$ | High Level Enable Voltage | Single Channel | $\mathrm{I}_{\mathrm{F}}=10 \mathrm{~mA}$ | 2.0 |  |  | V |

## Note:

4. Enable Input - No pull up resistor required as the device has an internal pull up resistor.

Transfer Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Device | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{FT}}$ | Input Threshold Current | All | $\mathrm{V}_{\mathrm{O}}=0.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=2.0 \mathrm{~V}$, <br> $\mathrm{I}_{\mathrm{OL}}=13 \mathrm{~mA}$ |  | 3 | 5 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | HIGH Level Output Current | All | $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=250 \mu \mathrm{~A}$, <br> $\mathrm{V}_{\mathrm{E}}=2.0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{OL}}$ | LOW Level Output Voltage | All | $\mathrm{I}_{\mathrm{F}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{E}}=2.0 \mathrm{~V}$, <br> $\mathrm{I}_{\mathrm{OL}}=13 \mathrm{~mA}$ |  | 0.4 | 0.6 | V |

Electrical Characteristics (Continued)
Switching Characteristics ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{F}}=7.5 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Device | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay <br> Time to Logic LOW | All | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(5)} \text { (Fig. 14) } \end{aligned}$ | 25 | 40 | 75 | ns |
|  |  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(5)} \\ & (\text { Fig. 14 }) \end{aligned}$ |  |  | 100 |  |
| $t_{\text {PLL }}$ | Propagation Delay <br> Time to Logic HIGH | All | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(6)} \text { (Fig. 14) } \end{aligned}$ | 20 | 40 | 75 | ns |
|  |  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(6)} \\ & \text { (Fig. 14) } \end{aligned}$ |  |  | 100 |  |
| \|tPhL-tpLH| | Pulse Width Distortion | All | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { (Fig. 14) } \end{aligned}$ |  | 1 | 35 | ns |
| $t_{R}$ | Output Rise Time (10\% to $90 \%$ ) | All | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(7)} \\ & \text { (Fig. 14) } \end{aligned}$ |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time (90\% to 10\%) | All | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(8)} \\ & \text { (Fig. 14) } \end{aligned}$ |  | 10 |  | ns |
| $t_{\text {EHL }}$ | Enable Propagation Delay Time to Output LOW Level | Single Channel | $\begin{aligned} & \mathrm{V}_{E H}=3.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=350 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(9)}(\text { Fig. 15) } \end{aligned}$ |  | 15 |  | ns |
| $t_{\text {ELL }}$ | Enable Propagation Delay Time to Output HIGH Level | Single Channel | $\begin{aligned} & \mathrm{V}_{E H}=3.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=350 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}^{(10)}{ }_{(\text {Fig. }} \text { 15) } \end{aligned}$ |  | 15 |  | ns |
| $\left\|\mathrm{CM}_{\mathrm{H}}\right\|$ | Common Mode Transient Immunity at Logic High | 6N137M, HCPL2630M | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CM}}=50 \mathrm{~V}_{\text {PEAK }}, \\ & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(7)^{2}} \\ & (\text { Fig. 16) } \end{aligned}$ |  | 10,000 |  | $\mathrm{V} / \mathrm{s}$ |
|  |  | HCPL2601M, HCPL2631M |  | 5000 | 10,000 |  |  |
|  |  | HCPL2611M | $\begin{aligned} & \mathrm{I}_{\mathrm{F}}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CM}}=400 \mathrm{~V}_{\text {PEAK }} \\ & \mathrm{R}_{\mathrm{L}}=350 \Omega \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}(11)^{\prime} \\ & \text { (Fig. 16) } \end{aligned}$ | 10,000 | 15,000 |  |  |
| \|CML| | Common Mode Transient Immunity at Logic Low | 6N137M, HCPL2630M | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=50 \mathrm{~V}_{\text {PEAK }}, \\ & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(11)} \\ & (\text { Fig. 16) } \end{aligned}$ |  | 10,000 |  | $\mathrm{V} / \mathrm{s}$ |
|  |  | $\begin{aligned} & \text { HCPL2601M, } \\ & \text { HCPL2631M } \end{aligned}$ |  | 5000 | 10,000 |  |  |
|  |  | HCPL2611M | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=400 \mathrm{~V}_{\text {PEAK }}, \\ & \mathrm{R}_{\mathrm{L}}=350 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{(11)} \\ & \text { (Fig. 16) } \end{aligned}$ | 10,000 | 15,000 |  |  |

## Notes:

5. $\mathrm{t}_{\mathrm{PHL}}$ - Propagation delay is measured from the 3.75 mA level on the LOW to HIGH transition of the input current pulse to the 1.5 V level on the HIGH to LOW transition of the output voltage pulse.
6. $\mathrm{t}_{\mathrm{PLH}}$ - Propagation delay is measured from the 3.75 mA level on the HIGH to LOW transition of the input current pulse to the 1.5 V level on the LOW to HIGH transition of the output voltage pulse.
7. $t_{R}$ - Rise time is measured from the $90 \%$ to the $10 \%$ levels on the LOW to HIGH transition of the output pulse.
8. $t_{F}$ - Fall time is measured from the $10 \%$ to the $90 \%$ levels on the HIGH to LOW transition of the output pulse.
9. $\mathrm{t}_{\mathrm{EHL}}$ - Enable input propagation delay is measured from the 1.5 V level on the LOW to HIGH transition of the input voltage pulse to the 1.5 V level on the HIGH to LOW transition of the output voltage pulse.
10. $\mathrm{t}_{\mathrm{ELH}}$ - Enable input propagation delay is measured from the 1.5 V level on the HIGH to LOW transition of the input voltage pulse to the 1.5 V level on the LOW to HIGH transition of the output voltage pulse.
11. Common mode transient immunity in logic high level is the maximum tolerable (positive) $d V_{c m} / d t$ on the leading edge of the common mode pulse signal, $\mathrm{V}_{\mathrm{CM}}$, to assure that the output will remain in a logic high state (i.e., $\mathrm{V}_{\mathrm{O}}>2.0 \mathrm{~V}$ ). Common mode transient immunity in logic low level is the maximum tolerable (negative) $\mathrm{dV} \mathrm{V}_{\mathrm{cm}} / \mathrm{dt}$ on the trailing edge of the common mode pulse signal, $\mathrm{V}_{\mathrm{CM}}$, to assure that the output will remain in a logic low state (i.e., $\mathrm{V}_{\mathrm{O}}<0.8 \mathrm{~V}$ ).

Electrical Characteristics (Continued)
Isolation Characteristics ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.)

| Symbol | Parameter | Device | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{I S O}$ | Withstand Insulation <br> Test Voltage | All | Relative Humidity $\leq 50 \%$, <br> $I_{I-O} \leq 10 \mu \mathrm{~A}, \mathrm{t}=1 \mathrm{~min}$, <br> $\mathrm{f}=50 \mathrm{~Hz}^{(12)(13)}$ | 5,000 |  |  | $\mathrm{VAC}_{\mathrm{RMS}}$ |
| $\mathrm{R}_{\mathrm{I}-\mathrm{O}}$ | Resistance <br> (Input to Output) | All | $\mathrm{V}_{\mathrm{I}-\mathrm{O}}=500 \mathrm{~V}_{\mathrm{DC}}{ }^{(12)}$ |  | $10^{11}$ |  | $\Omega$ |
| $\mathrm{C}_{\mathrm{I}-\mathrm{O}}$ | Capacitance <br> (Input to Output) | All | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{I-\mathrm{O}}=0 \mathrm{~V}_{\mathrm{DC}}{ }^{(12)}$ |  | 1 |  | pF |
| $\mathrm{I}_{\mathrm{I}-\mathrm{O}}$ | Input-Output Insulation <br> Leakage Current | All | Relative Humidity $\leq 45 \%$, <br> $\mathrm{V}_{I-I}=3000 \mathrm{~V}_{\mathrm{DC}}, \mathrm{t}=5 \mathrm{sec}^{(12)}$ |  |  | 1.0 | $\mu \mathrm{~A}$ |

## Notes:

12. Device is considered a two terminal device: pins $1,2,3$ and 4 are shorted together and pins $5,6,7$ and 8 are shorted together.
13. $5000 \mathrm{VAC}_{\mathrm{RMS}}$ for 1 minute duration is equivalent to $6000 \mathrm{VAC}_{\mathrm{RMS}}$ for 1 second duration.

## Typical Performance Curves

For Single-Channel Devices: 6N137M, HCPL2601M, and HCPL2611M


Figure 3. Low Level Output Voltage vs. Ambient Temperature


Figure 5. Switching Time vs. Forward Current


Figure 7. Input Threshold Current vs. Ambient Temperature


Figure 4. Input Diode Forward Voltage vs. Forward Current


Figure 6. Low Level Output vs. Ambient Temperature


Figure 8. Output Voltage vs. Input Forward Current

Typical Performance Curves (Continued)
For Single-Channel Devices: 6N137M, HCPL2601M, HCPL2611M



Figure 13. High Level Output Current vs. Temperature

Typical Performance Curves (Continued)
For Dual-Channel Devices: HCPL2630M and HCPL2631M


Figure 14. Low Level Output Voltage vs. Ambient Temperature


Figure 16. Switching Time vs. Forward Current


Figure 18. Input Threshold Current vs. Ambient Temperature


Figure 15. Input Diode Forward Voltage vs. Forward Current


Figure 17. Low Level Output Current vs. Ambient Temperature


Figure 19. Output Voltage vs. Input Forward Current

## Typical Performance Curves (Continued)

For Dual-Channel Devices: HCPL2630M and HCPL2631M


Figure 20. Pulse Width Distortion vs. Temperature


Figure 22. Switching Time vs. Temperature


Figure 21. Rise and Fall Time vs. Temperature


Figure 23. High Level Output Current vs. Temperature

## Test Circuits



Figure 24. Test Circuit and Waveforms for $t_{\text {PLH }}, t_{\text {PHL }}, t_{r}$ and $t_{f}$


Figure 25. Test Circuit $t_{\text {EHL }}$ and $t_{\text {ELH }}$


Figure 26. Test Circuit Common Mode Transient Immunity

## Reflow Profile

## Ordering Information

| Part Number | Package | Packing Method |
| :--- | :--- | :--- |
| 6N137M | DIP 8-Pin | Tube (50 units per tube) |
| 6N137SM | SMT 8-Pin (Lead Bend) | Tube (50 units per tube) |
| 6N137SDM | SMT 8-Pin (Lead Bend) | Tape and Reel (1,000 units per reel) |
| 6N137VM | DIP 8-Pin, DIN EN/IEC 60747-5-5 Option | Tube (50 units per tube) |
| 6N137SVM | SMT 8-Pin (Lead Bend), DIN EN/IEC 60747-5-5 Option | Tube (50 units per tube) |
| 6N137SDVM | SMT 8-Pin (Lead Bend), DIN EN/IEC 60747-5-5 Option | Tape and Reel (1,000 units per reel) |
| 6N137TVM | DIP 8-Pin, 0.4" Lead Spacing, DIN EN/IEC 60747-5-5 Option | Tube (50 units per tube) |
| 6N137TSVM | SMT 8-Pin, 0.4" Lead Spacing, DIN EN/IEC 60747-5-5 Option | Tube (50 units per tube) |
| 6N137TSR2VM | SMT 8-Pin, 0.4" Lead Spacing, DIN EN/IEC 60747-5-5 Option | Tape and Reel (1,000 units per reel) |

## Note:

The product orderable part number system listed in this table also applies to the HCPL2601M, HCPL2611M, HCPL2630M and HCPL2631M product families.

## Marking Information

## Carrier Tape Specifications (Option SD)



| Symbol | Description | Dimension in mm |
| :---: | :--- | :---: |
| W | Tape Width | $16.0 \pm 0.3$ |
| t | Tape Thickness | $0.30 \pm 0.05$ |
| $\mathrm{P}_{0}$ | Sprocket Hole Pitch | $4.0 \pm 0.1$ |
| $\mathrm{D}_{0}$ | Sprocket Hole Diameter | $1.55 \pm 0.05$ |
| E | Sprocket Hole Location | $1.75 \pm 0.10$ |
| F | Pocket Location | $7.5 \pm 0.1$ |
| $\mathrm{P}_{2}$ |  | $2.0 \pm 0.1$ |
| P | Pocket Pitch | $12.0 \pm 0.1$ |
| $\mathrm{~A}_{0}$ | Pocket Dimensions | $10.30 \pm 0.20$ |
| $\mathrm{~B}_{0}$ |  | $10.30 \pm 0.20$ |
| $\mathrm{~K}_{0}$ |  | $4.90 \pm 0.20$ |
| $\mathrm{~W}_{1}$ | Cover Tape Width | $13.2 \pm 0.2$ |
| d | Cover Tape Thickness | 0.1 Maximum |
|  | Maximum Component Rotation or Tilt | $10^{\circ}$ |
| R | Minimum Bending Radius | 30 |

## Carrier Tape Specifications (Option TSR2)



| Symbol | Description | Dimension in mm |
| :---: | :--- | :---: |
| W | Tape Width | $24.0 \pm 0.3$ |
| t | Tape Thickness | $0.40 \pm 0.1$ |
| $\mathrm{P}_{0}$ | Sprocket Hole Pitch | $4.0 \pm 0.1$ |
| $\mathrm{D}_{0}$ | Sprocket Hole Diameter | $1.55 \pm 0.05$ |
| E | Sprocket Hole Location | $1.75 \pm 0.10$ |
| F | Pocket Location | $11.5 \pm 0.1$ |
| $\mathrm{P}_{2}$ |  | $2.0 \pm 0.1$ |
| P | Pocket Pitch | $16.0 \pm 0.1$ |
| $\mathrm{~A}_{0}$ | Pocket Dimensions | $12.80 \pm 0.1$ |
| $\mathrm{~B}_{0}$ |  | $10.35 \pm 0.1$ |
| $\mathrm{~K}_{0}$ |  | $5.7 \pm 0.1$ |
| $\mathrm{~W}_{1}$ | Cover Tape Width | $21.0 \pm 0.1$ |
| d | Cover Tape Thickness | 0.1 Maximum |
|  | Maximum Component Rotation or Tilt | $10^{\circ}$ |
| R | Minimum Bending Radius | 30 |







#### Abstract

ON Semiconductor and ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative


[^0]:    
    
    
    
    
    
    
    
    
     is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

