Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ### Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **SEPTEMBER 2011** #### **GENERAL DESCRIPTION** The 71M6513 is a highly integrated system-on-chip SoC with an MPU core, real-time clock (RTC), flash, and LCD driver. Our Single Converter Technology® with a 21-bit delta-sigma ADC, six analog inputs, digital temperature compensation, precision voltage reference, and 32-bit computation engine (CE) supports a wide range of poly-phase metering applications with very few low-cost external components. A 32kHz crystal time base for the entire system and internal battery-backup support for RAM and RTC further reduce system cost. Maximum design flexibility is supported with multiple UARTs, $\rm I^2C$ , a powerfail comparator, a 5V LCD charge pump, up to 22 DIO pins, and an insystem programmable flash. The device is offered in high (0.1%) and standard (0.5%) accuracy versions for multifunction residential/commercial meter applications requiring multiple voltage/current inputs and complex LCD or DIO configurations. A complete array of ICE and development tools, programming libraries and reference designs enable rapid development and certification of meters that meet most demanding worldwide electricity metering standards. #### **FEATURES** - Wh Accuracy < 0.1% Over 2,000:1 Current Range - Exceeds IEC 62053/ANSIC 12.20 - Voltage Reference - < 10ppm/°C (71M6513H) - < 40ppm/°C (71M6513) - Six Sensor Inputs—V<sub>DD</sub> Referenced - Auxiliary Analog Input for Neutral Current - Low Jitter Wh/VARh Pulse Outputs - Pulse Count For Pulse Outputs - Four-Quadrant Metering - Phase Sequencing - Line Frequency Count for RTC - Digital Temperature Compensation - Sag Detection - Independent 32-Bit Compute Engine - 40-70Hz Line Frequency Range with Same Calibration - Phase Compensation (±7°) - Battery Backup for RAM and RTC - 22mW at 3.3V, 7.2μW Backup - Flash Memory Option with Security - 8-Bit MPU (80515)—One Clock Cycle per Instruction - LCD Driver (≤ 168 Pixels) - High-Speed SSI Serial Output - RTC for Time-of-Use Functions - Hardware Watchdog Timer - Up to 22 General-Purpose I/O Pins - 64KB Flash, 7KB RAM - Two UARTs for IR and AMR - 100-Pin LQFP Package Single Converter Technology is a registered trademark of Maxim Integrated Products, Inc. ### **DATA SHEET** AUGUST 2011 ### **Table of Contents** | FEATURES | 1 | |----------------------------------------------------|----| | HARDWARE DESCRIPTION | 9 | | Hardware Overview | 9 | | Analog Front End (AFE) | 9 | | Multiplexer | 9 | | ADC | 10 | | FIR Filter | 10 | | Voltage Reference | 10 | | Temperature Sensor | 11 | | V3 | 11 | | Functional Description | 11 | | Computation Engine (CE) | 12 | | Meter Equations | 12 | | Pulse Generator | 13 | | Real-Time Monitor | 13 | | CE Functional Overview | 13 | | 80515 MPU Core | 16 | | 80515 Overview | 16 | | Memory Organization | 16 | | Special Function Registers (SFRs) | 18 | | Special Function Registers (Generic 80515 SFRs) | 19 | | Special Function Registers Specific to the 71M6513 | 22 | | Instruction Set | 23 | | UART | 23 | | Timers and Counters | 26 | | WD Timer (Software Watchdog Timer) | 28 | | Interrupts | 31 | | External Interrupts | 34 | | Interrupt Priority Level Structure | 35 | | Interrupt Sources and Vectors | 37 | | On-Chip Resources | 39 | | DIO Ports | 39 | # 71M6513/71M6513H 3-Phase Energy Meter IC ## **DATA SHEET** SEPTEMBER 2011 | | Physical Memory | 41 | |------|----------------------------------------------------------------|----| | | Oscillator | 42 | | | Real-Time Clock (RTC) | 42 | | | Comparators (V2, V3) | 42 | | | LCD Drivers | 43 | | | LCD Voltage Boost Circuitry | 43 | | | UART (UART0) and Optical Port (UART1) | 44 | | | Hardware Reset Mechanisms | 44 | | | Reset Pin (RESETZ) | 44 | | | Hardware Watchdog Timer | 44 | | | Crystal Frequency Monitor | 44 | | | V1 Pin | 44 | | | Internal Clocks and Clock Dividers | 45 | | | I2C Interface (EEPROM) | 45 | | | Battery | 47 | | | Internal Voltages (VBIAS, VBAT, V2P5) | 47 | | | Test Ports | 47 | | UNCT | IONAL DESCRIPTION | 49 | | | Theory of Operation | 49 | | | System Timing Summary | 50 | | | Data Flow | 52 | | | CE/MPU Communication | 52 | | | Fault, Reset, Power-Up | 53 | | | Battery Operation | 54 | | | Power Save Modes | 54 | | | Chopping Circuitry | 55 | | | Internal/External Pulse Generation and Pulse Counting | 57 | | | Program Security | 58 | | IRMW | ARE INTERFACE | 59 | | | I/O RAM MAP – In Numerical Order | 59 | | | SFR MAP (SFRs Specific to Teridian 80515) – In Numerical Order | 60 | | | I/O RAM (Configuration RAM) – Alphabetical Order | 61 | | | CE Program and Environment | 67 | | | CE Program | 67 | | | Formats | 67 | # DATA SHEET **AUGUST 2011** | Constants | 67 | |------------------------------------------------------|--------------------------| | Environment | 67 | | CE Calculations | 68 | | CE RAM Locations | 68 | | CE Front End Data (Raw Data) | 69 | | CE Status Word | 69 | | CE Transfer Variables | 70 | | TYPICAL PERFORMANCE DATA | 77 | | Wh Accuracy at Room Temperature | 77 | | VARh Accuracy at Room Temperature | 77 | | Harmonic Performance | 78 | | APPLICATION INFORMATION | 79 | | Connection of Sensors (CT, Resistive Shunt, Rogowski | Coil)79 | | Distinction between 71M6513 and 71M6513H Parts | 79 | | Temperature Compensation and Mains Frequency Stab | oilization for the RTC80 | | External Temperature Compensation | 81 | | Temperature Measurement | 81 | | Crystal Oscillator | 83 | | Connecting LCDs | 84 | | Connecting I2C EEPROMs | 85 | | Connecting 5V Devices | 85 | | Optical Interface | 87 | | Connecting V1 and Reset Pins | 87 | | Connecting the V3 Pin | 88 | | Connecting a Battery | 88 | | Flash Programming | 89 | | MPU Firmware Library | 89 | | SPECIFICATIONS | 90 | | Electrical Specifications | 90 | | LOGIC LEVELS | 91 | | VREF, VBIAS | 93 | | CRYSTAL OSCILLATOR | 93 | | LCD BOOST | 95 | | LCD DRIVERS | 95 | | RTC | 95 | # 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** SEPTEMBER 2011 | RESETZ | 95 | |------------------------------------------------------------------------------------|----| | COMPARATORS | 96 | | RAM AND FLASH MEMORY | 96 | | FLASH MEMORY TIMING | 96 | | EEPROM INTERFACE | 96 | | Recommended External Components | 97 | | Packaging Information | 98 | | Pinout (Top View) | | | Pin Descriptions | | | I/O Equivalent Circuits: | | | ORDERING INFORMATION | | | | | | Figures | | | Figure 1: IC Functional Block Diagram | 8 | | Figure 2: General Topology of a Chopped Amplifier | | | Figure 3: AFE Block Diagram | 11 | | Figure 4: Samples in Multiplexer Cycle | 14 | | Figure 5: Accumulation Interval | 14 | | Figure 6: Memory Map | | | Figure 7: Interrupt Structure | | | Figure 8: DIO Ports Block Diagram | | | Figure 9: Oscillator Circuit | | | Figure 10: LCD Voltage Boost Circuitry | | | Figure 11: Voltage Range for V1 | | | Figure 12: Voltage. Current, Momentary and Accumulated Energy | | | Figure 13: Timing Relationship between ADC MUX, CE, and Serial Transfers | | | Figure 14: RTM Output Format | | | Figure 16: SSI Timing, (SSI_FFOL = SSI_RDTFOL = 0) | | | Figure 17: MPU/CE Data Flow | | | Figure 18: MPU/CE Communication (Functional) | | | Figure 19: MPU/CE Communication (Processing Sequence) | | | Figure 20: Timing Diagram for Voltages, Current and Operation Modes after Power-Up | | | Figure 21: Chop Polarity w/ Automatic Chopping | | | Figure 22: Sequence with Alternate Multiplexer Cycles | 56 | | Figure 23: Sequence with Alternate Multiplexer Cycles and Controlled Chopping | 57 | | Figure 24: Wh Accuracy, 0.3A - 200A/240V | | | Figure 25: VARh Accuracy for 0.3A to 200A/240V Performance | | | Figure 27: Meter Accuracy over Harmonics at 240V, 30A | | | Figure 29: Resistive Voltage Divider (left), Current Transformer (right) | | | Figure 30: Resistive Shunt (left), Rogowski Coil (right) | | | Figure 31: Crystal Frequency over Temperature | | | Figure 32: Crystal Compensation | 81 | ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** Figure 33: Connecting LCDs ......84 Figure 34: LCD Boost Circuit......85 Figure 36: Interfacing RX to a 0-5V Signal ......86 Figure 37: Connection for Optical Components .......87 Figure 39: External Components for RESETZ .......88 **Tables** Table 11: Special Function Registers 23 # 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** ### SEPTEMBER 2011 | Table 39: The TCON Register | 33 | |-----------------------------------------------------------------------------------------|----| | Table 40: The TCON Bit Functions | 33 | | Table 41: The IRCON Register | 33 | | Table 42: The IRCON Bit Functions | 34 | | Table 43: External MPU Interrupts | 34 | | Table 44: Control Bits for External Interrupts | 35 | | Table 45: Priority Level Groups | | | Table 46: The IPO Register: | 36 | | Table 47: The IP1 Register: | 36 | | Table 48: Priority Levels | 36 | | Table 49: Interrupt Polling Sequence | 36 | | Table 50: Interrupt Vectors | 37 | | Table 51: Data Registers, Direction Registers and Internal Resources for DIO Pin Groups | 39 | | Table 52: DIO_DIR Control Bit | 40 | | Table 53: Selectable Controls using the DIO_DIR Bits | 40 | | Table 54: MPU Data Memory Map | 41 | | Table 55: Liquid Crystal Display Segment Table (Typical) | 43 | | Table 56: EECTRL Status Bits | 46 | | Table 57: TMUX[3:0] Selections | 47 | | Table 58: SSI Pin Assignment | 48 | | Table 59: Power Saving Measures | 54 | | Table 60: CHOP_EN Bits | | | Table 61: Frequency over Temperature | 80 | ### **DATA SHEET** **AUGUST 2011** Figure 1: IC Functional Block Diagram ### **DATA SHEET** SEPTEMBER 2011 #### HARDWARE DESCRIPTION ### **Hardware Overview** The 71M6513 single-chip polyphase meter integrates all primary functional blocks required to implement a solid-state electricity meter. Included on chip are an analog front end (AFE), an 8051-compatible microprocessor (MPU) which executes one instruction per clock cycle (80515), an independent 32-bit digital computation engine (CE), a voltage reference, a temperature sensor, LCD drivers, RAM, flash memory, a real time clock (RTC), and a variety of I/O pins. Various current sensor technologies are supported including Current Transformers (CT), Resistive Shunts, and Rogowski (di/dt) Coils. In addition to advanced measurement functions, the real time clock function allows the 71M6513/6513H to record time of use (TOU) metering information for multi-rate applications. Measurements can be displayed on either a 3V or a 5V LCD. Flexible mapping of LCD display segments will facilitate integration with any LCD format. The design trade-off between the number of LCD segments and DIO pins can be flexibly configured using memory-mapped I/O to accommodate various requirements. The 71M6513 includes several I/O peripheral functions that improve the functionality of the device and reduce the component count for most meter applications. The I/O peripherals include two UARTs, digital I/O, comparator inputs, LCD display drivers, $I^2C$ interface and an optical/IR interface. One of the two internal UARTs (UART1) is adapted to support an Infrared LED with internal drive output and sense input but it can also function as a standard UART. A block diagram of the chip is shown in Figure 1. A detailed description of various hardware blocks follows. #### **Analog Front End (AFE)** The AFE of the 71M6513 Power Meter IC is comprised of an input multiplexer, a delta-sigma A/D converter with a voltage reference, followed by an FIR filter. A block diagram of the AFE is shown in Figure 3. #### Multiplexer The input multiplexer supports eight input signals that are applied to the pins IA, VA, IB, VB, IC, VC, and V3 plus the output of the internal temperature sensor. The multiplexer can be operated in two modes: - During a normal multiplexer cycle, the signals from the six pins IA, VA, IB, VB, IC, and VC are selected. - During the alternate multiplexer cycle, the temperature signal (TEMP) and the additional monitor input, V3, are selected, along with the other signal sources shown in Table 1: Inputs Selected in Regular and Alternate Multiplexer Cycles. Alternate multiplexer cycles are usually performed infrequently (every second or so). VA, VB, and VC are not replaced in the alternate multiplexer cycles. In some equations, currents must be delayed in allpass networks and therefore cannot be replaced in the alternate selection. Missing samples due to alternate multiplexer cycles are automatically interpolated by the CF | Regular multiplexer sequence Mux State: | | | | | Alternate multiplexer sequence<br>Mux State: | | | | | | | |-----------------------------------------|----|----|----|----|----------------------------------------------|------|----|----|----|----|----| | 0 | 1 | 2 | 3 | 4 | 5 | 0 | 1 | 2 | 3 | 4 | 5 | | IA | VA | IB | VB | IC | VC | TEMP | VA | V3 | VB | IC | VC | Table 1: Inputs Selected in Regular and Alternate Multiplexer Cycles In a typical application, the IA, IB, and IC inputs are connected to current transformers that sense the current on each phase of the line voltage. VA, VB, and VC are typically connected to voltage sensors through resistor dividers. The Multiplexer Control Circuit handles the setting of the multiplexer. The function of the Multiplexer Control Circuit is governed by the I/O RAM registers $MUX\_ALT$ (0x2005[2]), EQU (0x2000[7:5]), and $MUX\_DIV$ (0x2002[7:6]). $MUX\_DIV$ controls the number of samples per cycle. It can request 2, 3, 4, or 6 multiplexer states per cycle. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** The MUX\_ALT bit requests an alternate multiplexer cycle. The bit may be asserted on any MPU cycle and may be subsequently de-asserted on any cycle including the next one. A rising edge on MUX\_ALT will cause the Control Circuit to wait until the next multiplexer cycle and implement a single alternate cycle. Multiplexer Control Circuit also controls the FIR filter initiation and the chopping of the ADC reference voltage, VREF. The Multiplexer Control Circuit is clocked by CK32, the 32768Hz clock from the PLL block, and launches each pass through the CE program. #### **ADC** A single 21/22-bit delta-sigma A/D converter digitizes the power inputs to the AFE. The resolution of the ADC is programmable using the I/O RAM register *FIR\_LEN* register (0x2005[4]). ADC resolution may be selected to be 21 bits (*FIR\_LEN*=0), or 22 bits (*FIR\_LEN*=1). Conversion time is two cycles of CK32 with *FIR\_LEN* = 0 and three cycles with *FIR\_LEN* = 1. Accuracy, timing and functional specifications in this data sheet are based on FIR\_LEN = 0 (two CK32 cycles). Initiation of each ADC conversion is controlled by the Multiplexer Control Circuit as described previously. #### **FIR Filter** The finite impulse response (FIR) filter is an integral part of the ADC and it is optimized for use with the multiplexer. The purpose of the FIR is to decimate the ADC output to the desired resolution. At the end of each ADC conversion, the output data of the FIR filter (raw data) is stored into the CE DRAM location determined by the multiplexer selection. The location of the raw data in the CE DRAM is specified in the CE Program and Environment Section. #### **Voltage Reference** The 71M6513/6513H includes an on-chip precision bandgap voltage reference that incorporates auto-zero techniques. The reference of the 71M6513H is trimmed in production to minimize errors caused by component mismatch and drift. The result is a voltage output with a predictable temperature coefficient. The voltage reference is chopper stabilized, i.e. the polarity can be switched by the MPU using the I/O RAM register *CHOP\_EN* (0x2002[5:4]). The two bits in the *CHOP\_EN* register enable the MPU to operate the chopper circuit in regular or inverted operation, or in "toggling" mode. When the chopper circuit is toggled in between multiplexer cycles, DC offsets on the measured signals will automatically be averaged out. The general topology of a chopped amplifier is given in Figure 2. Figure 2: General Topology of a Chopped Amplifier It is assumed that an offset voltage Voff appears at the positive amplifier input. With all switches, as controlled by CROSS in the "A" position, the output voltage is: Voutp - Voutn = G (Vinp + Voff - Vinn) = G (Vinp - Vinn) + G Voff ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** SEPTEMBER 2011 With all switches set to the "B" position by applying the inverted CROSS signal, the output voltage is: $$Voutn - Voutp = G (Vinn - Vinp + Voff) = G (Vinn - Vinp) + G Voff, or$$ $$Voutp - Voutn = G (Vinp - Vinn) - G Voff$$ Thus, when CROSS is toggled, e.g. after each multiplexer cycle, the offset will alternately appear on the output as positive and negative, which results in the offset effectively being eliminated, regardless of its polarity or magnitude. The Functional Description Section contains a chapter with a detailed description on controlling the CHOP\_EN register. #### **Temperature Sensor** The 71M6513/6513H includes an on-chip temperature sensor implemented as a bandgap reference. It is used to determine the die temperature The MPU may request an alternate multiplexer cycle containing the temperature sensor output by asserting MUX\_ALT. The primary use of the temperature data is to determine the magnitude of compensation required to offset the thermal drift in the system (see section titled "Temperature Compensation"). The zero reference for the temperature sensor is VBIAS. #### **V3** V3 is an additional analog monitor input that can be used for analog measurements, such as neutral current. It is sampled when the multiplexer performs an alternate multiplexer cycle. The zero reference for the V3 input is VBIAS. V3 is also routed into the comparator block where it is compared to VBIAS. Comparator interrupts should be disabled when the V3 input is used for analog measurements. #### **Functional Description** The AFE functions as a data acquisition system, controlled by the MPU. The main signals (IA, VA, IB, VB, IC, VC) are sampled and the ADC counts obtained are stored in CE RAM where they can be accessed by the CE and, if necessary, by the MPU. Alternate multiplexer cycles are initiated less frequently by the MPU to gather access to the slow signals, temperature and V3. Figure 3: AFE Block Diagram # 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** #### Computation Engine (CE) The CE, a dedicated 32-bit RISC processor, performs the precision computations necessary to accurately measure energy. The CE calculations and processes include: - Multiplication of each current sample with its associated voltage sample to obtain the energy per sample (when multiplied with the constant sample time). - Frequency-insensitive delay cancellation on all six channels (to compensate for the delay between samples caused by the multiplexing scheme). - 90° phase shifter (for VAR calculations). - Pulse generation. - Monitoring of the input signal frequency (for frequency and phase information). - Monitoring of the input signal amplitude (for sag detection). - Scaling of the processed samples based on chip temperature (temperature compensation) and calibration coefficients. The CE program RAM (CE PRAM) is loaded at boot time by the MPU and then executed by the CE. Each CE instruction word is 2 bytes long. The CE program counter begins a pass through the CE code each time multiplexer state 0 begins. The code pass ends when a HALT instruction is executed. For proper operation, the code pass must be completed before the multiplexer cycle ends (see System Timing Summary in the Functional Description Section). The CE data RAM (CE DRAM) can be accessed by the FIR filter block, the RTM circuit, the CE, and the MPU. Assigned time slots are reserved for FIR, RTM, and MPU, respectively, such that memory accesses to CE\_RAM do not collide. Holding registers are used to convert 8-bit wide MPU data to/from 32-bit wide CE DRAM data, and wait states are inserted as needed, depending on the frequency of CKMPU. Table 2 shows the CE DRAM addresses allocated to analog inputs from the AFE. | Address | Name | Zero<br>Reference | Description | |---------|------|-------------------|-----------------| | 0x00 | IA | V3P3 | Phase A current | | 0x01 | VA | V3P3 | Phase A voltage | | 0x02 | IB | V3P3 | Phase B current | | 0x03 | VB | V3P3 | Phase B voltage | | 0x04 | IC | V3P3 | Phase C current | | 0x05 | VC | V3P3 | Phase C voltage | | 0x06 | TEMP | VBIAS | Temperature | | 0x07 | V3 | VBIAS | V3 monitor | **Table 2: CE DRAM Locations for ADC Results** #### **Meter Equations** The Compute Engine (CE) program for industrial meter configurations implements the equations in Table 3. The I/O RAM register *EQU* specifies the equation to be used based on the number and arrangement of phases used for metering. In case of single and two-phase metering, the unconnected inputs should be tied to V3P3A, the analog supply voltage. The *EQU* selection enables the 71M6513 to calculate polyphase power measurement based on the type of service used. Table 3 also states the sequence of the multiplexer in the AFE. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** SEPTEMBER 2011 | EQU | Watt & VAR Formula | quence | | | | Inputs used from alternate MUX sequence Mux State: | | | | | | | | |-----|-----------------------------------------------------|--------|----|----|----|----------------------------------------------------|----|------|----|----|----|----|----| | | | 0 | 1 | 2 | 3 | 4 | 5 | 0 | 1 | 2 | 3 | 4 | 5 | | 0 | VA IA<br>(1 element, 2W 1ø) | IA | VA | IB | VB | IC | VC | TEMP | VA | V3 | V | IC | VC | | 1 | VA(IA-IB)/2<br>(1 element, 3W 1ø) | IA | VA | IB | VB | IC | VC | TEMP | VA | IB | V3 | VC | VC | | 2 | VA IA + VB IB<br>(2 element, 3W 3 øDelta) | IA | VA | IB | VB | C | VC | TEMP | VA | V3 | VB | VC | VC | | 3 | VA (IA - IB)/2 + VC IC<br>(2 element, 4W 3ø Delta) | IA | VA | IB | VB | IC | VC | TEMP | VA | IB | V3 | IC | VC | | 4 | VA(IA-IB)/2 + VB(IC-IB)/2<br>(2 element, 4W 3ø Wye) | IA | VA | IB | VB | IC | VC | TEMP | VA | IB | V3 | IC | VC | | 5 | VA IA + VB IB + VC IC<br>(3 element, 4W 3ø Wye) | IA | VA | IB | VB | IC | VC | TEMP | VA | V3 | VB | IC | VC | Table 3: Standard Meter Equations (inputs shown gray are scanned but not used for calculation) #### **Pulse Generator** The CE contains two pulse generators which create low jitter pulses at a rate set by the CE DRAM registers *APULSEW\*WRATE* and *APULSER\*WRATE* if *EXT\_PULSE* (a CE input variable in CE DRAM) is 15. This mode puts the MPU in control of pulse generation by placing values into the *APULSEW* and *APULSER* registers ("external pulse generation"). If *EXT\_PULSE* is 0, *APULSEW* is replaced with *WSUM\_X* and *APULSER* is replaced with *VARSUM\_X*. In this mode, the CE generates pulse based on its internal computation of *WSUM\_X* and *VARSUM\_X*, the signed sums of energy from all three elements ("internal pulse generation"). The *DIO\_PV* and *DIO\_PW* bits as described in the Digital I/O section can be programmed to route WPULSE and VARPULSE to the output pins DIO6 and DIO7 respectively. DIO6 and DIO7 can be configured to generate interrupts, which can be useful for pulse counting by the MPU (see On-Chip Resources, DIO Ports section). #### **Real-Time Monitor** The CE contains a Real Time Monitor (RTM), which can be programmed to monitor four selectable CE RAM locations at full sample rate. The four monitored locations are serially output to the TMUXOUT pin via the digital output multiplexer at the beginning of each CE code pass (see the Test Ports Section for details) #### **CE Functional Overview** The ADC processes one sample per channel per multiplexer cycle. Figure 4 shows the timing of the six samples taken during one multiplexer cycle. The number of samples processed during one accumulation cycle is controlled by the I/O RAM registers *PRE\_SAMPS* (0x2001[7:6]) and *SUM\_CYCLES* (0x2001[5:0]). The integration time for each energy output is PRE\_SAMPS \* SUM\_CYCLES / 2520.6, where 2520.6 is the sample rate [Hz] For example, $PRE\_SAMPS = 42$ and $SUM\_CYCLES = 50$ will establish 2100 samples per accumulation cycle. $PRE\_SAMPS = 100$ and $SUM\_CYCLES = 21$ will result in the exact same accumulation cycle of 2100 samples or 833ms. After an accumulation cycle is completed, the XFER BUSY interrupt signals to the MPU that accumulated data are available. ### **DATA SHEET** **AUGUST 2011** Figure 4: Samples in Multiplexer Cycle The end of each multiplexer cycle is signaled to the MPU by the CE\_BUSY interrupt. At the end of each multiplexer cycle, status information, such as sag data and the digitized input signal, is available to the MPU. Figure 5: Accumulation Interval Figure 5 shows the accumulation interval resulting from $PRE\_SAMPS = 42$ and $SUM\_CYCLES = 50$ , consisting of 2100 samples of 397µs each (only one phase is shown) followed by the XFER\_BUSY interrupt. The sampling in this example is applied to a 50Hz signal. There is no correlation between the line signal frequency and the choice of *PRE\_SAMPS* or *SUM\_CYCLES* (even though when *SUM\_CYCLES* = 42 one set of *SUM\_CYCLES* happens to sample a period of 16.6ms). Furthermore, sampling does not have to start when the line voltage crosses the zero line. #### **Delay Compensation** When measuring the energy of a phase (i.e., Wh and VARh) in a service, the voltage and current for that phase must be sampled at the same instant. Otherwise, the phase difference, $\Phi$ , introduces errors. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** SEPTEMBER 2011 $$\phi = \frac{t_{delay}}{T} \cdot 360^{\circ} = t_{delay} \cdot f \cdot 360^{\circ}$$ Where f is the frequency of the input signal and $t_{delay}$ is the sampling delay between voltage and current. In traditional meter ICs, sampling is accomplished by using two A/D converters per phase (one for voltage and the other one for current) controlled to sample simultaneously. Our Single-Converter Technology, however, exploits the 32-bit signal processing capability of its CE to implement "constant delay" all-pass filters. These all-pass filters correct for the conversion time difference between the voltage and the corresponding current samples that are obtained with a single multiplexed A/D converter. The "constant delay" all-pass filters provide a broad-band delay $\beta$ that is precisely matched to the difference in sample time between the voltage and the current of a given phase. This digital filter does not affect the amplitude of the signal, but provides a precisely controlled phase response. The delay compensation implemented in the CE aligns the voltage samples with their corresponding current samples by routing the voltage samples through the all-pass filter, thus delaying the voltage samples by $\beta$ , resulting in the residual phase error $\beta - \Phi$ . The residual phase error is negligible, and is typically less than $\pm 1.5$ milli-degrees at 100Hz, thus it does not contribute to errors in the energy measurements. ### 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** #### **80515 MPU Core** #### 80515 Overview The 71M6513/6513H includes an 80515 MPU (8-bit, 8051-compatible) that processes most instructions in one clock cycle. Using a 5MHz clock results in a processing throughput of 5 MIPS. The 80515 architecture eliminates redundant bus states and implements parallel execution of fetch and execution phases. Normally a machine cycle is aligned with a memory fetch, therefore, most of the 1-byte instructions are performed in a single cycle. This leads to an 8x performance (in average) improvement (in terms of MIPS) over the Intel 8051 device running at the same clock frequency. Actual processor clocking speed can be adjusted to the total processing demand of the application (metering calculations, AMR management, memory management, LCD driver management and I/O management) using the I/O RAM register MPU DIV[2:0]. Typical measurement and metering functions based on the results provided by the internal 32-bit compute engine (CE) are available for the MPU as part of Teridian's standard library. A standard ANSI "C" 80515-application programming interface library is available to help reduce design cycle. ### **Memory Organization** The 80515 MPU core incorporates the Harvard architecture with separate code and data spaces. Memory organization in the 80515 is similar to that of the industry standard 8051. There are three memory areas: Program memory (flash), external data memory (XRAM), physically consisting of XRAM, CE DRAM, CE PRAM and I/O RAM, and internal data memory (Internal RAM). Figure 6 shows the memory map (see also Table 54). **Internal and External Data Memory:** Both internal and external data memory are physically located on the 71M6513 IC. External data memory is only external to the 80515 MPU core. | 0xFFFF | Flash memory | | | |----------------|--------------|--|--| | Program memory | | | | | 0xFFFF | | | | | |----------------------|-----------|--|--|--| | 0x4000 | | | | | | 0x3FFF | CE PRAM | | | | | 0x3000 | OLITIAW | | | | | 0x2FFF | | | | | | 0x2100 | | | | | | 0x20FF | I/O RAM | | | | | 0x2000 | I/O NAIVI | | | | | 0x1FFF | | | | | | 0x1400 | | | | | | 0x13FF | CE DRAM | | | | | 0x1000 | CL DRAW | | | | | 0x0FFF | | | | | | 0x0800 | | | | | | 0x07FF | XRAM | | | | | 0x0000 | ADAIVI | | | | | External data memory | | | | | 0xFF SFRs, RAM, 0x00 reg. banks Internal data memory Figure 6: Memory Map **Program Memory:** The 80515 can address up to 64KB of program memory space from 0x0000 to 0xFFFF. Program memory is read when the MPU fetches instructions or performs a MOVC operation. After reset, the MPU starts program execution from location 0x0000. The lower part of the program memory includes reset and interrupt vectors. The interrupt vectors are spaced at 8-byte intervals, starting from 0x0003. **External Data Memory:** While the 80515 can address up to 64KB of external data memory in the space from 0x0000 to 0xFFFF, only the memory ranges shown in Figure 6 contain physical memory. The 80515 writes into external data memory ### **DATA SHEET** SEPTEMBER 2011 when the MPU executes a MOVX @Ri,A or MOVX @DPTR,A instruction. The MPU reads external data memory by executing a MOVX A,@Ri or MOVX A,@DPTR instruction (SFR USR2 provides the upper 8 bytes for the MOVX A,@Ri instruction). **Clock Stretching:** MOVX instructions can access fast or slow external RAM and external peripherals. The three low ordered bits of the CKCON register define the stretch memory cycles. Setting all the *CKCON* stretch bits to one allows access to very slow external RAM or external peripherals. Table 4 shows how the signals of the External Memory Interface change when stretch values are set from 0 to 7. The widths of the signals are counted in MPU clock cycles. The post-reset state of the *CKCON* register, which is in bold in the table, performs the MOVX instructions with a stretch value equal to 1. | CH | CON regist | er | Stretch Value | Read signals width | | Write sig | nal width | |---------|------------|---------|---------------|--------------------|-------|-----------|-----------| | CKCON.2 | CKCON.1 | CKCON.0 | | memaddr | memrd | memaddr | memwr | | 0 | 0 | 0 | 0 | 1 | 1 | 2 | 1 | | 0 | 0 | 1 | 1 | 2 | 2 | 3 | 1 | | 0 | 1 | 0 | 2 | 3 | 3 | 4 | 2 | | 0 | 1 | 1 | 3 | 4 | 4 | 5 | 3 | | 1 | 0 | 0 | 4 | 5 | 5 | 6 | 4 | | 1 | 0 | 1 | 5 | 6 | 6 | 7 | 5 | | 1 | 1 | 0 | 6 | 7 | 7 | 8 | 6 | | 1 | 1 | 1 | 7 | 8 | 8 | 9 | 7 | **Table 4: Stretch Memory Cycle Width** There are two types of instructions, differing in whether they provide an eight-bit or sixteen-bit indirect address to the external data RAM. In the first type (MOVX A,@Ri), the contents of R0 or R1, in the current register bank, provide the eight lower-ordered bits of address. The eight high-ordered bits of address are specified with the USR2 SFR. This method allows the user paged access (256 pages of 256 bytes each) to the full 64KB of external data RAM. In the second type of MOVX instruction (MOVX A,@DPTR), the data pointer generates a sixteen-bit address. This form is faster and more efficient when accessing very large data arrays (up to 64 Kbytes), since no additional instructions are needed to set up the eight high ordered bits of address. It is possible to mix the two MOVX types. This provides the user with four separate data pointers, two with direct access and two with paged access to the entire 64KB of external memory range. **Dual Data Pointer:** The Dual Data Pointer accelerates the block moves of data. The standard DPTR is a 16-bit register that is used to address external memory or peripherals. In the 80515 core, the standard data pointer is called DPTR, the second data pointer is called DPTR1. The data pointer select bit chooses the active pointer. The data pointer select bit is located at the LSB of the DPS register (DPS.0). DPTR is selected when DPS.0 = 0 and DPTR1 is selected when DPS.0 = 1. The user switches between pointers by toggling the LSB of the *DPS* register. All *DPTR*-related instructions use the currently selected *DPTR* for any activity. The second data pointer may not be supported by certain compilers. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** **Internal Data Memory:** The Internal data memory provides 256 bytes (0x00 to 0xFF) of data memory. The internal data memory address is always 1 byte wide and can be accessed by either direct or indirect addressing. The Special Function Registers occupy the upper 128 bytes. **This SFR area is available only by direct addressing. Indirect addressing accesses the upper 128 bytes of Internal RAM.** The lower 128 bytes contain working registers and bit-addressable memory. The lower 32 bytes form four banks of eight registers (R0-R7). Two bits on the program memory status word (PSW) select which bank is in use. The next 16 bytes form a block of bit-addressable memory space at bit addressees 0x00-0x7F. All of the bytes in the lower 128 bytes are accessible through direct or indirect addressing. Table 5 shows the internal data memory map. | Address | Direct addressing | Indirect addressing | | | | | | |---------|----------------------------|----------------------|--|--|--|--|--| | 0xFF | Special Function Registers | RAM | | | | | | | 0x80 | (SFRs) | naivi | | | | | | | 0x7F | Pyto add | drossable area | | | | | | | 0x30 | Dyle-auc | dressable area | | | | | | | 0x2F | Pit add | drossable area | | | | | | | 0x20 | Dit-audi | Bit-addressable area | | | | | | | 0x1F | Pogiator | Degister books D0 D7 | | | | | | | 0x00 | negister | r banks R0R7 | | | | | | **Table 5: Internal Data Memory Map** #### **Special Function Registers (SFRs)** A map of the Special Function Registers is shown in Table 6. | Hex\Bin | Bit-address-<br>able | Byte-addressable | | | | | | | | | |---------|----------------------|------------------|---------|--------|-------|--------|--------|--------|----|--| | | X000 | X001 | X010 | X011 | X100 | X101 | X110 | X111 | | | | F8 | INTBITS | | | | | | | | FF | | | F0 | В | | | | | | | | F7 | | | E8 | WDI | | | | | | | | EF | | | E0 | A | | | | | | | | E7 | | | D8 | WDCON | | | | | | | | DF | | | D0 | PSW | | | | | | | | D7 | | | C8 | | | | | | | | | CF | | | C0 | IRCON | | | | | | | | C7 | | | B8 | IEN1 | IP1 | S0RELH | S1RELH | | | | USR2 | BF | | | B0 | | | FLSHCTL | | | | | PGADR | B7 | | | A8 | IEN0 | IP0 | S0RELL | | | | | | AF | | | Α0 | P2 | DIR2 | DIR0 | | | | | | A7 | | | 98 | SOCON | S0BUF | IEN2 | SICON | S1BUF | S1RELL | EEDATA | EECTRL | 9F | | | 90 | P1 | DIR1 | DPS | | ERASE | | | | 97 | | | 88 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | CKCON | | 8F | | | 80 | P0 | SP | DPL | DPH | DPL1 | DPH1 | WDTREL | PCON | 87 | | **Table 6: Special Function Registers Locations** Only a few addresses are occupied, the others are not implemented. SFRs specific to the 651X are shown in **bold** print. Any read access to unimplemented addresses will return undefined data, while any write access will have no effect. The registers at 0x80, 0x88, 0x90, etc., are bit-addressable, all others are byte-addressable. ### **DATA SHEET** SEPTEMBER 2011 ### Special Function Registers (Generic 80515 SFRs) Table 7 shows the location of the SFRs and the value they assume at reset or power-up. | Name | Location | Reset value | Description | |--------|----------|-------------|-------------------------------------------| | P0 | 0x80 | 0xFF | Port 0 | | SP | 0x81 | 0x07 | Stack Pointer | | DPL | 0x82 | 0x00 | Data Pointer Low 0 | | DPH | 0x83 | 0x00 | Data Pointer High 0 | | DPL1 | 0x84 | 0x00 | Data Pointer Low 1 | | DPH1 | 0x85 | 0x00 | Data Pointer High 1 | | WDTREL | 0x86 | 0x00 | Watchdog Timer Reload register | | PCON | 0x87 | 0x00 | UART Speed Control | | TCON | 0x88 | 0x00 | Timer/Counter Control | | TMOD | 0x89 | 0x00 | Timer Mode Control | | TL0 | 0x8A | 0x00 | Timer 0, low byte | | TL1 | 0x8B | 0x00 | Timer 1, high byte | | TH0 | 0x8C | 0x00 | Timer 0, low byte | | TH1 | 0x8D | 0x00 | Timer 1, high byte | | CKCON | 0x8E | 0x01 | Clock Control (Stretch=1) | | P1 | 0x90 | 0xFF | Port 1 | | DPS | 0x92 | 0x00 | Data Pointer select Register | | SOCON | 0x98 | 0x00 | Serial Port 0, Control Register | | S0BUF | 0x99 | 0x00 | Serial Port 0, Data Buffer | | IEN2 | 0x9A | 0x00 | Interrupt Enable Register 2 | | SICON | 0x9B | 0x00 | Serial Port 1, Control Register | | S1BUF | 0x9C | 0x00 | Serial Port 1, Data Buffer | | S1RELL | 0x9D | 0x00 | Serial Port 1, Reload Register, low byte | | P2 | 0xA0 | 0x00 | Port 2 | | IEN0 | 0xA8 | 0x00 | Interrupt Enable Register 0 | | IP0 | 0xA9 | 0x00 | Interrupt Priority Register 0 | | SORELL | 0xAA | 0xD9 | Serial Port 0, Reload Register, low byte | | Р3 | 0xB0 | 0xFF | Port 3 | | IEN1 | 0xB8 | 0x00 | Interrupt Enable Register 1 | | IP1 | 0xB9 | 0x00 | Interrupt Priority Register 1 | | S0RELH | 0xBA | 0x03 | Serial Port 0, Reload Register, high byte | | S1RELH | 0xBB | 0x03 | Serial Port 1, Reload Register, high byte | # 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** | Name | Location | Reset value | Description | |-------|----------|-------------|----------------------------------------------------| | USR2 | 0xBF | 0x00 | User 2 Port, high address byte for MOVX@Ri | | IRCON | 0xC0 | 0x00 | Interrupt Request Control Register | | PSW | 0xD0 | 0x00 | Program Status Word | | WDCON | 0xD8 | 0x00 | Baud Rate Control Register (only WDCON.7 bit used) | | A | 0xE0 | 0x00 | Accumulator | | В | 0xF0 | 0x00 | B Register | #### **Table 7: Special Function Registers Reset Values** **Accumulator** (ACC, A): ACC is the accumulator register. Most instructions use the accumulator to hold the operand. The mnemonics for accumulator-specific instructions refer to accumulator as "A", not ACC. *B* **Register:** The *B* register is used during multiply and divide instructions. It can also be used as a scratch-pad register to hold temporary data. ### Program Status Word (PSW): | MSB | | | | | | | LSB | | |-----|----|----|-----|----|----|---|-----|--| | CV | AC | F0 | RS1 | RS | OV | - | P | | **Table 8: PSW Register Flags** ### **DATA SHEET** SEPTEMBER 2011 | Bit | Symbol | Function | on | | | | | | | | | |--------|--------|----------|------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------|----------|---------------|--|--|--|--| | PSW.7 | CV | Carry fl | Carry flag | | | | | | | | | | PSW.6 | AC | Auxilia | y Carry flag fo | r BCD operations | | | | | | | | | PSW.5 | F0 | | General purpose Flag 0 available for user. <b>Not to be confused with the F0 flag n the </b> CESTATUS <b>register.</b> | | | | | | | | | | PSW.4 | RS1 | _ | Register bank select control bits. The contents of RS1 and RS0 select the working egister bank: | | | | | | | | | | | | | RS1/RS0 | Bank selected | Location | | | | | | | | DCIV 2 | DCO | _ | 00 | Bank 0 | (0x00 - 0x07) | | | | | | | | PSW.3 | KS0 | RS0 | 01 | Bank 1 | (0x08 - 0x0F) | | | | | | | | | | | | | 10 | Bank 2 | (0x10 - 0x17) | | | | | | | | | 11 | Bank 3 | (0x18 – 0x1F) | | | | | | | | PSW.2 | OV | Overflo | w flag | | | | | | | | | | PSW.1 | - | User de | efined flag | | | | | | | | | | PSW.0 | P | | lag, affected b<br>ulator, i.e. eve | | ld / even number of "one" bits | s in the | | | | | | Table 9: PSW bit functions **Stack Pointer** (*SP*): The stack pointer is a 1-byte register initialized to 0x07 after reset. This register is incremented before PUSH and CALL instructions, causing the stack to begin at location 0x08. **Data Pointer:** The data pointer (*DPTR*) is 2 bytes wide. The lower part is *DPL*, and the highest is *DPH*. It can be loaded as a 2-byte register (MOV *DPTR*,#data16) or as two registers (e.g. MOV *DPL*,#data8). It is generally used to access external code or data space (e.g. MOVC A,@A+DPTR or MOVX A,@DPTR respectively). **Program Counter:** The program counter (*PC*) is 2 bytes wide initialized to 0x0000 after reset. This register is incremented during the fetching operation code or when operating on data from program memory. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** **AUGUST 2011** **Port Registers:** The I/O ports are controlled by Special Function Registers *P0*, *P1*, and *P2*. The contents of the SFR can be observed on corresponding pins on the chip. Writing a '1' to any of the ports (see Table 10) causes the corresponding pin to be at high level (V3P3), and writing a '0' causes the corresponding pin to be held at low level (GND). The data direction registers *DIR0*, *DIR1*, and *DIR2* define individual pins as input or output pins (see section On-Chip Resources, DIO Ports for details). | Register | SFR<br>Address | R/W | Description | |----------|----------------|-----|-------------------------------------------------------------------------------------------------------| | P0 | 0x80 | R/W | Register for port 0 read and write operations (pins DIO0DIO7) | | DIR0 | 0xA2 | R/W | Data direction register for port 0. Setting a bit to 1 means that the corresponding pin is an output. | | P1 | 0x90 | R/W | Register for port 1 read and write operations (pins DIO8DIO15) | | DIR1 | 0x91 | R/W | Data direction register for port 1. | | P2 | 0xA0 | R/W | Register for port 2 read and write operations (pins DIO16DIO21) | | DIR2 | 0xA1 | R/W | Data direction register for port 2. | #### **Table 10: Port Registers** All four ports on the chip are bi-directional. Each of them consists of a Latch (SFR 'P0' to 'P3'), an output driver, and an input buffer, therefore the MPU can output or read data through any of these ports. Even if a DIO pin is configured as an output, the state of the pin can still be read by the MPU, for example when counting pulses issued via DIO pins that are under CE control. #### Special Function Registers Specific to the 71M6513 Table 11 shows the location and description of the 71M6513-specific SFRs. | Register | Alternative<br>Name | SFR<br>Address | R/W | Description | |----------|---------------------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ERASE | FLSH_ERASE | 0x94 | W | This register is used to initiate either the Flash Mass Erase cycle or the Flash Page Erase cycle. Specific patterns are expected for <i>FLSH_ERASE</i> in order to initiate the appropriate Erase cycle (default = 0x00). | | | | | | 0x55 - Initiate Flash Page Erase cycle. Must be proceeded by a write to FLSH_PGADR @ SFR 0xB7. | | | | | | 0xAA – Initiate Flash Mass Erase cycle. Must be proceeded by a write to FLSH_MEEN @ SFR 0xB2 and the debug port must be enabled. | | | | | | Any other pattern written to FLSH_ERASE will have no effect. | | PGADDR | FLSH_PGADR | 0xB7 | R/W | Flash Page Erase Address register containing the flash memory page address (page 0 thru 127) that will be erased during the Page Erase cycle (default = 0x00). | | | | | | Must be re-written for each new Page Erase cycle. | | EEDATA | | 0x9E | R/W | I2C EEPROM interface data register | | EECTRL | | 0x9F | R/W | I2C EEPROM interface control register. If the MPU wishes to write a byte of data to EEPROM, it places the data in <i>EEDATA</i> and then writes the 'Transmit' code to <i>EECTRL</i> . The write to <i>EECTRL</i> initiates the transmit sequence. See the section I2C Interface (EEPROM) for a description of the command and status bits available for <i>EECTRL</i> . | | | | 0xB2 | R/W | Bit 0 (FLSH_PWE): Program Write Enable: 0 – MOVX commands refer to XRAM Space, normal operation (default). | ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** SEPTEMBER 2011 | Register | Alternative | SFR | R/W | Description | |-----------|-------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | riegistei | Name | Address | 11/ ** | Description | | | | | | 1 – MOVX @DPTR,A moves A to Program Space (flash) @ DPTR. This bit is automatically reset after each byte written to flash. Writes to this bit are inhibited when interrupts are enabled. | | | | | W | Bit 1 (FLSH_MEEN): Mass Erase Enable: 0 - Mass Erase disabled (default). 1 - Mass Erase enabled. Must be re-written for each new Mass Erase cycle. | | | | | R/W | Bit 6 (SECURE): Enables security provisions that prevent external reading of flash memory and CE program RAM. This bit is reset on chip reset and may only be set. Attempts to write zero are ignored. | | | | | R | Bit 7 (PREBOOT): Indicates that the preboot sequence is active. | | WDI | | 0xE8 | R/W | Only byte operations on the whole WDI register should be used when writing. The byte must have all bits set except the bits that are to be cleared. The multi-purpose register WDI contains the following bits: | | | | | R/W | Bit 0 (IE_XFER): XFER Interrupt Flag: This flag monitors the XFER_BUSY interrupt. It is set by hardware and must be cleared by the interrupt handler | | | | | W | Bit 1 (IE_RTC): RTC Interrupt Flag: This flag monitors the RTC_1SEC interrupt. It is set by hardware and must be cleared by the interrupt handler Bit 7 (WD_RST): WD Timer Reset: | | INTBITS | INTOINT6 | 0xF8 | R | The WDT is reset when a 1 is written to this bit. Interrupt inputs. The MPU may read these bits to see the input to external interrupts INT0, INT1, up to INT6. These bits do not have any memory and are primarily intended for debug use | **Table 11: Special Function Registers** #### Instruction Set All instructions of the generic 8051 microcontroller are supported. A complete list of the instruction set and of the associated op-codes is contained in the 651X Software User's Guide (SUG). #### **UART** The 71M6513 includes a UART (UART0) that can be programmed to communicate with a variety of AMR modules. A second UART (UART1) is connected to the optical port, as described in the optical port description. The UART is a dedicated 2-wire serial interface, which can communicate with an external host processor at up to 38,400 bits/s ((with MPU clock = 1.2288MHz). The operation of each pin is as follows: **RX**: Serial input data are applied at this pin. Conforming to RS-232 standard, the bytes are input LSB first. The voltage applied at RX must not exceed 3.6V. TX: This pin is used to output the serial data. The bytes are output LSB first. The 71M6513 has several UART-related registers for the control and buffering of serial data.. A single SFR register serves as both the transmit buffer and receive buffer (*S0BUF*, SFR 0x99 for UART0 and *S1BUF*, SFR 0x9C for UART1). When written by the MPU, *SxBUF* acts as the transmit buffer, and when read by the MPU, it acts as the receive buffer. Writing data to the transmit buffer starts the transmission by the associated UART. Received data are available by reading from the receive buffer. Both UARTs can simultaneously transmit and receive data. ## 71M6513/71M6513H 3-Phase Energy Meter IC ### **DATA SHEET** AUGUST 2011 WDCON[7] selects whether timer 1 or the internal baud rate generator is used. All UART transfers are programmable for parity enable, parity, 2 stop bits/1 stop bit and XON/XOFF options for variable communication baud rates from 300 to 38400 bps. Table 12 shows how the baud rates are calculated. Table 13 shows the selectable UART operation modes. | | | Using Timer 1 | Using Internal Baud Rate Generator | |-----------|------------|---------------------------------------------------------------------|-------------------------------------------------------------------------| | Serial Ir | nterface 0 | 2 <sup>smod</sup> * f <sub>CKMPU</sub> / (384 * (256- <i>TH1</i> )) | 2 <sup>smod</sup> * f <sub>CKMPU</sub> /(64 * (2 <sup>10</sup> -SOREL)) | | Serial Ir | nterface 1 | N/A | f <sub>CKMPU</sub> /(32 * (2 <sup>10</sup> -SIREL)) | **Note:** SOREL and SIREL are 10-bit values derived by combining bits from the respective timer reload registers. SMOD is the SMOD bit in the SFR PCON. THI is the high byte of timer 1. **Table 12: Baud Rate Generation** | | UART 0 | UART 1 | |--------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | Mode 0 | N/A | Start bit, 8 data bits, parity, stop bit, variable baud rate (internal baud rate generator) | | Mode 1 | Start bit, 8 data bits, stop bit,<br>variable baud rate (internal baud<br>rate generator or timer 1) | Start bit, 8 data bits, stop bit, variable baud rate (internal baud rate generator) | | Mode 2 | Start bit, 8 data bits, parity, stop bit, fixed baud rate 1/32 or 1/64 of f <sub>CKMPU</sub> | N/A | | Mode 3 | Start bit, 8 data bits, parity, stop bit, variable baud rate (internal baud rate generator or timer 1) | N/A | Table 13: UART Modes Note: Parity of serial data is available through the P flag of the accumulator. Seven-bit serial modes with parity, such as those used by the FLAG protocol, can be simulated by setting and reading bit 7 of 8-bit output data. Seven-bit serial modes without parity can be simulated by setting bit 7 to a constant 1. 8-bit serial modes with parity can be simulated by setting and reading the 9<sup>th</sup> bit, using the control bits *TB80* (*S0CON*.3) and *TB81* (*S1CON*.3) in the *S0CON* and *S1CON* SFRs for transmit and *RB81* (*S1CON*.2) for receive operations. *SM20* (*S0CON*.5) and *SM21* (*S1CON*.5) can be used as handshake signals for inter-processor communication in multi-processor systems. #### Serial Interface 0 Control Register (SOCON). The function of the UART0 depends on the setting of the Serial Port Control Register SOCON. Table 14: The SOCON Register ### **DATA SHEET** **SEPTEMBER 2011** ### Serial Interface 1 Control Register (S1CON). The function of the serial port depends on the setting of the Serial Port Control Register S1CON. | MSB | | | | | | | LSB | |-----|---|------|------|------|------|-----|-----| | SM | - | SM21 | REN1 | TB81 | RB81 | TI1 | RI1 | Table 15: The SICON register | Bit | Symbol | Function | | | | | | | |----------|--------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------|-----------------|-------|--|--| | SOCON.7 | SMO | These two bits set the UART0 mode: | | | | | | | | | | Mode Description SM0 SM1 | | | | | | | | | | 0 | N/A | 0 | 0 | | | | | SOCON.6 | SM1 | 1 | 8-bit UART | 0 | 1 | | | | | 300011.0 | SMI | 2 | 9-bit UART | 1 | 0 | | | | | | | 3 | 9-bit UART | 1 | 1 | | | | | SOCON.5 | SM20 | Enables the int | er-processor com | munication fea | iture. | | | | | SOCON.4 | RENO | If set, enables serial reception. Cleared by software to disable reception. | | | | | | | | SOCON.3 | TB80 | | itted data bit in Mong on the function etc.) | | | | | | | SOCON.2 | RB80 | | d 3 it is the 9 <sup>th</sup> dat<br>p bit. In Mode 0 th | | | | | | | SOCON.1 | TIO | Transmit interrupt flag, set by hardware after completion of a serial transfer. Must be cleared by software. | | | | | | | | SOCON.0 | RIO | | ipt flag, set by har<br>t be cleared by so | | mpletion of a s | erial | | | Table 16: The SOCON Bit Functions