Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### **Energy Meter ICs** #### **General Description** The 71M6543FT/71M6543HT/71M6543GT/71M6543GHT (71M654xT) are 4th-generation three-phase metering systems-on-chips (SoCs) with a 5MHz, 8051-compatible MPU core, low-power RTC with digital temperature compensation, flash memory, and LCD driver. Our Single Converter Technology® with a 22-bit delta-sigma ADC, seven analog inputs, digital temperature compensation, precision voltage reference, and a 32-bit computation engine (CE) support a wide range of metering applications with very few external components. The 71M654xT devices support optional interfaces to the Maxim Integrated 71M6x03 series of isolated sensors offering BOM cost reduction, immunity to magnetic tamper, and enhanced reliability. Other features include an SPI interface, advanced power management, ultra-low-power operation in active and battery modes, 5KB shared RAM, and 64KB/128KB flash memory that can be programmed in the field with code and/or data during meter operation and the ability to drive up to six LCD segments per SEG driver pin. High processing and sampling rates combined with differential inputs offer a powerful platform for residential meters. A complete array of code development tools, demonstration code, and reference designs enable rapid development and certification of meters that meet all ANSI and IEC electricity metering standards worldwide. The 71M654xT family operates over the industrial temperature range and comes in a 100-pin lead(Pb)-free LQFP package. #### **Applications** Three-Phase Residential, Commercial, and Industrial Energy Meters <u>Ordering Information</u> and <u>Typical Operating Circuit</u> appear at end of data sheet. Single Converter Technology is a registered trademark of Maxim Integrated Products, Inc. MICROWIRE is a registered trademark of National Semiconductor Corp. #### **Benefits and Features** - SoC Integration and Unique Isolation Technique Reduces BOM Cost Without Sacrificing Performance - 0.1% Typical Accuracy Over 2000:1 Current Range - Exceeds IEC 62053/ANSI C12.20 Standards - · Four-Quadrant Metering - 46-64Hz Line Frequency Range with the Same Calibration - Phase Compensation (±10°) - Independent 32-Bit Compute Engine - 64KB Flash, 5KB RAM (71M6543FT/71M6543HT) - 128KB Flash, 5KB RAM (71M6543GT/71M6543GHT) - · Built-In Flash Security - SPI Interface with Flash Program Capability - · Up to Four Pulse Outputs with Pulse Count - 8-Bit MPU (80515), Up to 5 MIPS - Full-Speed MPU Clock in Brownout Mode - LCD Driver Allows Up to 6 Commons/Up to 56 Pins - Up to 51 Multifunction DIO Pins - Hardware Watchdog Timer (WDT) - Two UARTs for IR and AMR - · IR LED Driver with Modulation - I<sup>2</sup>C/MICROWIRE® EEPROM Interface - Innovative Isolation Technology (Requires Companion 71M6xxx Sensor, also from Maxim Integrated) Eliminates Current Transformers - Four Current Sensor Inputs with Selectable Differential Mode - Selectable Gain of 1 or 8 for One Current Input to Support Neutral Current Shunt - High-Speed Wh/VARh Pulse Outputs with Programmable Width - Digital Temperature Compensation Improves System Performance - Metrology Compensation - Accurate RTC for TOU Functions with Automatic Temperature Compensation for Crystal in All Power Modes - Power Management Extends Battery Life During Power Outages - · Three Battery-Backup Modes - Brownout Mode (BRN) - LCD Mode (LCD) - Sleep Mode (SLP) - Wake-Up on Pin Events and Wake-On Timer - 1µA in Sleep Mode #### **TABLE OF CONTENTS** | General Description | | |-------------------------------------|----| | Applications | | | Benefits and Features | | | Absolute Maximum Ratings | | | Electrical Characteristics | | | Recommended External Components | | | Pin Configuration | | | Pin Descriptions | | | Block Diagram | | | Hardware Description | | | Analog Front-End (AFE) | | | Signal Input Pins | | | Input Multiplexer | | | Delay Compensation | | | ADC Preamplifier | | | Analog-to-Digital Converter (ADC) | | | FIR Filter | | | Voltage References | | | Isolated Sensor Interface | | | Digital Computation Engine (CE) | | | Meter Equations | | | Real-Time Monitor | | | Pulse Generators | | | XPULSE and YPULSE | | | VPULSE and WPULSE | | | 80515 MPU Core | | | Memory Organization and Addressing | | | Program Memory | | | MPU External Data Memory (XRAM) | | | MOVX Addressing | | | Dual Data Pointer | | | Internal Data Memory Map and Access | | | Special Function Registers | | | Timers and Counters | | | Interrupts | | | Interrupt Overview | | | External MPU Interrupts | | | On-Chin Resources | 31 | | | TABLE OF CONTENTS (continued) | | |---|-----------------------------------------------------|----| | | Flash Memory | 31 | | | MPU/CE RAM | 32 | | | I/O RAM | 32 | | | Crystal Oscillator | 32 | | | PLL | 32 | | | Real-Time Clock (RTC) | 33 | | | RTC Trimming | 33 | | | RTC Interrupts | 33 | | | Temperature Sensor | 33 | | | Battery Monitor | 33 | | | Digital I/O and LCD Segment Drivers | | | | LCD Drivers | 34 | | | Square Wave Output | | | | EEPROM Interface | 36 | | | Two-Pin EEPROM Interface | | | | Three-Wire EEPROM Interface | | | | UART | | | | SPI Slave Port | | | | SPI Safe Mode | | | | SPI Flash Mode (SFM) | | | | Hardware Watchdog Timer | | | _ | Test Ports | | | | ctional Description | | | | Theory of Operation | | | E | Battery Modes | | | | Brownout Mode | | | | LCD Only Mode | | | Δ | Sleep Mode | | | | lications Information | | | | Connecting 5V Devices | | | | Direct Connection of Sensors | 40 | | | Jsing the 71M6543FT/HT/GT/GHT<br>vith Local Sensors | 46 | | ι | Jsing the 71M6543FT/HT/GT/GHT | | | | vith Remote Sensors | | | | Metrology Temperature Compensation | | | | Connecting I <sup>2</sup> C EEPROMs. | | | ( | Connecting Three-Wire EEPROMs | 46 | # Energy Meter ICs # 71M6543FT/71M6543HT/ 71M6543GT/71M6543GHT | TABLE OF CONTENTS (conf | inued) | |----------------------------|--------| | UART0 | | | Optical Interface | | | Reset | | | MPU Firmware Library | | | Meter Calibration | | | Firmware Interface | | | Overview: Functional Order | | | I/O RAM Map: Details | | | Reading the Info Page | | | CE Interface Description | | | CE Program | | | CE Data Format | | | Constants | | | Environment | | | CE Calculations | | | CE Input Data | | | CE Status and Control | | | Transfer Variables | | | CE Flow Diagrams | | | Pulse Generation | | | CE Flow Diagrams | | | Ordering Information | | | Package Information | | | Typical Operating Circuit | | | Revision History | | # Energy Meter ICs # 71M6543FT/71M6543HT/ 71M6543GT/71M6543GHT | LIST OF FIGURES | | |----------------------------------------------------------------------------------------------------|----| | Figure 1. I/O Equivalent Circuits | 18 | | Figure 2. 71M6543FT/HT/GT/GHT Operating with Local Sensors | 21 | | Figure 3. 71M6543FT/HT/GT/GHT Operating with Remote Sensor for Neutral Current | 22 | | Figure 4. Multiplexer Sequence with Neutral Channel and Remote Sensors | 23 | | Figure 5. Multiplexer Sequence with Neutral Channel and Current Transformers | 24 | | Figure 6. Typical LCD Waveforms | 35 | | Figure 7. Optical Interface (UART1) | 37 | | Figure 8. Waveforms Comparing Voltage, Current, Energy per Interval, and Accumulated Energy | 41 | | Figure 9. Typical Voltage Sense Circuit Using Resistive Divider | 42 | | Figure 10. Typical Current-Sense Circuit Using Current Transformer in a Single-Ended Configuration | 42 | | Figure 11. Typical Current-Sense Circuit Using Current Transformer in a Differential Configuration | 43 | | Figure 12. Typical Current-Sense Circuit Using Shunt in a Differential Configuration | 43 | | Figure 13. 71M6543FT/HT/GT/GHT Typical Operating Circuit Using Locally Connected Sensors | 44 | | Figure 14. 71M6543FT/HT/GT/GHT Typical Operating Circuit Using Remote Neutral Current Sensor | 45 | | Figure 15. Typical I <sup>2</sup> C Operating Circuit | 47 | | Figure 16. Typical UART Operating Circuit | 47 | | Figure 17. Typical Reset Circuits | 47 | | Figure 18. Optical Interface Typical Operating Circuit | 47 | | Figure 19. Typical Emulator Connections | 47 | | Figure 20. CE Data Flow—Multiplexer and ADC | 71 | | Figure 21. CE Data Flow—Offset, Gain, and Phase Compensation | 72 | | Figure 22. CE Data Flow—Squaring and Summation | 72 | # Energy Meter ICs # 71M6543FT/71M6543HT/ 71M6543GT/71M6543GHT | LIST OF TABLES | | |--------------------------------------------------------|----| | Table 1. ADC Input Configuration | 25 | | Table 2. Inputs Selected in Multiplexer Cycles | 26 | | Table 3. CKMPU Clock Frequencies | 27 | | Table 4. Memory Map | 28 | | Table 5. Internal Data Memory Map | 28 | | Table 6. Special Function Register Map | 29 | | Table 7. Timers/Counters Mode Description | 29 | | Table 8. Generic 80515 SFRs: Location and Reset Values | 30 | | Table 9. External MPU Interrupts | 31 | | Table 10. Flash Banks | 32 | | Table 11. Test Ports | 39 | | Table 12. I/O RAM Locations in Numerical Order | 48 | | Table 13. I/O RAM Locations in Alphabetical Order | | | Table 14. Register and Fuses for Temperature Sensing | 63 | | Table 15. Power Equations | 65 | | Table 16. CE Raw Data Access Locations | | | Table 17. CE Status Register | 66 | | Table 18. CE Configuration Register | 66 | | Table 19. Sag Threshold and Gain Adjustment Registers | | | Table 20. CE Transfer Registers | | | Table 21. CE Pulse Generation Parameters | | | Table 22. Other CE Parameters | 69 | | Table 23. CE Calibration Parameters | 70 | ### **Absolute Maximum Ratings** | (All voltages referenced to GN | DA.) | |-------------------------------------------|---------------------------------------------| | Supplies and Ground Pins | | | V <sub>V3P3SYS</sub> , V <sub>V3P3A</sub> | 0.5V to +4.6V | | V <sub>BAT</sub> , V <sub>BAT</sub> RTC | 0.5V to +4.6V | | | 0.1V to +0.1V | | Analog Output Pins | | | V <sub>RFF</sub> 10mA to | +10mA, -0.5V to (V <sub>V3P3A</sub> + 0.5V) | | | 10mA to +10mA, -0.5V to +3.0V | | V <sub>V3P3D</sub> | 10mA to +10mA, -0.5V to +4.6V | | | 10mA to +10mA, -0.5V to +6.0V | | Analog Input Pins | | | IADC0-7, VADC8-10 | 10mA to +10mA, -0.5V to | | | $(V_{V3P3A} + 0.5V)$ | | XIN, XOUT | -10mA to +10mA, -0.5V to +3.0V | #### SEG and SEGDIO Pins | SEG and SEGDIO Pins | |-------------------------------------------------------------| | Configured as SEG or COM Drivers1mA to +1mA, -0.5V to +6.0V | | Configured as Digital Inputs10mA to +10mA, -0.5V to +6.0V | | Configured as Digital Outputs10mA to +10mA, -0.5V to | | $(V_{V3P3D} + 0.5V)$ | | Digital Pins | | Inputs (PB, RESET, RX, ICE_E, TEST)10mA to +10mA, | | -0.5V to +6.0V | | Outputs (TX)10mA to +10mA, -0.5V to $(V_{V3P3D} + 0.5V)$ | | Temperature | | Operating Junction Temperature (peak, 100ms)+140°C | | Operating Junction Temperature (continuous)+125°C | | Storage Temperature45°C to +140°C | | Lead Temperature (soldering, 10s)+300°C | | Soldering Temperature (reflow)+260°C | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Electrical Characteristics** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | CONDITIONS | MIN | TYP M | ΔX | UNITS | |--------------------------------------------------------------------|------------------------------|------|-------|----|-------| | RECOMMENDED OPERATING | CONDITIONS | | | | | | $V_{V3P3SYS}$ and $V_{V3P3A}$ Supply Voltage | Precision metering operation | 3.0 | 3 | .6 | V | | V | PLL_FAST = 1 | 2.65 | 3 | .8 | V | | V <sub>BAT</sub> | PLL_FAST = 0 | 2.40 | 3 | .8 | V | | V <sub>BAT_RTC</sub> | | 2.0 | 3 | .8 | V | | Operating Temperature | | -40 | +8 | 35 | °C | | INPUT LOGIC LEVELS | | | | | | | Digital High-Level Input Voltage (V <sub>IH</sub> ) | | 2 | | | ٧ | | Digital Low-Level Input Voltage (V <sub>IL</sub> ) | | | 0 | .8 | V | | Input Pullup Current, (I <sub>IL</sub> ) E_<br>RTXT, E_RST, E_TCLK | | 10 | 10 | 00 | μA | | Input Pullup Current, (I <sub>IL</sub> ) OPT_<br>RX, OPT_TX | | 10 | 10 | 00 | μΑ | | Input Pullup Current, (I <sub>IL</sub> ) SPI_<br>CSZ (SEGDIO36) | | 10 | 10 | 00 | μΑ | | Input Pullup Current, (I <sub>IL</sub> ) Other Digital Inputs | | -1 | + | 1 | μΑ | | Input Pulldown Current (I <sub>IH</sub> ), ICE_E, RESET, TEST | | 10 | 10 | 00 | μA | | Input Pulldown Current, (I <sub>IH</sub> )<br>Other Digital Inputs | | -1 | + | 1 | μA | ### **Electrical Characteristics (continued)** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------| | OUTPUT LOGIC LEVELS | | | | | | | Digital High-Level Output | I <sub>LOAD</sub> = 1mA | V <sub>V3P3D</sub><br>- 0.4 | | | V | | Voltage (V <sub>OH</sub> ) | I <sub>LOAD</sub> = 15mA (Note 1) | V <sub>V3P3D</sub> - 0.8 | | | V | | Digital Low-Level Output | I <sub>LOAD</sub> = 1mA | 0 | | 0.4 | V | | Voltage (V <sub>OL</sub> ) | I <sub>LOAD</sub> = 15mA (Note 1) | 0 | | 0.8 | V | | BATTERY MONITOR Battery Voltage Equation: 3. | 3 + (BSENSE - BNOM3P3) x 0.0252 + STEMP x 2.79E-5 | V | | | | | | V <sub>BAT</sub> = 2.0V | -3.5 | | +3.5 | | | <br> Measurement Error | V <sub>BAT</sub> = 2.5V | -3.5 | | +3.5 | % | | Measurement Error | V <sub>BAT</sub> = 3.0V | -3.0 | | +3.0 | 70 | | | V <sub>BAT</sub> = 3.8V | -3.0 | | +3.0 | | | Input Impedance | | 260 | | | kΩ | | Passivation Current | I <sub>BAT</sub> (BCURR = 1) - I <sub>BAT</sub> (BCURR = 0) | 50 | 100 | 165 | μA | | TEMPERATURE MONITOR | | | | | | | Temperature Measurement Equation | | 22.15 + STEMP x 0.085<br>- 0.0023 x STEMP x<br>[(STEMP <sub>T85P</sub> -STEMP <sub>T22P</sub> )<br>/(T <sub>85P</sub> - T <sub>22P</sub> ) - 12.857] | | | °C | | | T <sub>A</sub> = +85°C | -3.2 | | +3.2 | | | Temperature Error | T <sub>A</sub> = 0°C to +70°C | -2.65 | | +2.65 | °C | | (Note 1) | T <sub>A</sub> = -20°C | -3.4 | | +3.4 | | | | T <sub>A</sub> = -40°C | -3.8 | | +3.8 | | | V <sub>BAT_RTC</sub> Charge per<br>Measurement | | | 2 | | μC | | Duration of Temperature<br>Measurement after TEMP_<br>START | | | 22 | 40 | ms | | SUPPLY CURRENT | | | | | | | | $V_{V3P3A}$ = $V_{V3P3SYS}$ = 3.3V; MPU_DIV = 3 (614kHz MPU clock); PLL_FAST = 1; PRE_E = 0 | | 7.2 | 8.5 | | | V <sub>V3P3A</sub> + V <sub>V3P3SYS</sub> Supply<br>Current (Note 1) | PLL_FAST = 0 | | 2.9 | 3.8 | mA | | Current (Note 1) | PRE_E = 1 | | 7.3 | 8.7 | | | | PLL_FAST = 0, PRE_E = 1 | | 3.0 | 3.9 | | | Dynamic Current | | | 0.4 | 0.6 | mA/MHz | ### **Electrical Characteristics (continued)** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------------|--------------------------------------------------|-----------------------------------------------|------|------|-------|-------|--| | | Mission mode | | -300 | | +300 | nA | | | | Brownout mod | le | | 2.4 | 3.2 | mA | | | V Oceanor | LCD mode (ex | ternal V <sub>LCD</sub> ) | | 0.4 | 108 | nA | | | V <sub>BAT</sub> Current | LCD mode (int | ternal V <sub>LCD</sub> from DAC) | | 3.0 | 16 | μA | | | | LCD mode (V <sub>E</sub> | BAT) | | 1.4 | 3.8 | μA | | | | Sleep mode | | -300 | | +300 | nA | | | | Brownout mod | le | | 400 | 650 | nA | | | V Oceanal | LCD mode | | | 1.8 | 4.1 | μA | | | V <sub>BAT_RTC</sub> Current | Sleep mode, T | _ <sub>A</sub> ≤ 25°C | | 0.7 | 1.7 | μA | | | | Sleep mode, T | A = 85°C (Note 1) | | 1.5 | 3.2 | μA | | | Flash Write Current | Maximum flasl | h write rate | | 7.1 | 9.3 | mA | | | V <sub>V3P3D</sub> SWITCH | ' | | - | | | | | | 0. 0. 11 | V <sub>V3P3SYS</sub> to \ | / <sub>V3P3D</sub> , I <sub>V3P3D</sub> ≤ 1mA | | | 11 | | | | On-Resistance | | <sub>3D</sub> , I <sub>V3P3D</sub> ≤ 1mA | | | 11 | Ω | | | Гон | | | 9 | | | mA | | | INTERNAL POWER FAULT CO | MPARATOR | | · · | | | | | | Б Т | 100mV overdrive, falling 100mV overdrive, rising | | 20 | | 200 | | | | Response Time | | | | | 200 | μs | | | Falling Threshold, 3.0V<br>Comparator | | Toom vordano, nomg | | 2.93 | 3.03 | V | | | Falling Threshold, 2.8V<br>Comparator | | | 2.71 | 2.81 | 2.91 | V | | | Difference between 3.0V and 2.8V comparators | | | 47 | 136 | 220 | mV | | | Falling Threshold, 2.25V<br>Comparator | | | 2.14 | 2.33 | 2.51 | V | | | Falling Threshold, 2.0V<br>Comparator | | | 1.90 | 2.07 | 2.23 | V | | | Difference between 2.25V and 2.0V Comparators | | | 0.15 | 0.25 | 0.365 | V | | | | | 3.0V comparator | 13 | 45 | 81 | mV | | | | T | 2.8V comparator | 17 | 42 | 79 | | | | Hysteresis | T <sub>A</sub> = +22°C | 2.25V comparator | 7 | 33 | 71 | | | | | | 2.0V comparator | 4 | 28 | 83 | | | ### **Electrical Characteristics (continued)** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------|--------|--------|--| | 2.5V REGULATOR | • | | | | | | | V <sub>V2P5</sub> Output Voltage | V <sub>V3P3</sub> = 3.0V to 3.8V, I <sub>LOAD</sub> = 0mA | 2.55 | 2.65 | 2.75 | V | | | V <sub>V2P5</sub> Load Regulation | $V_{BAT}$ = 3.3V, $V_{V3P3}$ = 0V, $I_{LOAD}$ = 0mA to 1mA | | | 40 | mV | | | Dranaut Valtage | I <sub>LOAD</sub> = 5mA | | | 440 | ma\ / | | | Dropout Voltage | I <sub>LOAD</sub> = 0mA | | | 200 | mV | | | PSSR | I <sub>LOAD</sub> = 0mA | | 5 | | mV/V | | | CRYSTAL OSCILLATOR | | | | | | | | Maximum Output Power to Crystal | | | | 1 | μW | | | PLL | | | | | | | | | Power-up | | 3 | | | | | DLL Sottling Time | PLL_FAST transition, low to high | | 3 | | me | | | PLL Settling Time | PLL_FAST transition, high to low | | 3 | | ms | | | | Mode transition, sleep to mission | | 3 | | | | | LCD | | | | | | | | | V <sub>LCD</sub> = 3.3V, LCD frequency = 512Hz, all segments on | | 8.1 | | | | | | V <sub>LCD</sub> = 3.3V, LCD frequency = 256Hz, all segments on | | 4.6 | | μΑ | | | V <sub>LCD</sub> Current | V <sub>LCD</sub> = 3.3V, all segments off | | | 2.1 | | | | AFCD content | V <sub>LCD</sub> = 5.0V, LCD frequency = 512Hz, all segments on | | 12.0 | | | | | | V <sub>LCD</sub> = 5.0V, LCD frequency = 256Hz, all segments on | | 4.6 | | | | | | V <sub>LCD</sub> = 5.0V, all segments off | | | 3.0 | | | | V <sub>REF</sub> | | | | | | | | V <sub>REF</sub> Output Voltage | T <sub>A</sub> = +22°C | 1.193 | 1.195 | 1.197 | V | | | V <sub>REF</sub> Output Impedance | $I_{LOAD}$ = -10 $\mu$ A to +10 $\mu$ A | | | 3.2 | kΩ | | | V <sub>REF</sub> Power Supply Sensitivity | $V_{V3P3A} = 3.0V \text{ to } 3.6V$ | -1.5 | | +1.5 | mV/V | | | | | $V_{REFT} = V_{REF22} + (T-22)TC_1 + (T-22)^2TC_2$ | | V | | | | | 71M6543FT/71M6543GT | TC <sub>1</sub> = ' | 151 - 2.77 x | TRIMT | μV/°C | | | V <sub>REF</sub> Temperature Sensitivity (Note 1) | 71M6543HT/71M6543GHT | TC <sub>1</sub> = 33.264 + 0.08 x TRIMT<br>+ 1.587 x (TRIMBGB -<br>TRIMBGD) | | μV/°C | | | | | | TC <sub>2</sub> = | -0.528 - 0.00<br>TRIMT | 0128 x | μV/°C² | | | | 71M6543FT/71M6543GT (-40°C to +85°C) | -40 | | +40 | | | | V <sub>REF</sub> Error (Note 1) | 71M6543HT/71M6543GHT (-40°C to -20°C) | -16 | | +16 | ppm/°C | | | | 71M6543HT/71M6543GHT (-20°C to +85°C) | -10 | | +10 | | | ### **Electrical Characteristics (continued)** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|------------|--------|---------|--| | ADC | | | | | | | | Recommended Input Range<br>(All Analog Inputs, Relative to<br>V <sub>V3P3A</sub> ) | | -250 | | +250 | mV Peak | | | Recommended Input Range, IADC0-IADC1, Preamp Enabled | | -31.25 | | +31.25 | mV Peak | | | Input Impedance | f <sub>IN</sub> = 65Hz | 40 | | 100 | kΩ | | | ADC Gain Error vs. Power<br>Supply | V <sub>IN</sub> = 200mV peak, 65Hz, V <sub>V3P3A</sub> = 3.0V to 3.6V | -30 | | +70 | ppm/% | | | Input Offset Voltage | Differential or single-ended modes | -10 | | +10 | mV | | | THD | 250mV peak, 65Hz, 64k points, Blackman-Harris window, FIR_LEN = 2, ADC_DIV = 1, PLL_FAST = 1, MUX_DIV = 2 | | -93 | | dB | | | טחז | 20mV peak, 65Hz, 64k points, Blackman-Harris window, FIR_LEN = 2, ADC_DIV = 1, PLL_FAST = 1, MUX_DIV = 2 | | -90 | | ив | | | LSB Size | FIR_LEN = 2, ADC_DIV = 1, PLL_FAST = 1, MUX_<br>DIV = 2 | | 151 | | nV | | | Digital Full Scale | FIR_LEN = 2, ADC_DIV = 1, PLL_FAST = 1, MUX_<br>DIV = 2 | | ±2,097,152 | | LSB | | | PREAMPLIFIER | | | | | | | | Differential Gain | | 7.88 | 7.98 | 8.08 | V/V | | | Gain Variation vs. Temperature | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C \text{ (Note 1)}$ | -30 | -10 | +15 | ppm/°C | | | Gain Variation vs. V3P3 | V <sub>V3P3</sub> = 2.97V to 3.63V (Note 1) | -100 | | +100 | ppm/% | | | Phase Shift | (Note 1) | +10 | | +22 | m° | | | Preamp Input Current | | 3 | 6 | 9 | μA | | | THD, Preamp + ADC | V <sub>IN</sub> = 30mV | | -88 | | dB | | | Trib, Freamp 1 Abo | V <sub>IN</sub> = 15mV | | -88 | | uБ | | | | IADC0 = IADC1 = V <sub>V3P3</sub> + 30mV | | -0.63 | 33 | | | | Preamp Input Offset Voltage | IADC0 = IADC1 = V <sub>V3P3</sub> + 15mV | | -0.57 | | mV | | | | IADC0 = IADC1 = V <sub>V3P3</sub> | | -0.56 | | | | | | IADC0 = IADC1 = V <sub>V3P3</sub> - 15mV | | -0.56 | | | | | | IADC0 = IADC1 = V <sub>V3P3</sub> - 30mV | | -0.55 | | | | | Phase Shift Over Temperature | (Note 1) | -0.03 | | +0.03 | m°/C | | ### **Electrical Characteristics (continued)** (Limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-------------------------------------------|-----------|-----|------|---------------| | FLASH MEMORY | | | | | | | Endurance | | 20,000 | | | Cycles | | Data Retention | T <sub>A</sub> = +25°C | 100 | | | Years | | Byte Writes Between Erase<br>Operations | | | | 2 | Cycles | | Write Time, per byte | Per 2 bytes if using SPI | | | 50 | μs | | Page Erase Time | | | | 22 | ms | | Mass Erase Time | | | | 22 | ms | | SPI | | | | | | | Data-to-Clock Setup Time | | 10 | | | ns | | Data Hold Time From Clock | | 10 | | | ns | | Output Delay, Clock to Data | | | | 40 | ns | | CS-to-Clock Setup Time | | 10 | | | ns | | Hold Time, CS to Clock | | 15 | | | ns | | Clock High Period | | 40 | | | ns | | Clock Low Period | | 40 | | | ns | | Clock Frequency (as a multiple of CPU frequency) | | | | 2.0 | MHz/MHz | | Space between SPI<br>Transactions | | 4.5 | | | CPU<br>Cycles | | EEPROM INTERFACE | | | | | | | I <sup>2</sup> C SCL Frequency | MPU clock = 4.9MHz, using interrupts | | 310 | | kHz | | | MPU clock = 4.9MHz, bit-banging DIO2-DIO3 | | 100 | | NΠZ | | 3-Wire Write Clock Frequency | MPU clock = 4.9MHz, PLL_FAST = 0 160 | | | | kHz | | | MPU clock = 4.9MHz, PLL_FAST = 1 | Γ = 1 490 | | | NI IZ | | RESET | | | | | | | Reset Pulse Width | (Note 1) | 5 | | | μs | | Reset Pulse Fall Time | (Note 1) | | | 1 | μs | | INTERNAL CALENDAR | | | | | | | Year Date Range | | 2000 | | 2255 | Years | | | | | | | | ### **Recommended External Components** | NAME | FROM | то | FUNCTION | VALUE | UNITS | |-----------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------|------------|-------| | C1 | V <sub>V3P3A</sub> | GNDA | Bypass capacitor for 3.3V supply | ≥ 0.1 ±20% | μF | | C2 | V <sub>V3P3D</sub> | GNDD | Bypass capacitor for 3.3V output | 0.1 ±20% | μF | | CSYS | V <sub>V3P3SYS</sub> | GNDD | Bypass capacitor for V <sub>V3P3SYS</sub> | ≥ 1.0 ±30% | μF | | CVDD | V <sub>DD</sub> | GNDD | Bypass capacitor for V <sub>DD</sub> | 0.1 ±20% | μF | | CVLCD | V <sub>LCD</sub> | GNDD | Bypass capacitor for V <sub>LCD</sub> pin | ≥ 0.1 ±20% | μF | | XTAL | XIN | XOUT | 32.768 kHz crystal; electrically similar to ECS .327-12.5-17X, Vishay XT26T or Suntsu SCP6–32.768kHz TR (load capacitance 12.5pF) | 32.768 | kHz | | CXS<br>(Note 2) | XIN | GNDA | Load capacitor values for crystal depend on crystal specifications and board parasitics. Nominal | 22 ±10% | pF | | CXL<br>(Note 2) | XOUT | GNDA | values are based on 3pF allowance for the sum of board and chip capacitances. | 22 ±10% | pF | Note 1: Parameter not tested in production, guaranteed by design to six-sigma. Note 2: If the capacitor values of CXS = 15pF and CXL = 10pF have already been installed, then changing the CXL value to 33pF and leaving CXS = 15pF would minimize rework. Maxim Integrated | 13 www.maximintegrated.com #### **Pin Configuration** ### **Pin Descriptions** | PIN | | | | | |------------|-------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100 | NAME | TYPE | CIRCUIT | FUNCTION | | POWER AND | GROUND PINS | | ļ. | | | 72, 80 | GNDA | Р | _ | Analog Ground. This pin should be connected directly to the ground plane. | | 62 | GNDD | Р | _ | Digital Ground. This pin should be connected directly to the ground plane. | | 85 | V <sub>V3P3A</sub> | Р | _ | Analog Power Supply. A 3.3V power supply should be connected to this pin. $V_{V3P3A}$ must be the same voltage as $V_{V3P3SYS}$ . | | 69 | V <sub>V3P3SYS</sub> | Р | _ | System 3.3V supply. This pin should be connected to a 3.3V power supply. | | 61 | V <sub>V3P3D</sub> | 0 | 13 | Auxiliary Voltage Output of the Chip. In mission mode, this pin is connected to $V_{V3P3SYS}$ by the internal selection switch. In BRN mode, it is internally connected to $V_{BAT}$ . $V_{V3P3D}$ is floating in LCD and sleep mode. A $0.1\mu F$ bypass capacitor to ground must be connected to this pin. | | 60 | V <sub>DD</sub> | 0 | _ | Output of the 2.5V Regulator. This pin is powered in MSN and BRN modes. A 0.1µF bypass capacitor to ground should be connected to this pin. | | 89 | V <sub>LCD</sub> | 0 | _ | Output of the LCD DAC. A 0.1µF bypass capacitor to ground should be connected to this pin. | | 70 | $V_{BAT}$ | Р | 12 | Battery Backup Pin to Support the Battery Modes (BRN, LCD). A battery or super capacitor is to be connected between $V_{BAT}$ and GNDD. If no battery is used, connect $V_{BAT}$ to $V_{V3P3SYS}$ . | | 71 | V <sub>BAT_RTC</sub> | Р | 12 | RTC and Oscillator Power Supply. A battery or super capacitor is to be connected between $V_{BAT}$ and GNDD. If no battery is used, connect $V_{BAT}$ RTC to $V_{V3P3SYS}$ . | | ANALOG PIN | IS | • | , | | | 87, 86 | IADC0<br>IADC1 | | 6 | Differential or Single-Ended Line Current Sense Inputs. These pins are voltage inputs to the internal A/D converter. Typically, they are connected to the outputs of current sensors. Unused pins must be tied to V <sub>V3P3A</sub> . Pins IADC2-IADC3, IADC4-IADC5 and IADC6-IADC7 may be configured for communication with the remote sensor interface (71M6x03). | | 68, 67 | IADC2<br>IADC3 | | | | | 66, 65 | IADC4<br>IADC5 | ] ' | | | | 64, 63 | IADC6<br>IADC7 | | | | | 84, 83, 82 | VADC8 (VA),<br>VADC9 (VB),<br>VADC10 (VC) | I | 6 | Line Voltage Sense Inputs. These pins are voltage inputs to the internal A/D converter. Typically, they are connected to the outputs of resistor-dividers. Unused pins must be tied to $V_{V3P3A}$ . | | 88 | $V_{REF}$ | 0 | 9 | Voltage Reference for the ADC. This pin should be left unconnected (floating). | | 75 | XIN | I | . 8 | Crystal Inputs. A 32.768kHz crystal should be connected across these pins. Typically, a 22pF capacitor is also connected from XIN to GNDA and a 22pF capacitor is connected from XOUT to GNDA. It is important to minimize the capacitance between these pins. See the crystal | | 76 | XOUT | 0 | | manufacturer data sheet for details. If an external clock is used, a 150mV <sub>P-P</sub> clock signal should be applied to XIN, and XOUT should be left unconnected. | ### **Pin Descriptions (continued)** | PIN | NA BAT | TVDE | CIDCUIT | FUNCTION | |-------------|------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 100 | NAME | TYPE | CIRCUIT | FUNCTION | | DIGITAL PIN | IS | | | | | 12–15 | COM0-COM3 | 0 | 5 | LCD Common Outputs. These four pins provide the select signals for the LCD display. | | 45 | SEGDIO0/WPULSE | | | | | 44 | SEGDIO1/VPULSE | 1 | | Multiple-Use Pins. Configurable as either LCD segment driver or DIO. Alternative functions with proper selection of associated I/O RAM registers | | 43 | SEGDIO2/SDCK | | | | | 42 | SEGDIO3/SDATA | 1 | | | | 41 | SEGDIO4 | | | | | 39 | SEGDIO5 | 1 | | | | 38 | SEGDIO6/XPULSE | | | are: | | 37 | SEGDIO7/YPULSE | 1 | | SEGDIO0 = WPULSE<br>SEGDIO1 = VPULSE | | 36 | SEGDIO8/DI | 1 | | SEGDIO2 = SDCK | | 35–30 | SEGDIO[9:14] | I/O | 3, 4, 5 | SEGDIO3 = SDATA | | 29–27 | SEGDIO[15:17] | 1 | | SEGDIO6 = XPULSE | | 25 | SEGDIO[18] | 1 | | SEGDIO7 = YPULSE | | 24–18 | SEGDIO[19:25] | 1 | | SEGDIO46 - DV3 | | 11–4 | SEGDIO[28:35] | 1 | | SEGDIO16 = RX3<br> SEGDIO17 = TX3 | | 95–94 | SEGDIO[44:45] | 1 | | Unused pins must be configured as outputs or terminated to V3P3/GNDD. | | 99–96 | SEGDIO[40:43] | 1 | | | | 52 | SEGDIO52 | | | | | 51 | SEGDIO53 | | | | | 47 | SEGDIO54 | 1 | | | | 17 | SEGDIO26/COM5 | 1/0 | 3, 4, 5 | Multiple-Use Pins. Configurable as either LCD segment driver or DIO with alternative function (LCD common drivers). | | 16 | SEGDIO27/COM4 | I/O | | | | 3 | SPI_CSZ/SEGDIO36 | | 3, 4, 5 | Multiple-Use Pins. Configurable as either LCD segment driver or DIO with alternative function (SPI interface). | | 2 | SPI_DO/SEGDIO37 | | | | | 1 | SPI_DI/SEGDIO38 | I/O | | | | 100 | SPI_CKI/SEGDIO39 | 1 | | | | 53 | OPT_TX/SEGDIO51 | 1/0 | 0.45 | Multiple-Use Pins, configurable as either LCD segment driver or DIO with | | 46 | OPT_RX/SEGDIO55 | I/O | 3, 4, 5 | alternative function (optical port/UART1) | | 58 | E_RXTX/SEG48 | 1/0 | 4.4.5 | Multiuse Pins. Configurable as either emulator port pins (when ICE_E | | 56 | E_RST/SEG50 | I/O | 1, 4, 5 | pulled high) or LCD segment drivers (when ICE_E tied to GND). | | 57 | E_TCLK/SEG49 | 0 | 4, 5 | | | 59 | ICE_E | I | 2 | ICE Enable. When zero, E_RST, E_TCLK, and E_RXTX become SEG50, SEG49, and SEG48, respectively. For production units, this pin should be pulled to GND to disable the emulator port. | | 92 | TMUXOUT/SEG47 | _ | 4, 5 | Multiple-Use Pins. Configurable as either multiplexer/clock output or LCD | | 93 | TMUX2OUT/SEG46 | 0 | | segment driver using the I/O RAM registers. | | 91 | RESET | I | 2 | Chip Reset. This input pin is used to reset the chip into a known state. For normal operation, this pin is pulled low. To reset the chip, this pin should be pulled high. This pin has an internal 30FA (nominal) current source pulldown. No external reset circuitry is necessary. | # **Pin Descriptions (continued)** | PIN<br>100 | NAME | TYPE | CIRCUIT | FUNCTION | |-----------------------------------------------------|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 55 | RX | I | 3 | UART0 Input. If this pin is unused it must be terminated to $V_{V3P3D}$ or GNDD. | | 54 | TX | 0 | 4 | UART0 Output | | 81 | TEST | I | 7 | Enables Production Test. This pin must be grounded in normal operation. | | 90 | РВ | I | 3 | Pushbutton Input. This pin must be at GNDD when not active or unused. A rising edge sets the WF_PB flag. It also causes the part to wake up if it is in SLP or LCD mode. PB does not have an internal pullup or pulldown resistor. | | 26, 40, 48,<br>49, 50, 73,<br>74, 77, 78,<br>79, 84 | N.C. | N.C. | _ | No Connection. Do not connect these pins. | I = Input, O = Output, P = Power Figure 1. I/O Equivalent Circuits ### **Block Diagram** #### **Hardware Description** The 71M6543FT/HT/GT/GHT single-chip energy meter ICs integrate all primary functional blocks required to implement a solid-state residential electricity meter. Included on the chip are the following: - An analog front-end (AFE) featuring a 22-bit secondorder sigma-delta ADC - An independent 32-bit digital computation engine (CE) to implement DSP functions - An 8051-compatible microprocessor (MPU) which executes one instruction per clock cycle (80515) - A precision voltage reference (V<sub>REF</sub>) - A temperature sensor for digital temperature compensation: - Metrology digital temperature compensation (MPU) - Automatic RTC digital temperature compensation operational in all power states - LCD drivers - RAM and flash memory - A real-time clock (RTC) - A variety of I/O pins - A power-failure interrupt - A zero-crossing interrupt - Selectable current sensor interfaces for locally-connected sensors as well as isolated sensors (i.e., using the 71M6x03 companion IC with a shunt resistor sensor) - · Resistive shunt and current transformers are supported Resistive shunts and current transformer (CT) current sensors are supported. Resistive shunt current sensors may be connected directly to the 71M654xT device or isolated using a companion 71M6x03 isolator IC in order to implement a variety of metering configurations. An inexpensive, small pulse transformer is used to isolate the 71M6x03 isolated sensor from the 71M654xT. The 71M654xT performs digital communications bidirectionally with the 71M6x03 and also provides power to the 71M6x03 through the isolating pulse transformer. Isolated (remote) shunt current sensors are connected to the differential input of the 71M6x03. Included on the 71M6x03 companion isolator chip are: - · Digital isolation communications interface - An analog front-end (AFE) - A precision voltage reference (V<sub>RFF</sub>) - A temperature sensor (for digital temperature compensation) - · A fully differential shunt resistor sensor input - A preamplifier to optimize shunt current sensor performance - Isolated power circuitry obtains dc power from pulses sent by the 71M654xT In a typical application, the 32-bit compute engine (CE) of the 71M654xT sequentially processes the samples from the voltage inputs on analog input pins and from the external 71M6x03 isolated sensors and performs calculations to measure active energy (Wh) and reactive energy (VARh), as well as A<sup>2</sup>h, and V<sup>2</sup>h for four-quadrant metering. These measurements are then accessed by the MPU, processed further and output using the peripheral devices available to the MPU. In addition to advanced measurement functions, the clock function allows the 71M6543FT/HT/GT/GHT to record time-of-use (TOU) metering information for multi-rate applications and to time-stamp tamper or other events. Measurements can be displayed on 3.3V LCDs commonly used in low-temperature environments. Flexible mapping of LCD display segments facilitate integration of existing custom LCDs. Design trade-off between the number of LCD segments and DIO pins can be implemented in software to accommodate various requirements. In addition to the temperature-trimmed ultra-precision voltage reference, the on-chip digital temperature compensation mechanism includes a temperature sensor and associated controls for correction of unwanted temperature effects on measurement and RTC accuracy, e.g., to meet the requirements of ANSI and IEC standards. Temperature-dependent external components such as crystal oscillator, resistive shunts, current transformers (CTs) and their corresponding signal conditioning circuits can be characterized and their correction factors can be programmed to produce electricity meters with exceptional accuracy over the industrial temperature range. One of the two internal UARTs is adapted to support an Infrared LED with internal drive and sense configuration and can also function as a standard UART. The optical output can be modulated at 38kHz. This flexibility makes it possible to implement AMR meters with an IR interface. A block diagram of the IC is shown in Figure 1. #### **Analog Front-End (AFE)** The AFE functions as a data acquisition system, controlled by the MPU. When used with locally connected sensors, as shown in <a href="Figure 2">Figure 2</a>, the analog input signals (IADC0-IADC7, VADC8-VADC10) are multiplexed to the ADC input and sampled by the ADC. The ADC output is decimated by the FIR filter and stored in CE RAM where it can be accessed and processed by the CE. When remote isolated sensors are connected to the 71M6543FT/HT/GT/GHT using 71M6x03 remote sensor interfaces, the input multiplexer is bypassed. Instead, the extracted modulator bit stream is passed directly to a dedicated decimation filter. The output of the decimation filter is then directly stored in the appropriate CE RAM location without making use of a multiplexer cycle. #### **Signal Input Pins** The 71M6543FT/HT/GT/GHT features eleven ADC inputs. IADC0-IADC7 are intended for use as current sensor inputs. These eight current sensor inputs can be configured as four single-ended inputs, or (more frequently) can be paired to form four differential inputs. For best performance, it is recommended to configure the current sensor inputs as differential inputs. The first differential input (IADC0-IADC1) features a preamplifier with a selectable gain of 1 or 8, and is intended for direct connection to a shunt resistor sensor, and can also be used with a current transformer (CT). The remaining differential pairs may be Figure 2. 71M6543FT/HT/GT/GHT Operating with Local Sensors used with CTs, or may be enabled to interface to a remote 71M6x03 isolated current sensor providing isolation for a shunt resistor sensor using a low cost pulse transformer. The remaining inputs (VADC8-VADC10) are single-ended and sense line voltage. These single-ended inputs are referenced to the $V_{V/3P3A}$ pin. All analog signal input pins measure voltage. In the case of shunt current sensors, currents are sensed as a voltage drop in the shunt resistor sensor. Referring to Figure 2, shunt sensors can be connected directly to the 71M654xT (referred to as a 'local' shunt sensor) or connected via an isolated 71M6x03 (referred to as a 'remote' shunt sensor) (Figure 3). In the case of current transformers, the current is measured as a voltage across a burden resistor that is connected to the secondary winding of the CT. Meanwhile, line voltages are sensed through resistive voltage dividers. Pins IADC0-IADC1 can be programmed individually to be differential or single-ended. For most applications IADC0-IADC1 are configured as a differential input to work with a shunt or CT directly interfaced to the IADC0-IADC1 differential input with the appropriate external signal conditioning components. Figure 3. 71M6543FT/HT/GT/GHT Operating with Remote Sensor for Neutral Current The performance of the IADC0-IADC1 pins can be enhanced by enabling a preamplifier with a fixed gain of 8. When the PRE\_E bit = 1, IADC0-IADC1 become the inputs to the 8x preamplifier, and the output of this amplifier is supplied to the multiplexer. The 8x amplification is useful when current sensors with low sensitivity, such as shunt resistors, are used. With PRE\_E set, the IADC0-IADC1 input signal amplitude is restricted to 31.25 mV peak. When shunt resistors are used as current sense elements on all current inputs, the IADC0-IADC1 pins are configured for differential mode to interface to a local shunt by setting the DIFFA\_E control bit. Meanwhile, the IADC2-IADC7 pins are re-configured as digital balanced pair to communicate with a 71M6x03 isolated sensor interface by setting the RMT\_E control bit. The 71M6x03 communicates with the 71M654xT using a bidirectional digital data stream through an isolating low-cost pulse transformer. The 71M654xT also supplies power to the 71M6x03 through the isolating transformer. When using current transformers the IADC2-IADC7 pins are configured as local analog inputs (RMT\_E = 0). The IADC0-IADC1 pins cannot be configured as a remote sensor interface. #### **Input Multiplexer** When operating with local sensors, the input multiplexer sequentially applies the input signals from the analog input pins to the input of the ADC. One complete sampling sequence is called a multiplexer frame. The multiplexer of the 71M6543FT/HT/GT/GHT can select up to seven input signals (three voltage inputs and four current inputs) per multiplexer frame. The multiplexer always starts at state 1 and proceeds until as many states as determined by MUX\_DIV[3:0] have been converted. The 71M6543FT/HT/GT/GHT requires CE code that is written for the specific application. Moreover, each CE code requires specific AFE and MUX settings in order to function properly. Contact Maxim Integrated for specific information about alternative CE codes. For a polyphase configuration with neutral current sensing using shunt resistor current sensors and the 71M6xx3 isolated sensors, as shown in <a href="Figure 3">Figure 3</a>, the IADC0-IADC1 input must be configured as a differential input, to be connected to a local shunt. The local shunt connected to the IADC0-IADC1 input is used to sense the Neutral current. The voltage sensors (VADC8-VADC10) are also directly connected to the 71M6543FT/HT/GT/GHT and are also routed though the multiplexer. Meanwhile, the IADC2-IADC7 current inputs are configured as remote sensor digital interfaces and the corresponding samples are not routed through the multiplexer. For a polyphase configuration with optional neutral current sensing using Current Transformer (CTs) sensors, all four current sensor inputs must be configured as differential inputs. IADC2-IADC3 is connected to phase A, IADC4-IADC5 is connected to phase B, and IADC6-IADC7 is connected to phase C. The IADC0-IADC1 current sensor input is optionally used to sense the Neutral current for anti-tampering purposes. The voltage sensors (VADC8-VADC10), typically resistive dividers, are directly connected to the 71M6543FT/HT/GT/GHT. No 71M6xx3 isolated sensors are used in this configuration and all signals are routed though the multiplexer. The multiplexer sequence shown in Figure 4 corresponds to the configuration shown in Figure 3. The frame duration is 13 CK32 cycles (where CK32 = 32,768Hz), therefore, the resulting sample rate is 32,768 Hz/13 = 2,520.6Hz. Figure 4. Multiplexer Sequence with Neutral Channel and Remote Sensors Note that Figure 4 only shows the currents that pass through the 71M6543FT/HT/GT/GHT multiplexer, and does not show the currents that are copied directly into CE RAM from the remote sensors (see Figure 3), which are sampled during the second half of the multiplexer frame. The two unused conversion slots shown are necessary to produce the desired 2,520.6Hz sample rate. The multiplexer sequence shown in Figure 5 corresponds to the CT configuration shown in Figure 2. Since in this case all current sensors are locally connected to the 71M6543FT/HT/GT/GHT, all currents are routed through the multiplexer, as seen in Figure 2. For this multiplexer sequence, the frame duration is 15 CK32 cycles (where CK32 = 32,768Hz), therefore, the resulting sample rate is 32,768 Hz/15 = 2,184.5Hz. #### **Delay Compensation** When measuring the energy of a phase (i.e., Wh and VARh) in a service, the voltage and current for that phase must be sampled at the same instant. Otherwise, the phase difference, $\Phi$ , introduces errors. $$\phi = \frac{t_{delay}}{T} \cdot 360^{\circ} = t_{delay} \cdot f \cdot 360^{\circ}$$ Where f is the frequency of the input signal, T = 1/f and $t_{delay}$ is the sampling delay between current and voltage. Traditionally, sampling is accomplished by using two A/D converters per phase (one for voltage and the other one for current) controlled to sample simultaneously. Our Single Converter Technology, however, exploits the 32-bit signal processing capability of its CE to implement "constant delay" allpass filters. The allpass filter corrects for the conversion time difference between the voltage and the corresponding current samples that are obtained with a single multiplexed A/D converter. The "constant delay" allpass filter provides a broad-band delay $360^{\circ}-\theta$ , which is precisely matched to the difference in sample time between the voltage and the current of a given phase. This digital filter does not affect the amplitude of the signal, but provides a precisely controlled phase response. The recommended ADC multiplexer sequence samples the current first, immediately followed by sampling of the corresponding phase voltage, thus the voltage is delayed by a phase angle $\Phi$ relative to the current. The delay compensation implemented in the CE aligns the voltage samples with their corresponding current samples by first delaying the current samples by one full sample interval (i.e., $360^\circ$ ), then routing the voltage samples through the allpass filter, thus delaying the voltage samples by $3600 - \theta$ , resulting in the residual phase error between the current and its corresponding voltage of B $-\Phi$ . The residual phase error is negligible, and is typically less than $\pm 1.5$ milli-degrees at 100 Hz, thus it does not contribute to errors in the energy measurements. When using remote sensors, the CE performs the same delay compensation described above to align each voltage sample with its corresponding current sample. Even though the remote current samples do not pass through the 71M654xT multiplexer, their timing relationship to their corresponding voltages is fixed and precisely known. Figure 5. Multiplexer Sequence with Neutral Channel and Current Transformers **Table 1. ADC Input Configuration** | PIN | REQUIRED<br>SETTING | COMMENT | | | | | |--------|---------------------|----------------------------------------------------------------------------------------------------|--|--|--|--| | IADC0 | DIFFx E = 1 | Differential mode must be selected with DIFFx_E = 1. The ADC results are stored in ADC0 and AI | | | | | | IADC1 | DIFFX_E = 1 | not disturbed. | | | | | | IADC2 | DIFFx_E = 1 or | For locally connected sensors the differential input must be enabled. | | | | | | IADC3 | RMT_E = 1 | For the remote sensor RMT_E must be set. ADC results are stored in ADC2 and ADC3 is not disturbed. | | | | | | IADC4 | DIFFx_E = 1 or | For locally connected sensors the differential input must be enabled. | | | | | | IADC5 | RMT_E = 1 | For the remote sensor RMT_E must be set. ADC results are stored in ADC4 and ADC5 is not disturbed. | | | | | | IADC6 | DIFFx_E = 1 or | For locally connected sensors the differential input must be enabled. | | | | | | IADC7 | RMT_E = 1 | For the remote sensor RMT_E must be set. ADC results are stored in ADC6 and ADC7 is not disturbed. | | | | | | VADC8 | | Phase A voltage. Single ended mode only. ADC result stored in ADC8. | | | | | | VADC9 | _ | Phase B voltage. Single ended mode only. ADC result stored in ADC9. | | | | | | VADC10 | | Phase A voltage. Single ended mode only. ADC result stored in ADC10. | | | | | #### **ADC Preamplifier** The ADC preamplifier is a low-noise differential amplifier with a fixed gain of 8 available only on the IADC0-IADC1 sensor input pins. A gain of 8 is enabled by setting PRE\_E = 1. When disabled, the supply current of the preamplifier is < 10 nA and the gain is unity. With proper settings of the PRE\_E and DIFFA\_E (I/O RAM 0x210C[4]) bits, the preamplifier can be used whether or not differential mode is selected. For best performance, the differential mode is recommended. In order to save power, the bias current of the preamplifier and ADC is adjusted according to the ADC DIV control bit (I/O RAM 0x2200[5]). #### Analog-to-Digital Converter (ADC) A single 2nd-order delta-sigma ADC digitizes the voltage and current inputs to the device. The resolution of the ADC, including the sign bit, is 21 bits (FIR\_LEN[1:0] = 1), or 22 bits (FIR\_LEN[1:0] = 2). Initiation of each ADC conversion is controlled by MUX\_CTRL internal circuit. At the end of each ADC conversion, the FIR filter output data is stored into the CE RAM location determined by the multiplexer selection. FIR data is stored LSB justified, but shifted left 9 bits. #### FIR Filter The finite impulse response filter is an integral part of the ADC and it is optimized for use with the multiplexer. The purpose of the FIR filter is to decimate the ADC output to the desired resolution. At the end of each ADC conversion, the output data is stored into the fixed CE RAM location determined by the multiplexer selection. #### **Voltage References** A bandgap circuit provides the reference voltage to the ADC. The $V_{REF}$ band-gap amplifier is chopper-stabilized to remove the dc offset voltage. This offset voltage is the most significant long-term drift mechanism in voltage reference circuits. #### **Isolated Sensor Interface** Nonisolating sensors, such as shunt resistors, can be connected to the inputs of the 71M654x via a combination of a pulse transformer and a 71M6x03 isolated sensor interface. The 71M6x03 receives power directly from the 71M654xT through a pulse transformer and does not require a dedicated power supply circuit. The 71M6x03 establishes 2-way communication with the 71M654xT, supplying current samples and auxiliary information such as sensor temperature via a serial data stream. Up to three 71M6x03 isolated sensors can be supported by the 71M6543FT/HT/GT/GHT. When a remote sensor interface is enabled, the two analog current inputs become reconfigured as a digital remote sensor interface. Each 71M6x03 isolated sensor consists of the following building blocks: - Power supply for power pulses received from the 71M654xT - Digital communications interface - · Shunt signal preamplifier - Delta-sigma ADC converter with precision bandgap reference (chopping amplifier) - Temperature sensor - Fuse system containing part-specific information