# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## 128K x 36 3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs **Burst Counter, Single Cycle Deselect**

## IDT71V35761S/SA

#### **Features**

- 128K x 36 memory configurations
- Supports high system speed: Commercial:

- 200MHz 3.1ns clock access time Commercial and Industrial:

- 183MHz 3.3ns clock access time
- 166MHz 3.5ns clock access time

**Functional Block Diagram** 

- LBO input selects interleaved or linear burst mode
- 3.3V core power supply

- Self-timed write cycle with global write control (GW), byte write enable ( $\overline{BWE}$ ), and byte writes ( $\overline{BWx}$ )
- Power down controlled by ZZ input
- 3.3V I/O
- Optional Boundary Scan JTAG Interface (IEEE 1149.1 ٠ compliant)
- Packaged in a JEDEC Standard 100-pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball grid array
- Green parts available, see ordering information



©2014 Integrated Device Technology, Inc.

# IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect

#### **Commercial and Industrial Temperature Ranges**

#### Description

The IDT71V35761 are high-speed SRAMs organized as 128K x 36. The IDT71V35761 SRAMs contain write, data, address and control registers. Internal logic allows the SRAM to generate a self-timed write based upon a decision which can be left until the end of the write cycle.

The burst mode feature offers the highest level of performance to the system designer, as the IDT71V35761 can provide four cycles of data for a single address presented to the SRAM. An internal burst address counter accepts the first cycle address from the processor, initiating the access sequence. The first cycle of output data will be pipelined

for one cycle before it is available on the next rising clock edge. If burst mode operation is selected ( $\overline{\text{ADV}}$ =LOW), the subsequent three cycles of output data will be available to the user on the next three rising clock edges. The order of these three addresses are defined by the internal burst counter and the  $\overline{\text{LBO}}$  input pin.

The IDT71V35761 SRAMs utilize a high-performance CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA) and 165 fine pitch ball grid array(fBGA).

| A0-A17                                                                                      | Address Inputs                    | Input  | Synchronous  |
|---------------------------------------------------------------------------------------------|-----------------------------------|--------|--------------|
| CE                                                                                          | Chip Enable                       | Input  | Synchronous  |
| CS0, CS1                                                                                    | Chip Selects                      | Input  | Synchronous  |
| ŌĒ                                                                                          | Output Enable                     | Input  | Asynchronous |
| GW                                                                                          | Global Write Enable               | Input  | Synchronous  |
| BWE                                                                                         | Byte Write Enable                 | Input  | Synchronous  |
| $\overline{BW}_{1}$ , $\overline{BW}_{2}$ , $\overline{BW}_{3}$ , $\overline{BW}_{4}^{(1)}$ | Individual Byte Write Selects     | Input  | Synchronous  |
| CLK                                                                                         | Clock                             | Input  | N/A          |
| ĀDV                                                                                         | Burst Address Advance             | Input  | Synchronous  |
| ADSC                                                                                        | Address Status (Cache Controller) | Input  | Synchronous  |
| ADSP                                                                                        | Address Status (Processor)        | Input  | Synchronous  |
| LBO                                                                                         | Linear / Interleaved Burst Order  | Input  | DC           |
| TMS                                                                                         | Test Mode Select                  | Input  | Synchronous  |
| TDI                                                                                         | Test Data Input                   | Input  | Synchronous  |
| TCK                                                                                         | Test Clock                        | Input  | N/A          |
| TDO                                                                                         | Test Data Output                  | Output | Synchronous  |
| TRST                                                                                        | JTAG Reset (Optional)             | Input  | Asynchronous |
| ZZ                                                                                          | Sleep Mode                        | Input  | Asynchronous |
| I/O0-I/O31, I/OP1-I/OP4                                                                     | Data Input / Output               | ٧O     | Synchronous  |
| VDD, VDDQ                                                                                   | Core Power, I/O Power             | Supply | N/A          |
| Vss                                                                                         | Ground                            | Supply | N/A          |

#### **Pin Description Summary**

5301 tbl 01

5301tbl 02

# **Pin Definitions**<sup>(1)</sup>

| Symbol                    | Pin Function                         | I/O | Active | Description                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|--------------------------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A17                    | Address Inputs                       | I   | N/A    | Synchronous Address inputs. The address register is triggered by a combination of the rising edge of CLK and $\overline{\text{ADSC}}$ Low or $\overline{\text{ADSP}}$ Low and $\overline{\text{CE}}$ Low.                                                                                                                                                |
| ADSC                      | Address Status<br>(Cache Controller) | I   | LOW    | Synchronous Address Status from Cache Controller. ADSC is an active LOW input that is used to load the address registers with new addresses.                                                                                                                                                                                                             |
| ADSP                      | Address Status<br>(Processor)        | I   | LOW    | Synchronous Address Status from Processor. ADSP is an active LOW input that is used to load the address registers with new addresses. ADSP is gated by CE.                                                                                                                                                                                               |
| ADV                       | Burst Address<br>Advance             | I   | LOW    | Synchronous Address Advance. ADV is an active LOW input that is used to advance the internal burst counter, controlling burst access after the initial address is loaded. When the input is HIGH the burst counter is not incremented; that is, there is no address advance.                                                                             |
| BWE                       | Byte Write Enable                    | I   | LOW    | Synchronous byte write enable gates the byte write inputs $\overline{BW_1}$ - $\overline{BW_4}$ . If $\overline{BWE}$ is LOW at the rising edge of CLK then $\overline{BWx}$ inputs are passed to the next stage in the circuit. If $\overline{BWE}$ is HIGH then the byte write inputs are blocked and only $\overline{GW}$ can initiate a write cycle. |
| BW1-BW4                   | Individual Byte<br>Write Enables     | Ι   | LOW    | Synchronous byte write enables. BW1 controls I/O0-7, I/OP1, BW2 controls I/O8-15, I/OP2, etc. Any active byte write causes all outputs to be disabled.                                                                                                                                                                                                   |
| CE                        | Chip Enable                          | I   | LOW    | Synchronous chip enable. $\overline{CE}$ is used with CS <sub>0</sub> and $\overline{CS}_1$ to enable the IDT71V35761. $\overline{CE}$ also gates $\overline{ADSP}$ .                                                                                                                                                                                    |
| CLK                       | Clock                                | I   | N/A    | This is the clock input. All timing references for the device are made with respect to this input.                                                                                                                                                                                                                                                       |
| CS0                       | Chip Select 0                        | I   | HIGH   | Synchronous active HIGH chip select. CSo is used with $\overline{CE}$ and $\overline{CS}_1$ to enable the chip.                                                                                                                                                                                                                                          |
| CS <sub>1</sub>           | Chip Select 1                        | I   | LOW    | Synchronous active LOW chip select. $\overline{CS}_1$ is used with $\overline{CE}$ and CS0 to enable the chip.                                                                                                                                                                                                                                           |
| GW                        | Global Write<br>Enable               | I   | LOW    | Synchronous global write enable. This input will write all four 9-bit data bytes when LOW on the rising edge of CLK. GW supersedes individual byte write enables.                                                                                                                                                                                        |
| I/O0-I/O31<br>I/Op1-I/Op4 | Data Input/Output                    | I/O | N/A    | Synchronous data input/output (I/O) pins. Both the data input path and data output path are registered and triggered by the rising edge of CLK.                                                                                                                                                                                                          |
| LBO                       | Linear Burst Order                   | I   | LOW    | Asynchronous burst order selection input. When $\overline{LBO}$ is HIGH, the interleaved burst sequence is selected. When $\overline{LBO}$ is LOW the Linear burst sequence is selected. $\overline{LBO}$ is a static input and must not change state while the device is operating.                                                                     |
| ŌĒ                        | Output Enable                        | I   | LOW    | Asynchronous output enable. When $\overline{OE}$ is LOW the data output drivers are enabled on the I/O pins if the chip is also selected. When $\overline{OE}$ is HIGH the I/O pins are in a high-impedance state.                                                                                                                                       |
| TMS                       | Test ModeSelect                      | I   | N/A    | Gives input command for TAP controller. Sampled on rising edge of TDK. This pin has an internal pullup.                                                                                                                                                                                                                                                  |
| TDI                       | Test Data Input                      | I   | N/A    | Serial input of registers placed between TDI and TDO. Sampled on rising edge of TCK. This pin has an internal pullup.                                                                                                                                                                                                                                    |
| TCK                       | Test Clock                           | I   | N/A    | Clock input of TAP controller. Each TAP event is clocked. Test inputs are captured on rising edge of TCK, while test outputs are driven from the falling edge of TCK. This pin has an internal pullup.                                                                                                                                                   |
| TDO                       | Test DataOutput                      | 0   | N/A    | Serial output of registers placed between TDI and TDO. This output is active depending on the state of the TAP controller.                                                                                                                                                                                                                               |
| TRST                      | JTAG Reset<br>(Optional)             | I   | LOW    | Optional Asynchronous JTAG reset. Can be used to reset the TAP controller, but not required. JTAG reset occurs automatically at power up and also resets using TMS and TCK per IEEE 1149.1. If not used TRST can be left floating. This pin has an internal pullup. Only available in BGA package.                                                       |
| ZZ                        | Sleep Mode                           | I   | HIGH   | Asynchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the IDT71V35761 to its lowest power consumption level. Data retention is guaranteed in Sleep Mode.This pin has an internal pull down.                                                                                                                                 |
| Vdd                       | Power Supply                         | N/A | N/A    | 3.3V core power supply.                                                                                                                                                                                                                                                                                                                                  |
| Vddq                      | Power Supply                         | N/A | N/A    | 3.3V I/O Supply.                                                                                                                                                                                                                                                                                                                                         |
| Vss                       | Ground                               | N/A | N/A    | Ground.                                                                                                                                                                                                                                                                                                                                                  |
| NC                        | No Connect                           | N/A | N/A    | NC pins are not electrically connected to the device.                                                                                                                                                                                                                                                                                                    |

NOTE:

1. All synchronous inputs must meet specified setup and hold times with respect to CLK.

# IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect

#### **Commercial and Industrial Temperature Ranges**

#### Absolute Maximum Ratings<sup>(1)</sup>

| Symbol                 | Rating                                  | Commercial &<br>Industrial | Unit        |
|------------------------|-----------------------------------------|----------------------------|-------------|
| Vterm <sup>(2)</sup>   | Terminal Voltage with<br>Respect to GND | -0.5 to +4.6               | V           |
| $V TERM^{(3,6)}$       | Terminal Voltage with<br>Respect to GND | -0.5 to VDD                | V           |
| $VTERM^{(4,6)}$        | Terminal Voltage with<br>Respect to GND | -0.5 to VDD +0.5           | V           |
| VTERM <sup>(5,6)</sup> | Terminal Voltage with<br>Respect to GND | -0.5 to VDDQ +0.5          | V           |
| TA <sup>(7)</sup>      | Commercial<br>Operating Temperature     | -0 to +70                  | °C          |
|                        | Industrial<br>Operating Temperature     | -40 to +85                 | °C          |
| Tbias                  | Temperature<br>Under Bias               | -55 to +125                | °C          |
| Tstg                   | Storage<br>Temperature                  | -55 to +125                | °C          |
| Рт                     | Power Dissipation                       | 2.0                        | W           |
| Ιουτ                   | DC Output Current                       | 50                         | mA          |
| NOTEO                  | -                                       | -                          | 5301 tbl 03 |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. VDD terminals only.
- 3. VDDQ terminals only.
- 4. Input terminals only.
- 5. I/O terminals only.
- This is a steady-state DC parameter that applies after the power supplies have ramped up. Power supply sequencing is not necessary; however, the voltage on any input or I/O pin cannot exceed VDDQ during power supply ramp up.
- 7. TA is the "instant on" case temperature.

# **100 Pin TQFP Capacitance**

 $(Ta = +25^{\circ}C, f = 1.0MHz)$ 

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| Cin    | Input Capacitance        | ViN = 3dV  | 5    | pF   |
| Cvo    | I/O Capacitance          | Vout = 3dV | 7    | pF   |

5301 tbl 07

#### **165 fBGA Capacitance** (TA = +25°C, f = 1.0MHz)

| Symb | ol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit         |
|------|----|--------------------------|------------|------|--------------|
| CIN  |    | Input Capacitance        | Vin = 3dV  | 7    | pF           |
| Cvo  |    | I/O Capacitance          | Vout = 3dV | 7    | pF           |
| NOTE |    |                          |            | Ę    | 5301 tbl 07b |

NOTE:

1. This parameter is guaranteed by device characterization, but not production tested.

#### Recommended Operating Temperature and Supply Voltage

| Grade      | Temperature <sup>(1)</sup> | Vss | VDD     | VDDQ    |
|------------|----------------------------|-----|---------|---------|
| Commercial | 0°C to +70°C               | 0V  | 3.3V±5% | 3.3V±5% |
| Industrial | -40°C to +85°C             | 0V  | 3.3V±5% | 3.3V±5% |
| NOTES      | 5301 tbl 04                |     |         |         |

NOTES:

1. TA is the "instant on" case temperature.

## **Recommended DC Operating** Conditions

| Symbol | Parameter                   | Min.    | Тур. | Max.                     | Unit |
|--------|-----------------------------|---------|------|--------------------------|------|
| Vdd    | Core Supply Voltage         | 3.135   | 3.3  | 3.465                    | V    |
| VDDQ   | I/O Supply Voltage          | 3.135   | 3.3  | 3.465                    | V    |
| Vss    | Supply Voltage              | 0       | 0    | 0                        | V    |
| V⊪     | Input High Voltage - Inputs | 2.0     |      | VDD +0.3                 | ۷    |
| V⊪     | Input High Voltage - I/O    | 2.0     |      | VDDQ +0.3 <sup>(1)</sup> | V    |
| VIL    | Input Low Voltage           | -0.3(2) |      | 0.8                      | V    |

#### NOTES:

1. VIH (max) = VDDQ + 1.0V for pulse width less than tcyc/2, once per cycle.

2. VIL (min) = -1.0V for pulse width less than tcyc/2, once per cycle.

#### **119 BGA Capacitance** (TA = +25°C, f = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| Cin    | Input Capacitance        | Vin = 3dV  | 7    | pF   |
| Cvo    | I/O Capacitance          | Vout = 3dV | 7    | pF   |

5301 tbl 07a

5301 tbl 06

## Pin Configuration – 128K x 36



100 TQFP Top View

#### NOTES:

- 1. Pin 14 can either be directly connected to VDD, or connected to an input voltage  $\geq$  VIH, or left unconnected.
- 2. Pin 64 can be left unconnected and the device will always remain in active mode.

# Pin Configuration – 128K x 36, 119 BGA

|    | 1               | 2                      | 3                                      | 4                                        | 5                     | 6                        | 7                             |
|----|-----------------|------------------------|----------------------------------------|------------------------------------------|-----------------------|--------------------------|-------------------------------|
| A  |                 | 0<br>A6<br>0           | 0<br>A4<br>0                           |                                          | 0<br>A8<br>0          | O<br>A16<br>O            |                               |
| в  |                 |                        | A3<br>O                                |                                          | A9<br>O               |                          |                               |
| с  |                 | A7<br>0<br>I/OP3       |                                        | VDD                                      | A12                   | A15<br>O<br>I/OP2        |                               |
| D  | I/O16           | I/OP3                  | VSS                                    |                                          | A12<br>O<br>VSS<br>O  |                          | I/O15                         |
| Е  | I/O17<br>O      | I/O18                  | VSS                                    |                                          | VSS                   | I/O13                    | O<br>I/O14<br>O<br>VDDQ       |
| F  |                 | I/O19                  | A2<br>VSS<br>O<br>VSS<br>O<br>VSS<br>O | <u> </u>                                 |                       | I/O12                    | VDDQ                          |
| G  | I/O20           | I/O21                  | BW3<br>O<br>VSS                        | VD N N N N N N N N N N N N N N N N N N N | BW2<br>VSS            | I/O11                    | 0<br>I/O10<br>I/O8            |
| н  | I/O22           | 1/O23                  | VSS                                    | GW                                       | VSS                   | I/O11<br>O<br>I/O9<br>O  | 1/08<br>O                     |
| J  | VDDQ            | VED                    | NČ                                     |                                          |                       | VDD                      | VDDQ                          |
| к  | 0<br>I/O24<br>O | VDD<br>0<br>1/O26<br>0 | O<br>VSS<br>O                          |                                          | VSS                   |                          | 0                             |
| L  | I/O25           | 1/O27                  | BW4                                    |                                          |                       | I/O4<br>O                | 0<br>I/O5<br>O                |
| м  |                 | I/O28                  | VSS                                    | BWE                                      | Vss                   | 1/O3<br>O                |                               |
| Ν  | I/O29           | I/O30                  | VSS                                    | A1<br>O                                  | VSS                   | 1/O2<br>O                | I/O1                          |
| Р  | I/O31<br>O      |                        | O<br>VSS<br>O<br>VSS<br>O<br>VSS<br>O  |                                          | VSS                   | / <b>O</b> 0             | O<br>I/O1<br>I/OP1<br>O<br>NC |
| R  |                 | A5<br>0                |                                        |                                          |                       | ) A13<br>O               | 0                             |
| т  |                 |                        | A10<br>O                               | A11<br>0                                 | A14                   | NC<br>O                  | ZZ <sup>(3)</sup>             |
| υL | VDDQ            | NC/TMS <sup>(2)</sup>  | NC/TDI <sup>(2)</sup>                  | NC/TCK <sup>(2)</sup>                    | NC/TDO <sup>(2)</sup> | NC/TRST <sup>(2,4)</sup> | VDDQ                          |
|    |                 |                        | -                                      |                                          |                       |                          | 5301 drw 04                   |
|    |                 |                        |                                        | op Vi                                    | ew                    |                          |                               |

#### NOTES:

1. R5 can either be directly connected to VDD, or connected to an input voltage  $\geq$  VIH, or left unconnected.

2. These pins are NC for the "S" version or the JTAG signal listed for the "SA" version. Note: If NC, these pins can either be tied to Vss, VDD or left floating.

3. T7 can be left unconnected and the device will always remain in active mode.

4. TRST is offered as an optional JTAG Reset if required in the application. If not needed, can be left floating and will internally be pulled to VDD.

# Pin Configuration – 128K x 36, 165 fBGA

|   | 1                  | 2                 | 3    | 4           | 5                        | 6                 | 7                     | 8    | 9    | 10    | 11                |
|---|--------------------|-------------------|------|-------------|--------------------------|-------------------|-----------------------|------|------|-------|-------------------|
| А | NC <sup>(4)</sup>  | A7                | CE1  | <b>B</b> ₩3 | BW2                      | $\overline{CS}_1$ | BWE                   | ADSC | ĀDV  | A8    | NC                |
| В | NC                 | A6                | CS0  | <b>B</b> ₩4 | B₩1                      | CLK               | GW                    | ŌĒ   | ADSP | A9    | NC <sup>(4)</sup> |
| С | I/OP3              | NC                | VDDQ | Vss         | Vss                      | Vss               | Vss                   | Vss  | VDDQ | NC    | I/OP2             |
| D | I/O17              | I/O16             | VDDQ | Vdd         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O15 | I/O14             |
| Е | I/O19              | I/O18             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O13 | I/O12             |
| F | I/O21              | I/O20             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O11 | I/O10             |
| G | I/O23              | I/O22             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O9  | I/O8              |
| Н | VDD <sup>(1)</sup> | NC                | NC   | VDD         | Vss                      | Vss               | Vss                   | VDD  | NC   | NC    | ZZ <sup>(3)</sup> |
| J | I/O25              | I/O24             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O7  | I/O6              |
| K | I/O27              | I/O26             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O5  | I/O4              |
| L | I/O29              | I/O28             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O3  | I/O2              |
| М | I/O31              | I/O30             | VDDQ | VDD         | Vss                      | Vss               | Vss                   | VDD  | VDDQ | I/O1  | I/O0              |
| Ν | I/OP4              | NC                | VDDQ | Vss         | NC/TRST <sup>(2,5)</sup> | NC <sup>(4)</sup> | NC                    | Vss  | VDDQ | NC    | I/OP1             |
| Ρ | NC                 | NC <sup>(4)</sup> | A5   | A2          | NC/TDI <sup>(2)</sup>    | A1                | NC/TDO <sup>(2)</sup> | A10  | A13  | A14   | NC <sup>(4)</sup> |
| R | LBO                | NC <sup>(4)</sup> | A4   | A3          | NC/TMS <sup>(2)</sup>    | A0                | NC/TCK <sup>(2)</sup> | A11  | A12  | A15   | A16               |
|   |                    |                   |      |             |                          |                   | •                     |      | -    | •     | 5201 tbl 17       |

5301 tbl 17

#### NOTES:

1. H1 can either be directly connected to VDD, or connected to an input voltage  $\geq$  VIH, or left unconnected.

2. These pins are NC for the "S" version or the JTAG signal listed for the "SA" version. Note: If NC, these pins can either be tied to Vss, VDD or left floating.

3. H11 can be left unconnected and the device will always remain in active mode.

4. Pins P11, N6, B11, A1, R2 and P2 are reserved for 9M, 18M, 36M, 72M, 144M and 288M respectively.

5. TRST is offered as an optional JTAG Reset if required in the application. If not needed, can be left floating and will internally be pulled to VDD.

**Commercial and Industrial Temperature Ranges** 

# DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range ( $VDD = 3.3V \pm 5\%$ )

| Symbol | Parameter                                                                 | Test Conditions                      | Min. | Max. | Unit        |
|--------|---------------------------------------------------------------------------|--------------------------------------|------|------|-------------|
| Lu     | Input Leakage Current                                                     | VDD = Max., VIN = 0V to VDD          |      | 5    | μA          |
| LZZ    | ZZ, $\overline{\text{LBO}}$ and JTAG Input Leakage $\text{Current}^{(1)}$ | VDD = Max., VIN = 0V to VDD          |      | 30   | μA          |
| LO     | Output Leakage Current                                                    | Vour = 0V to VDDQ, Device Deselected | -    | 5    | μA          |
| Vol    | Output Low Voltage                                                        | lo∟ = +8mA, VDD = Min.               |      | 0.4  | V           |
| Vон    | Output High Voltage                                                       | юн = -8mA, Vod = Min.                | 2.4  | _    | V           |
| 075    |                                                                           |                                      |      |      | 5301 tbl 08 |

NOTE:

1. The LBO, TMS, TDI, TCK & TRST pins will be internally pulled to VDD and the ZZ pin will be internally pulled to Vss if they are not actively driven in the application.

# DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup>

|        |                                       |                                                                                                                   | 200MHz | 00MHz 183MHz |     | 166   |     |      |
|--------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------|--------------|-----|-------|-----|------|
| Symbol | Parameter                             | Test Conditions                                                                                                   | Com'l  | Com'l        | Ind | Com'l | Ind | Unit |
| ldd    | Operating Power Supply<br>Current     | Device Selected, Outputs Open, VDD = Max., VDDQ = Max., VN $\geq$ VIH or $\leq$ VIL, f = fMax <sup>(2)</sup>      | 360    | 340          | 350 | 320   | 330 | mA   |
| ISB1   | CMOS Standby Power<br>Supply Current  | Device Deselected, Outputs Open, VDD = Max., VDDQ = Max., VIN $\geq$ VHD or $\leq$ VLD, f = 0 <sup>(2,3)</sup>    | 30     | 30           | 35  | 30    | 35  | mA   |
| ISB2   | Clock Running Power<br>Supply Current | Device Deselected, Outputs Open, VDD = Max., VDDQ = Max., VIN $\geq$ VHD or $\leq$ VLD, f = fmax <sup>(2,3)</sup> | 130    | 120          | 130 | 110   | 120 | mA   |
| lzz    | Full Sleep Mode Supply<br>Current     | $ZZ \ge VHD$ , VDD = Max.                                                                                         | 30     | 30           | 35  | 30    | 35  | mA   |

NOTES:

1. All values are maximum guaranteed values.

2. At f = fMAX, inputs are cycling at the maximum frequency of read cycles of 1/tcyc while ADSC = LOW; f=0 means no input lines are changing.

3. For I/Os VHD = VDDQ - 0.2V, VLD = 0.2V. For other inputs VHD = VDD - 0.2V, VLD = 0.2V.

# AC Test Conditions

| (****                          |              |
|--------------------------------|--------------|
| Input Pulse Levels             | 0 to 3V      |
| Input Rise/Fall Times          | 2ns          |
| Input Timing Reference Levels  | 1.5V         |
| Output Timing Reference Levels | 1.5V         |
| AC Test Load                   | See Figure 1 |
|                                | 5301 tbl 10  |



5301 tbl 09

Figure 2. Lumped Capacitive Load, Typical Derating

# Synchronous Truth Table<sup>(1,3)</sup>

| Operation                    | Address<br>Used | ĈĒ | CS0 | CS <sub>1</sub> | ADSP | ADSC | ADV | Ğ₩ | BWE | ₩x | OE<br>(2) | CLK | I/O  |
|------------------------------|-----------------|----|-----|-----------------|------|------|-----|----|-----|----|-----------|-----|------|
| Deselected Cycle, Power Down | None            | Н  | Х   | Х               | Х    | L    | Х   | Х  | Х   | Х  | Х         | -   | HI-Z |
| Deselected Cycle, Power Down | None            | L  | Х   | Н               | L    | Х    | Х   | Х  | Х   | Х  | Х         | -   | HI-Z |
| Deselected Cycle, Power Down | None            | L  | L   | Х               | L    | Х    | Х   | Х  | Х   | Х  | Х         | -   | HI-Z |
| Deselected Cycle, Power Down | None            | L  | Х   | Н               | Х    | L    | Х   | Х  | Х   | Х  | Х         | -   | HI-Z |
| Deselected Cycle, Power Down | None            | L  | L   | Х               | Х    | L    | Х   | Х  | Х   | Х  | Х         | -   | HI-Z |
| Read Cycle, Begin Burst      | External        | L  | Н   | L               | L    | Х    | Х   | Х  | Х   | Х  | L         | -   | Dout |
| Read Cycle, Begin Burst      | External        | L  | Н   | L               | L    | Х    | Х   | Х  | Х   | Х  | Н         | -   | HI-Z |
| Read Cycle, Begin Burst      | External        | L  | Н   | L               | Н    | L    | Х   | Н  | Н   | Х  | L         | -   | Dout |
| Read Cycle, Begin Burst      | External        | L  | Н   | L               | Н    | L    | Х   | Н  | L   | Н  | L         | -   | Dout |
| Read Cycle, Begin Burst      | External        | L  | Н   | L               | Н    | L    | Х   | Н  | L   | Н  | Н         | -   | HI-Z |
| Write Cycle, Begin Burst     | External        | L  | Н   | L               | Н    | L    | Х   | Н  | L   | L  | Х         | -   | Din  |
| Write Cycle, Begin Burst     | External        | L  | Н   | L               | Н    | L    | Х   | L  | Х   | Х  | Х         | -   | Din  |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х               | Н    | Н    | L   | Н  | Н   | Х  | L         | -   | Dout |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х               | Н    | Н    | L   | Н  | Н   | Х  | Н         | -   | HI-Z |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х               | Н    | Н    | L   | Н  | Х   | Н  | L         | -   | Dout |
| Read Cycle, Continue Burst   | Next            | Х  | Х   | Х               | Н    | Н    | L   | Н  | Х   | Н  | Н         | -   | HI-Z |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х               | Х    | Н    | L   | Н  | Н   | Х  | L         | -   | Dout |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х               | Х    | Н    | L   | Н  | Н   | Х  | Н         | -   | HI-Z |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х               | Х    | Н    | L   | Н  | Х   | Н  | L         | -   | Dout |
| Read Cycle, Continue Burst   | Next            | Н  | Х   | Х               | Х    | Н    | L   | Н  | Х   | Н  | Н         | -   | HI-Z |
| Write Cycle, Continue Burst  | Next            | Х  | Х   | Х               | Н    | Н    | L   | Н  | L   | L  | Х         | -   | Din  |
| Write Cycle, Continue Burst  | Next            | Х  | Х   | Х               | Н    | Н    | L   | L  | Х   | Х  | Х         | -   | Din  |
| Write Cycle, Continue Burst  | Next            | Н  | Х   | Х               | Х    | Н    | L   | Н  | L   | L  | Х         | -   | Din  |
| Write Cycle, Continue Burst  | Next            | Н  | Х   | Х               | Х    | Н    | L   | L  | Х   | Х  | Х         | -   | Din  |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х               | Н    | Н    | Н   | Н  | Н   | Х  | L         | -   | Dout |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х               | Н    | Н    | Н   | Н  | Н   | Х  | Н         | -   | HI-Z |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х               | Н    | Н    | Н   | Н  | Х   | Н  | L         | -   | Dout |
| Read Cycle, Suspend Burst    | Current         | Х  | Х   | Х               | Н    | Н    | Н   | Н  | Х   | Н  | Н         | -   | HI-Z |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х               | Х    | Н    | Н   | Н  | Н   | Х  | L         | -   | Dout |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х               | Х    | Н    | Н   | Н  | Н   | Х  | Н         | -   | HI-Z |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х               | Х    | Н    | Н   | Н  | Х   | Н  | L         | -   | Dout |
| Read Cycle, Suspend Burst    | Current         | Н  | Х   | Х               | Х    | Н    | Н   | Н  | Х   | Н  | Н         | -   | HI-Z |
| Write Cycle, Suspend Burst   | Current         | Х  | Х   | Х               | н    | Н    | Н   | Н  | L   | L  | Х         | -   | Din  |
| Write Cycle, Suspend Burst   | Current         | Х  | Х   | Х               | Н    | Н    | Н   | L  | Х   | Х  | Х         | -   | Din  |
| Write Cycle, Suspend Burst   | Current         | Н  | Х   | Х               | Х    | Н    | Н   | Н  | L   | L  | Х         | -   | Din  |
| Write Cycle, Suspend Burst   | Current         | Н  | Х   | Х               | Х    | Н    | Н   | L  | Х   | Х  | Х         | -   | Din  |

NOTES:

1.  $\underline{L} = VIL$ , H = VIH, X = Don't Care.

2.  $\overline{\text{OE}}$  is an asynchronous input.

3. ZZ = low for this table.

5301tbl 11

Commercial and Industrial Temperature Ranges

# Synchronous Write Function Truth Table<sup>(1)</sup>

| Operation                   | G₩ | BWE | BW1 | BW2 | BW3 | BW4 |
|-----------------------------|----|-----|-----|-----|-----|-----|
| Read                        | Н  | Н   | Х   | Х   | Х   | Х   |
| Read                        | Н  | L   | Н   | Н   | Н   | Н   |
| Write all Bytes             | L  | Х   | Х   | Х   | Х   | х   |
| Write all Bytes             | Н  | L   | L   | L   | L   | L   |
| Write Byte 1 <sup>(3)</sup> | Н  | L   | L   | Н   | Н   | Н   |
| Write Byte 2 <sup>(3)</sup> | Н  | L   | Н   | L   | Н   | Н   |
| Write Byte 3(3)             | Н  | L   | Н   | Н   | L   | Н   |
| Write Byte 4 <sup>(3)</sup> | Н  | L   | Н   | Н   | Н   | L   |

NOTES:

1. L = VIL, H = VIH, X = Don't Care.

3. Multiple bytes may be selected during the same cycle.

# Asynchronous Truth Table<sup>(1)</sup>

| Operation <sup>(2)</sup> | ŌĒ | ZZ | I/O Status       | Power   |
|--------------------------|----|----|------------------|---------|
| Read                     | L  | L  | Data Out         | Active  |
| Read                     | Н  | L  | High-Z           | Active  |
| Write                    | Х  | L  | High-Z – Data In | Active  |
| Deselected               | Х  | L  | High-Z           | Standby |
| Sleep Mode               | Х  | Н  | High-Z           | Sleep   |

5301 tbl 13

5301 tbl 14

5301 tbl 12

**NOTES:** 1.  $L = V_{IL}$ ,  $H = V_{IH}$ , X = Don't Care.

2. Synchronous function pins must be biased appropriately to satisfy operation requirements.

# Interleaved Burst Sequence Table (LBO=VDD)

|                               | Sequ | Sequence 1 |    | Sequence 2 |    | Sequence 3 |    | Sequence 4 |  |
|-------------------------------|------|------------|----|------------|----|------------|----|------------|--|
|                               | A1   | A0         | A1 | A0         | A1 | A0         | A1 | A0         |  |
| First Address                 | 0    | 0          | 0  | 1          | 1  | 0          | 1  | 1          |  |
| Second Address                | 0    | 1          | 0  | 0          | 1  | 1          | 1  | 0          |  |
| Third Address                 | 1    | 0          | 1  | 1          | 0  | 0          | 0  | 1          |  |
| Fourth Address <sup>(1)</sup> | 1    | 1          | 1  | 0          | 0  | 1          | 0  | 0          |  |

NOTE:

1. Upon completion of the Burst sequence the counter wraps around to its initial state.

# Linear Burst Sequence Table (LBO=Vss)

|                               | Sequ | Sequence 1 |    | Sequence 2 |    | Sequence 3 |    | ence 4      |
|-------------------------------|------|------------|----|------------|----|------------|----|-------------|
|                               | A1   | A0         | A1 | A0         | A1 | A0         | A1 | A0          |
| First Address                 | 0    | 0          | 0  | 1          | 1  | 0          | 1  | 1           |
| Second Address                | 0    | 1          | 1  | 0          | 1  | 1          | 0  | 0           |
| Third Address                 | 1    | 0          | 1  | 1          | 0  | 0          | 0  | 1           |
| Fourth Address <sup>(1)</sup> | 1    | 1          | 0  | 0          | 0  | 1          | 1  | 0           |
|                               |      |            |    |            |    |            |    | 5301 tbl 15 |

NOTE:

1. Upon completion of the Burst sequence the counter wraps around to its initial state.

## **AC Electrical Characteristics**

(VDD = 3.3V ±5%, Commercial and Industrial Temperature Ranges)

|                     |                                     | 2001 | /IHz <sup>(5)</sup> | 183  | MHz  | 166MHz |      |      |
|---------------------|-------------------------------------|------|---------------------|------|------|--------|------|------|
| Symbol              | Parameter                           | Min. | Max.                | Min. | Max. | Min.   | Max. | Unit |
|                     | 1                                   |      |                     |      |      |        |      |      |
| tcyc                | Clock Cycle Time                    | 5    | _                   | 5.5  | _    | 6      | _    | ns   |
| tсн <sup>(1)</sup>  | Clock High Pulse Width              | 2    |                     | 2.2  | _    | 2.4    | —    | ns   |
| tcL <sup>(1)</sup>  | Clock Low Pulse Width               | 2    | —                   | 2.2  | -    | 2.4    | —    | ns   |
| Output Param        | neters                              |      |                     |      |      |        |      |      |
| tCD                 | Clock High to Valid Data            | _    | 3.1                 | _    | 3.3  | _      | 3.5  | ns   |
| tCDC                | Clock High to Data Change           | 1.0  | _                   | 1.0  | _    | 1.0    | _    | ns   |
| tolz <sup>(2)</sup> | Clock High to Output Active         | 0    | —                   | 0    | _    | 0      | —    | ns   |
| tCHZ <sup>(2)</sup> | Clock High to Data High-Z           | 1.5  | 3.1                 | 1.5  | 3.3  | 1.5    | 3.5  | ns   |
| tOE                 | Output Enable Access Time           | _    | 3.1                 | _    | 3.3  | _      | 3.5  | ns   |
| tolz <sup>(2)</sup> | Output Enable Low to Output Active  | 0    | _                   | 0    | _    | 0      | _    | ns   |
| toHz <sup>(2)</sup> | Output Enable High to Output High-Z | _    | 3.1                 | _    | 3.3  | -      | 3.5  | ns   |
| Set Up Times        |                                     |      |                     |      |      |        |      |      |
| tSA                 | Address Setup Time                  | 1.2  | —                   | 1.5  | —    | 1.5    | —    | ns   |
| tss                 | Address Status Setup Time           | 1.2  |                     | 1.5  |      | 1.5    | _    | ns   |
| tsp                 | Data In Setup Time                  | 1.2  | _                   | 1.5  | -    | 1.5    | _    | ns   |
| tsw                 | Write Setup Time                    | 1.2  | —                   | 1.5  | -    | 1.5    | —    | ns   |
| tsav                | Address Advance Setup Time          | 1.2  | —                   | 1.5  |      | 1.5    | —    | ns   |
| tsc                 | Chip Enable/Select Setup Time       | 1.2  | —                   | 1.5  | -    | 1.5    | —    | ns   |
| Hold Times          |                                     |      |                     |      |      |        |      |      |
| tha                 | Address Hold Time                   | 0.4  | _                   | 0.5  | -    | 0.5    | _    | ns   |
| tHS                 | Address Status Hold Time            | 0.4  | —                   | 0.5  | -    | 0.5    | —    | ns   |
| thd                 | Data In Hold Time                   | 0.4  | _                   | 0.5  | -    | 0.5    | —    | ns   |
| tHW                 | Write Hold Time                     | 0.4  | —                   | 0.5  | _    | 0.5    | —    | ns   |
| thav                | Address Advance Hold Time           | 0.4  | —                   | 0.5  | _    | 0.5    | —    | ns   |
| thc                 | Chip Enable/Select Hold Time        | 0.4  | —                   | 0.5  | -    | 0.5    | _    | ns   |
| Sleep Mode a        | nd Configuration Parameters         |      |                     |      |      |        |      |      |
| tzzpw               | ZZ Pulse Width                      | 100  | _                   | 100  | -    | 100    | _    | ns   |
| tzzr <sup>(3)</sup> | ZZ Recovery Time                    | 100  | _                   | 100  | _    | 100    | _    | ns   |
| tCFG <sup>(4)</sup> | Configuration Set-up Time           | 20   | _                   | 22   | -    | 24     | _    | ns   |

5301tbl 16

NOTES:

1. Measured as HIGH above VIH and LOW below VIL.

2. Transition is measured  $\pm 200 \text{mV}$  from steady-state.

3. Device must be deselected when powered-up from sleep mode.

4. tors is the minimum time required to configure the device based on the LBO input. LBO is a static input and must not change during normal operation.

5. Commercial temperature range only.



1. O1 (Ax) represents the first output from the external address Ax. O1 (Ay) represents the first output from the external address Ay; O2 (Ay) represents the next output data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input.

2. ZZ input is LOW and LBO is Don't Care for this cycle.

3. CS0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.



1. Device is selected through entire cycle;  $\overline{CE}$  and  $\overline{CS}$ 1 are LOW, CS0 is HIGH.

2. ZZ input is LOW and LBO is Don't Care for this cycle.

3. O1 (Ax) represents the first output from the external address Ax. 11 (Ay) represents the first input from the external address Ay; O1 (Az) represents the first output from the external address Az; O2 (Az) represents the next output data in the burst sequence of the base address Az, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the IBO input.



1. ZZ input is LOW, BWE is HIGH and LBO is Don't Care for this cycle.

2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. 11 (Ax) represents the first input from the external address Ax. 11 (Ay) represents the first input from the external address Ay; 12 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the <u>LBO</u> input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst. 3. CS0 timing transitions are identical but inverted to the <u>CE</u> and <u>CS1</u> signals. For example, when <u>CE</u> and <u>CS1</u> are LOW on this waveform, CS0 is HIGH.

**Timing Waveform of Write Cycle No.** IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect -GW Controlled<sup>(1,2,3)</sup> **Commercial and Industrial Temperature Ranges** 



1. ZZ input is LOW, GW is HIGH and LBO is Don't Care for this cycle.

2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. 11 (Ax) represents the first input from the external address Ax. 11 (Ay) represents the first input from the external address Ay; I2 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst. 3. CS0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.

**Timing Waveform of Write Cycle No.** IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect N Byte Controlled<sup>(1,2,3)</sup> **Commercial and Industrial Temperature Ranges** 



# Timing Waveform of Sleep (ZZ) and Power-Down Modes $^{(1,2,3)}$

#### NOTES:

1. Device must power up in deselected Mode

2. LBO is Don't Care for this cycle.

It is not necessary to retain the state of the input registers throughout the Power-down cycle.
 CS0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.

IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect **Commercial and Industrial Temperature Ranges** 

# Non-Burst Read Cycle Timing Waveform



#### NOTES:

1. ZZ input is LOW, ADV is HIGH and LBO is Don't Care for this cycle.

2. (Ax) represents the data for address Ax, etc.

3. For read cycles, ADSP and ADSC function identically and are therefore interchangable.



# **Non-Burst Write Cycle Timing Waveform**

NOTES:

1. ZZ input is LOW,  $\overline{\text{ADV}}$  and  $\overline{\text{OE}}$  are HIGH, and  $\overline{\text{LBO}}$  is Don't Care for this cycle.

2. (Ax) represents the data for address Ax, etc.

3. Although only  $\overline{\text{GW}}$  writes are shown, the functionality of  $\overline{\text{BWE}}$  and  $\overline{\text{BWx}}$  together is the same as  $\overline{\text{GW}}$ .

4. For write cycles, ADSP and ADSC have different limitations.

# JTAG Interface Specification (SA Version only)



#### NOTES:

1. Device inputs = All device inputs except TDI, TMS and  $\overline{\text{TRST}}$ .

2. Device outputs = All device outputs except TDO.

3. During power up, TRST could be driven low or not be used since the JTAG circuit resets automatically. TRST is an optional JTAG reset.

#### JTAG AC Electrical Characteristics<sup>(1,2,3,4)</sup>

| Symbol       | Parameter               | Min. | Max.             | Units        |
|--------------|-------------------------|------|------------------|--------------|
| tucyc        | JTAG Clock Input Period | 100  |                  | ns           |
| tıсн         | JTAG Clock HIGH         | 40   |                  | ns           |
| tJCL         | JTAG Clock Low          | 40   |                  | ns           |
| tJR          | JTAG Clock Rise Time    |      | 5 <sup>(1)</sup> | ns           |
| tJF          | JTAG Clock Fall Time    |      | 5 <sup>(1)</sup> | ns           |
| <b>U</b> RST | JTAG Reset              | 50   |                  | ns           |
| tursr        | JTAG Reset Recovery     | 50   |                  | ns           |
| tico         | JTAG Data Output        |      | 20               | ns           |
| tudc         | JTAG Data Output Hold   | 0    |                  | ns           |
| tus          | JTAG Setup              | 25   | _                | ns           |
| tлн          | JTAG Hold               | 25   |                  | ns           |
|              |                         |      |                  | 15301 tbl 01 |

# Scan Register Sizes

| Register Name              | Bit Size     |
|----------------------------|--------------|
| Instruction (IR)           | 4            |
| Bypass (BYR)               | 1            |
| JTAG Identification (JIDR) | 32           |
| Boundary Scan (BSR)        | Note (1)     |
|                            | 15301 tbl 03 |

NOTE:

1. The Boundary Scan Descriptive Language (BSDL) file for this device is available by contacting your local IDT sales representative.

#### NOTES:

1. Guaranteed by design.

2. AC Test Load (Fig. 1) on external output signals.

3. Refer to AC Test Conditions stated earlier in this document.

4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet.

# JTAG Identification Register Definitions (SA Version only)

| Instruction Field                 | Value        | Description                                           |
|-----------------------------------|--------------|-------------------------------------------------------|
| Revision Number (31:28)           | 0x2          | Reserved for version number.                          |
| IDT Device ID (27:12)             | 0x23C, 0x23E | Defines IDT part number 71V35761SA.                   |
| IDT JEDEC ID (11:1)               | 0x33         | Allows unique identification of device vendor as IDT. |
| ID Register Indicator Bit (Bit 0) | 1            | Indicates the presence of an ID register.             |

15301 tbl 02

# **Available JTAG Instructions**

| Instruction    | Description                                                                                                                                                                                                                                                                                                 | OPCODE |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| EXTEST         | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO.                                                                                                                                                            | 0000   |
| SAMPLE/PRELOAD | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> and outputs <sup>(1)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | 0001   |
| DEVICE_ID      | Loads the JTAG ID register (JIDR) with the vendor ID code and places the register between TDI and TDO.                                                                                                                                                                                                      | 0010   |
| HIGHZ          | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state.                                                                                                                                                                                                   | 0011   |
| RESERVED       |                                                                                                                                                                                                                                                                                                             | 0100   |
| RESERVED       | Several combinations are reserved. Do not use codes other than those                                                                                                                                                                                                                                        | 0101   |
| RESERVED       | identified for EXTEST, SAMPLE/PRELOAD, DEVICE_ID, HIGHZ, CLAMP,<br>VALIDATE and BYPASS instructions.                                                                                                                                                                                                        | 0110   |
| RESERVED       |                                                                                                                                                                                                                                                                                                             | 0111   |
| CLAMP          | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the bypass register (BYR) between TDI and TDO.                                                                                                                                                                         | 1000   |
| RESERVED       |                                                                                                                                                                                                                                                                                                             | 1001   |
| RESERVED       |                                                                                                                                                                                                                                                                                                             | 1010   |
| RESERVED       | Same as above.                                                                                                                                                                                                                                                                                              | 1011   |
| RESERVED       |                                                                                                                                                                                                                                                                                                             | 1100   |
| VALIDATE       | Automatically loaded into the instruction register whenever the TAP controller passes through the CAPTURE-IR state. The lower two bits '01' are mand ated by the IEEE std. 1149.1 specification.                                                                                                            | 1101   |
| RESERVED       | Same as above.                                                                                                                                                                                                                                                                                              | 1110   |
| BYPASS         | The BYPASS instruction is used to truncate the boundary scan register as a single bit in length.                                                                                                                                                                                                            | 1111   |

15301 tbl 04

#### NOTES:

1. Device outputs = All device outputs except TDO.

2. Device inputs = All device inputs except TDI, TMS, and TRST.

# IDT71V35761, 128K x 36, 3.3V Synchronous SRAMs with 3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect

## **Ordering Information**



\*Commercial temperature range only \*\* JTAG (SA version) is not available with 100 pin TQFP package.

**Commercial and Industrial Temperature Ranges** 

5301 drw 13

# **Package Information**

100-Pin Thin Quad Plastic Flatpack (TQFP)
119 Ball Grid Array (BGA)
165 Fine Pitch Ball Grid Array (fBGA)
Information available on the IDT website

#### **Datasheet Document History**

| 12/31/99 |                     | Created new datasheet from 71v3576 and 71v3578 datasheet.                                    |
|----------|---------------------|----------------------------------------------------------------------------------------------|
|          | Pg. 1, 4, 8, 11, 19 | Added industrial temperature range offering from 166MHz and 183MHz                           |
| 04/04/00 | Pg. 18              | Added 100 pin TQFP package Diagram Outline                                                   |
|          | Pg. 4               | Add BGA capacitance table; Add industrial temperature to table; Insert note to Absolute      |
|          |                     | Max Rating and Recommended Operating Temperature tables                                      |
| 06/01/00 |                     | Add new package diagram outline, 13 x 15mm 165fBGA                                           |
|          | Pg. 20              | Correct BG119 Package Diagram Outline                                                        |
| 07/15/00 | Pg. 7               | Add note reference to BG119 pinout                                                           |
|          | Pg. 8               | Add DNU reference note to BQ165 pinout                                                       |
|          | Pg. 20              | Update BG119 Package Diagram Outline Dimensions                                              |
| 10/25/00 |                     | Remove Preliminary status                                                                    |
|          | Pg. 8               | Add reference note to N5 on the BQ165 pinout, reserved for JTAG TRST                         |
| 04/22/03 | Pg.4                | Updated 165 BGA table information from TBD to 7                                              |
| 06/30/03 | Pg. 1,2,3,5-9       | Updated datasheet with JTAG information                                                      |
|          | Pg. 5-8             | Removed note for NC pins (38,39(PF package); L4, U4 (BG package) H2, N7 (BQ package))        |
|          |                     | requiring NC or connection to Vss.                                                           |
|          | Pg. 19,20           | Added two pages of JTAG Specification, AC Electrical, Definitions and Instructions           |
|          | Pg. 21-23           | Removed old package information from the datasheet                                           |
|          | Pg. 24              | Updated ordering information with JTAG and Y stepping information. Added information         |
|          |                     | regarding packages available IDT website.                                                    |
| 03/02/09 | Pg. 21              | Removed "IDT" from orderable part number                                                     |
| 06/01/10 | Pg. 1-21            | Added "Restricted hazardous substance device" to the ordering information.                   |
|          | _ / .               | Removed IDT71V35781S/SA from datasheet.                                                      |
| 08/01/14 | Pg. 1-3             | Moved the FBD, the pin description and pin definition tables to pages 1 - 3 respectively to  |
|          | 5 00                | align the datasheet reading flow to that of our other established datasheets                 |
|          | Pg. 20              | In the Ordering Information, Tape & Reel added & RoHS designation changed to Green           |
| 11/06/14 | Pg. 1               | Removed "Y" stepping from the datasheet part number. Changed DS Device to<br>IDT71V35761S/SA |
|          | Pg. 1               | In Features: Added text: "Green parts available, see ordering information"                   |
|          | Pg. 2               | In Description: Clarified text in last paragraph                                             |
|          | Pg. 3               | Removed device 71V35781 in the Pin Definitions Table                                         |
|          | Pg. 21              | Removed stepping from Ordering Information                                                   |
|          | Pg. 22              | Updated sramhelp contact information                                                         |
|          |                     |                                                                                              |



**CORPORATE HEADQUARTERS** 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: sramhelp@idt.com 408-284-4532

The IDT logo is a registered trademark of Integrated Device Technology, Inc.