Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 3.3 VOLT CMOS SyncBiFIFO™ WITH BUS-MATCHING 4.096 x 36 x 2 IDT72V3664 # **FEATURES** - Memory storage capacity: - IDT72V3664 4,096 x 36 x 2 - Clock frequencies up to 100 MHz (6.5ns access time) - Two independent clocked FIFOs buffering data in opposite directions - Select IDT Standard timing (using EFA, EFB, FFA, and FFB flags functions) or First Word Fall Through Timing (using ORA, ORB, IRA, and IRB flag functions) - Programmable Almost-Empty and Almost-Full flags; each has five default offsets (8, 16, 64, 256 and 1,024) - Serial or parallel programming of partial flags - Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits (byte) - . Big- or Little-Endian format for word and byte bus sizes - Retransmit Capability - Master Reset clears data and configures FIFO, Partial Reset clears data but retains configuration settings - Mailbox bypass registers for each FIFO - Free-running CLKA and CLKB may be asynchronous or coincident (simultaneous reading and writing of data on a single clock edge is permitted) - Auto power down minimizes power dissipation - Available in space saving 128-pin Thin Quad Flatpack (TQFP) - Pin and functionally compatible version of the 5V operating IDT723664 - Industrial temperature range (-40°C to +85°C) is available - Green parts available, see ordering information # **FUNCTIONAL BLOCK DIAGRAM** IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc. COMMERCIAL TEMPERATURE RANGE **JUNE 2016** # **DESCRIPTION** The IDT72V3664 are pin and functionally compatible versions of the IDT723664, designed to run off a 3.3V supply for exceptionally low-power consumption. These devices are monolithic, high-speed, low-power, CMOS bidirectional synchronous (clocked) FIFO memory which supports clock frequencies up to 100 MHz and has read access times as fast as 6.5ns. Two independent 4,096 x 36 dual-port SRAM FIFOs on board each chip buffer data in opposite directions. FIFO data on Port B can be input and output in 36-bit, 18-bit, or 9-bit formats with a choice of Big-or Little-Endian configurations. These devices are a synchronous (clocked) FIFO, meaning each port employs a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for # PIN CONFIGURATION TQFP (PK128, order code: PF) TOP VIEW each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control. Communication between each port may bypass the FIFOs via two mailbox registers. The mailbox registers' width matches the selected Port B bus width. Each Mailbox register has a flag ( $\overline{\text{MBF1}}$ and $\overline{\text{MBF2}}$ ) to signal when new mail has been stored. Two kinds of reset are available on these FIFOs: Master Reset and Partial Reset. Master Reset initializes the read and write pointers to the first location of the memory array, configures the FIFO for Big- or Little-Endian byte arrangement and selects serial flag programming, parallel flag programming, or one of five possible default flag offset settings, 8, 16, 64, 256 or 1,024. There are two Master Reset pins, $\overline{MRS1}$ and $\overline{MRS2}$ . Partial Reset also sets the read and write pointers to the first location of the memory. Unlike Master Reset, any settings existing prior to Partial Reset (i.e., programming method and partial flag default offsets) are retained. Partial Reset is useful since it permits flushing of the FIFO memory without changing any configuration settings. Each FIFO has its own, independent Partial Reset pin, PRS1 and PRS2. Both FIFO's have Retramsmit capability, when a Retransmit is performed on a respective FIFO only the read pointer is reset to the first memory location. A Retransmit is performed by using the Retransmit Mode, RTM pin in conjunction with the Retransmit pins $\overline{RT1}$ or $\overline{RT2}$ , for each respective FIFO. Note that the two Retransmit pins $\overline{RT1}$ and $\overline{RT2}$ are muxed with the Partial Reset pins. These devices have two modes of operation: In the *IDT Standard mode*, the first word written to an empty FIFO is deposited into the memory array. A read operation is required to access that word (along with all other words residing in memory). In the *First Word Fall Through mode* (FWFT), the first word written to an empty FIFO appears automatically on the outputs, no read operation required (Nevertheless, accessing subsequent words does necessitate a formal read request). The state of the BE/FWFT pin during Master Reset determines the mode in use. These devices have two modes of operation: In the *IDT Standard mode*, the first word written to an empty FIFO is deposited into the memory array. A read operation is required to access that word (along with all other words residing in memory). In the *First Word Fall Through mode* (FWFT), the first longword (36-bit wide) written to an empty FIFO appears automatically on the outputs, no read operation is required (Nevertheless, accessing subsequent words does necessitate a formal read request). The state of the BE/ $\overline{FWFT}$ pin during FIFO operation determines the mode in use. Each FIFO has a combined Empty/Output Ready Flag ( $\overline{EFA}$ /ORA and $\overline{EFB}$ /ORB) and a combined Full/Input Ready Flag ( $\overline{FFA}$ /IRA and $\overline{FFB}$ /IRB). The $\overline{EF}$ and $\overline{FF}$ functions are selected in the IDT Standard mode. $\overline{EF}$ indicates whether or not the FIFO memory is empty. $\overline{FF}$ shows whether the memory is full or not. The IR and OR functions are selected in the First Word Fall Through mode. IR indicates whether or not the FIFO has available memory locations. OR shows whether the FIFO has data available for reading or not. It marks the presence of valid data on the outputs. Each FIFO has a programmable Almost-Empty flag ( $\overline{AEA}$ and $\overline{AEB}$ ) and a programmable Almost-Full flag ( $\overline{AFA}$ and $\overline{AFB}$ ). $\overline{AEA}$ and $\overline{AEB}$ indicate when a selected number of words remain in the FIFO memory. $\overline{AFA}$ and $\overline{AFB}$ indicate when the FIFO contains more than a selected number of words FFA/IRA, FFB/IRB, AFA and AFB are two-stage synchronized to the port clock that writes data into its array. EFA/ORA, EFB/ORB, AEA and AEB are two-stage synchronized to the port clock that reads data from its array. Programmable offsets for AEA, AEB, AFA and AFB are loaded in parallel using Port A or in serial via the SD input. Five default offset settings are also provided. The AEA and AEB threshold can be set at 8, 16, 64, 256 or 1,024 locations from the empty boundary and the AFA and AFB threshold can be set at 8, 16, 64, 256 or 1,024 locations from the full boundary. All these choices are made using the FS0, FS1 and FS2 inputs during Master Reset. Interspersed Parity can also be selected during a Master Reset of the FIFO. If Interspersed Parity is selected then during parallel programming of the flag offset values, the device will ignore data line A8. If Non-Interspersed Parity is selected then data line A8 will become a valid bit. Two or more devices may be used in parallel to create wider data paths. If, at any time, the FIFO is not actively performing a function, the chip will automatically power down. During the power down state, supply current consumption (ICC) is at a minimum. Initiating any operation (by activating control inputs) will immediately take the device out of the power down state. The IDT72V3664 are characterized for operation from 0°C to 70°C. Industrial temperature range (-40°C to +85°C) is available. They are fabricated using high speed, submicron CMOS technology. # **PIN DESCRIPTIONS** | Symbol | Name | I/O | Description | |-------------------|----------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A35 | Port A Data | I/O | 36-bit bidirectional data port for side A. | | ĀĒĀ | Port A Almost-<br>Empty Flag | 0 | Programmable Almost-Empty flag synchronized to CLKA. It is LOW when the number of words in FIFO2 is less than or equal to the value in the Almost-Empty A Offset register, X2. | | ĀĒB | Port B Almost-<br>Empty Flag | 0 | Programmable Almost-Empty flag synchronized to CLKB. It is LOW when the number of words in FIFO1 is less than or equal to the value in the Almost-Empty B Offset register, X1. | | ĀFĀ | Port A Almost-<br>Full Flag | 0 | Programmable Almost-Full flag synchronized to CLKA. It is LOW when the number of empty locations in FIFO1 is less than or equal to the value in the Almost-Full A Offset register, Y1. | | ĀFB | Port B Almost-<br>Full Flag | 0 | Programmable Almost-Full flag synchronized to CLKB. It is LOW when the number of empty locations in FIFO2 is less than or equal to the value in the Almost-Full B Offset register, Y2. | | B0-B35 | Port A Data | I/O | 36-bit bidirectional data port for side B. | | BE/FWFT | Big-Endian/<br>FirstWord<br>Fall Through<br>Select | I | This is a dual purpose pin. During Master Reset, a HIGH on BE will select Big Endian operation. In this case, depending on the bus size, the most significant byte or word on Port A is read from Port B first (A-to-B data flow) or written to Port B first (B-to-A data flow). A LOW on BE will select Little-Endian operation. In this case, the least significant byte or word on Port A is read from Port B first (for A-to-B data flow) or written to Port B first (B-to-A data flow). After Master Reset, this pin selects the timing mode. A HIGH on FWFT selects IDT Standard mode, a LOW selects First Word Fall Through mode. Once the timing mode has been selected, the level on FWFT must be static throughout device operation. | | BM <sup>(1)</sup> | Bus-Match Select<br>(Port B) | _ | A HIGH on this pin enables either byte or word bus width on Port B, depending on the state of SIZE. A LOW selects long word operation. BM works with SIZE and BE to select the bus size and endian arrangement for Port B. The level of BM must be static throughout device operation. | | CLKA | Port A Clock | I | CLKA is a continuous clock that synchronizes all data transfers through Port A and can be asynchronous or coincident to CLKB. FFA/IRA, EFA/ORA, AFA, and AEA are all synchronized to the LOW-to-HIGH transition of CLKA. | | CLKB | Port B Clock | - | CLKB is a continuous clock that synchronizes all data transfers through Port B and can be asynchronous or coincident to CLKA. FFB/IRB, EFB/ORB, AFB, and AEB are synchronized to the LOW-to-HIGH transition of CLKB. | | CSA | Port A Chip Select | I | CSA must be LOW to enable to LOW-to-HIGH transition of CLKA to read or write on Port A. The A0-A35 outputs are in the high-impedance state when CSA is HIGH. | | CSB | Port B Chip Select | I | CSB must be LOW to enable a LOW-to-HIGH transition of CLKB to read or write data on Port B. The B0-B35 outputs are in the high-impedance state when CSB is HIGH. | | EFA/ORA | Port A Empty/<br>Output Ready Flag | 0 | This is a dual function pin. In the IDT Standard mode, the EFA function is selected. EFA indicates whether or not the FIFO2 memory is empty. In the FWFT mode, the ORA function is selected. ORA indicates the presence of valid data on A0-A35 outputs, available for reading. EFA/ORA is synchronized to the LOW-to-HIGH transition of CLKA. | | EFB/ORB | Port B Empty/<br>Output Ready Flag | 0 | This is a dual function pin. In the IDT Standard mode, the EFB function is selected. EFB indicates whether or not the FIFO1 memory is empty. In the FWFT mode, the ORB function is selected. ORB indicates the presence of valid data on the B0-B35 outputs, available for reading. EFB/ORB is synchronized to the LOW-to-HIGH transition of CLKB. | | ENA | Port A Enable | I | ENA must be HIGH to enable a LOW-to-HIGH transition of CLKA to read or write data on Port A. | | ENB | Port B Enable | I | ENB must be HIGH to enable a LOW-to-HIGH transition of CLKB to read or write data on Port B. | | FFA/IRA | Port A Full/<br>Input Ready Flag | 0 | This is a dual function pin. In the IDT Standard mode, the FFA function is selected. FFA indicates whether or not the FIFO1 memory is full. In the FWFT mode, the IRA function is selected. IRA indicates whether or not there is space available for writing to the FIFO1 memory. FFA/IRA is synchronized to the LOW-to-HIGH transition of CLKA. | | FFB/IRB | Port B Full/<br>Input Ready Flag | 0 | This is a dual function pin. In the IDT Standard mode, the FFB function is selected. FFB indicates whether or not the FIFO2 memory is full. In the FWFT mode, the IRB function is selected. IRB indicates whether or not there is space available for writing to the FIFO2 memory. FFB/IRB is synchronized to the LOW-to-HIGH transition of CLKB. | # PIN DESCRIPTIONS (CONTINUED) | Symbol | Name | I/O | Description | |---------------------|-----------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FS0/SD | Flag Offset Select 0/<br>Serial Data | I | FS1/SEN and FS0/SD are dual-purpose inputs used for flag offset register programming. During Master Reset, FS1/SEN and FS0/SD, together with FS2, select the flag offset programming method Three offset register programming methods are available: automatically load one of five preset values (8, 16, 64, 256 or 1,024), parallel load from Port A, and serial load. | | FS1/SEN | Flag Offset Select 1/<br>Serial Enable, | I | When serial load is selected for flag offset register programming, FS1/SEN is used as an enable | | FS2 <sup>(1)</sup> | Flag Offset Select 2 | I | synchronous to the LOW-to-HIGH transition of CLKA. When FS1/SEN is LOW, a rising edge on CLKA load the bit present on FS0/SD into the X and Y registers. The number of bit writes required to program the offset registers is 48 for the IDT72V3664. The first bit write stores the Y-register (Y1) MSB and the last bit write stores the X-register (X2) LSB. | | MBA | Port A Mailbox<br>Select | I | A HIGH level on MBA chooses a mailbox register for a Port A read or write operation. When the A0-A35 outputs are active, a HIGH level on MBA selects data from the mail2 register for output and a LOW level selects FIFO2 output register data for output. | | MBB | Port B Mailbox<br>Select | I | A HIGH level on MBB chooses a mailbox register for a Port B read or write operation. When the B0-B35 outputs are active, a HIGH level on MBB selects data from the mail 1 register for output and a LOW level selects FIFO1 output register data for output. | | MBF1 | Mail1 Register<br>Flag | 0 | MBF1 is set LOW by a LOW-to-HIGH transition of CLKA that writes data to the mail1 register. Writes to the mail1 register are inhibited while MBF1 is LOW. MBF1 is set HIGH by a LOW-to-HIGH transition of CLKB when a Port B read is selected and MBB is HIGH. MBF1 is set HIGH following either a Master or Partial Reset of FIFO1. | | MBF2 | Mail2 Register<br>Flag | 0 | MBF2 is set LOW by a LOW-to-HIGH transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while MBF2 is LOW. MBF2 is set HIGH by a LOW-to-HIGH transition of CLKA when a Port A read is selected and MBA is HIGH. MBF2 is set HIGH following either a Master or Partial Reset of FIFO2. | | MRS1 | FIFO1 Master<br>Reset | l | A LOW on this pin initializes the FIFO1 read and write pointers to the first location of memory and sets the Port B output register to all zeroes. A LOW-to-HIGH transition on MRS1 selects the programming method (serial or parallel) and one of five programmable flag default offsets for FIFO1 and FIFO2. It also configures Port B for bus size and endian arrangement. Four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while MRS1 is LOW. | | MRS2 | FIFO2 Master<br>Reset | _ | A LOW on this pin initializes the FIFO2 read and write pointers to the first location of memory and sets the Port A output register to all zeroes. A LOW-to-HIGH transition on MRS2, toggled simultaneously with MRS1, selects the programming method (serial or parallel) and one of the programmable flag default offsets for FIFO2. Four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while MRS2 is LOW. | | PRS1/<br>RT1 | Partial Reset/<br>Retransmit FIFO1 | | This pin is muxed for both Partial Reset and Retransmit operations, it is used in conjunction with the RTM pin. If RTM is in a LOW condition, a LOW on this pin performs a Partial Reset on FIFO1 and initializes the FIFO1 read and write pointers to the first location of memory and sets the Port B output register to all zeroes. During Partial Reset, the currently selected bus size, endian arrangement, programming method (serial or parallel), and programmable flag settings are all retained. If RTM is HIGH, a LOW on this pin performs a Retransmit and initializes the FIFO1 read pointer only to the first memory location. | | PRS2/<br>RT2 | Partial Reset/<br>Retransmit FIFO2 | I | This pin is muxed for both Partial Reset and Retransmit operations, it is used in conjunction with the RTM pin. If RTM is in a LOW condition, a LOW on this pin performs a Partial Reset on FIFO2 and initializes the FIFO2 read and write selected bus size, endian arrangement, programming method (serial or parallel), and programmable flag settings are all retained. If RTM is HIGH, a LOW on this pin performs a Retransmit and initializes the FIFO2 read pointer only to the first memory location. | | RTM | RetransmitMode | I | This pin is used in conjunction with the $\overline{\text{RT1}}$ and $\overline{\text{RT2}}$ pins. When RTM is HIGH a Retransmit is performed on FIFO1 or FIFO2 respectively. | | SIZE <sup>(1)</sup> | Bus Size Select | I | A HIGH on this pin when BM is HIGH selects byte bus (9-bit) size on Port B. A LOW on this pin when BM is HIGH selects word (18-bit) bus size. SIZE works with BM and BE to select the bus size and endian arrangement for Port B. The level of SIZE must be static throughout device operation | # NOTE: 1. FS2, BM and SIZE inputs are not TTL compatible. These inputs should be tied to GND or Vcc. # PIN DESCRIPTIONS (CONTINUED) | Symbol | Name | I/O | Description | |--------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | W/RA | Port-A Write/<br>Read Select | I | A HIGH selects a write operation and a LOW selects a read operation on Port A for a LOW-to-HIGH transition of CLKA. The A0-A35 outputs are in the HIGH impedance state when W/RA is HIGH. | | W/RB | Port-B Write/<br>Read Select | I | A LOW selects a write operation and a HIGH selects a read operation on Port B for a LOW-to-HIGH transition of CLKB. The B0-B35 outputs are in the HIGH impedance state when $\overline{W}/RB$ is LOW. | # ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)<sup>(1)</sup> | Symbol | Rating | Commercial | Unit | |-------------------|---------------------------------------------|-----------------|------| | Vcc | Supply Voltage Range | -0.5 to +4.6 | V | | VI <sup>(2)</sup> | Input Voltage Range | -0.5 to Vcc+0.5 | V | | Vo <sup>(2)</sup> | Output Voltage Range | -0.5 to Vcc+0.5 | V | | lık | Input Clamp Current (VI < 0 or VI > VCC) | ±20 | mA | | Іок | Output Clamp Current (Vo = < 0 or Vo > Vcc) | ±50 | mA | | Iout | Continuous Output Current (Vo = 0 to Vcc) | ±50 | mA | | Icc | Continuous Current Through VCC or GND | ±400 | mA | | Tstg | Storage Temperature Range | -65 to 150 | °C | #### NOTES: # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|---------------------------|------|------|---------|------| | Vcc <sup>(1)</sup> | Supply Voltage for 10ns | 3.15 | 3.3 | 3.45 | V | | Vcc | Supply Voltage for 15ns | 3.0 | 3.3 | 3.6 | ٧ | | VIH | High-Level Input Voltage | 2 | ı | Vcc+0.5 | ٧ | | VIL | Low-Level Input Voltage | 1 | - | 0.8 | V | | Іон | High-Level Output Current | _ | _ | -4 | mA | | loL | Low-Level Output Current | _ | _ | 8 | mA | | TA | Operating Temperature | 0 | _ | 70 | °C | #### NOTE: # ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted) | | | | | IDT72V3664<br>Commercial<br>tCLK = 10, 15 ns <sup>(2)</sup> | | | | |---------------------|--------------------------------------------|-------------|-------------------------|-------------------------------------------------------------|---------|------|------| | Symbol | Parameter | | Test Conditions | Min. | Тур.(1) | Max. | Unit | | Vон | Output Logic "1" Voltage | Vcc = 3.0V, | Iон = –4 mA | 2.4 | _ | _ | V | | VoL | Output Logic "0" Voltage | Vcc = 3.0V, | IoL = 8 mA | _ | _ | 0.5 | V | | ILI | Input Leakage Current (Any Input) | Vcc = 3.6V, | VI = Vcc or 0 | _ | _ | ±10 | μA | | ILO | Output Leakage Current | Vcc = 3.6V, | Vo = Vcc or 0 | _ | _ | ±10 | μΑ | | ICC2 <sup>(3)</sup> | Standby Current (with CLKA & CLKB running) | Vcc = 3.6V, | VI = VCC - 0.2V or 0V | _ | _ | 5 | mA | | ICC3 <sup>(3)</sup> | Standby Current (no clocks running) | Vcc = 3.6V, | VI = Vcc -0.2V or 0V | _ | _ | 1 | mA | | CIN <sup>(4)</sup> | Input Capacitance | VI = 0, | f = 1 MHz | _ | 4 | _ | pF | | Cout <sup>(4)</sup> | Output Capacitance | Vo = 0, | f = 1 MHZ | _ | 8 | _ | pF | - 1. All typical values are at Vcc = 3.3V, TA = 25°C. - 2. Commercial-10ns speed grade only: Vcc = 3.3V $\pm$ 0.15V, TA = 0° to +70°; JEDEC JESD8-A compliant. - 3. For additional lcc information, see Figure 1, Typical Characteristics: Supply Current (Icc) vs. Clock Frequency (fs). - 4. Characterized values, not currently tested. <sup>1.</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>2.</sup> The input and output voltage ratings may be exceeded provided the input and output current ratings are observed. <sup>1.</sup> For 10ns speed grade: Vcc = 3.3V $\pm$ 0.15V, JEDEC JESD8-A compliant #### DETERMINING ACTIVE CURRENT CONSUMPTION AND POWER DISSIPATION The ICC(f) current for the graph in Figure 1 was taken while simultaneously reading and writing a FIFO on the IDT72V3664 with CLKA and CLKB set to fs. All data inputs and data outputs change state during each clock cycle to consume the highest supply current. Data outputs were disconnected to normalize the graph to a zero capacitance load. Once the capacitance load per data-output channel and the number of these device's inputs driven by TTL HIGH levels are known, the power dissipation can be calculated with the equation below. # **CALCULATING POWER DISSIPATION** With ICC(f) taken from Figure 1, the maximum power dissipation (PT) of these FIFOs may be calculated by: $$PT = VCC \times ICC(f) + \sum_{N} (CL \times VCC^{2} \times fo)$$ where: N = number of used outputs (36-bit (long word), 18-bit (word) or 9-bit (byte) bus size) CL = output capacitance load fo = switching frequency of an output Figure 1. Typical Characteristics: Supply Current (Icc) vs. Clock Frequency (fs) # TIMING REQUIREMENTS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE (For 10ns speed grade only: $Vcc = 3.3V \pm 0.15V$ ; $TA = 0^{\circ} C$ to $+70^{\circ} C$ ; JEDEC JESD8-A compliant) | | | IDT72V3 | 664L10 <sup>(1)</sup> | IDT72V3 | 3664L15 | | |-------------|-------------------------------------------------------------------------------------------|---------|-----------------------|---------|---------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | fs | Clock Frequency, CLKA or CLKB | _ | 100 | _ | 66.7 | MHz | | tclk | Clock Cycle Time, CLKA or CLKB | 10 | _ | 15 | _ | ns | | tCLKH | Pulse Duration, CLKA or CLKB HIGH | 4.5 | _ | 6 | _ | ns | | tCLKL | Pulse Duration, CLKA and CLKB LOW | 4.5 | _ | 6 | _ | ns | | tos | Setup Time, A0-A35 before CLKA↑ and B0-B35 before CLKB↑ | 3 | _ | 4 | _ | ns | | tENS1 | Setup Time, CSA and W/RA before CLKA1; CSB and W/RB before CLKB1 | 4 | _ | 4.5 | _ | ns | | tENS2 | Setup Time, ENA, and MBA before CLKA <sup>↑</sup> ; ENB, and MBB before CLKB <sup>↑</sup> | 3 | _ | 4.5 | _ | ns | | trsts | Setup Time, MRS1, MRS2, PRS1, or PRS2 LOW before CLKA↑ or CLKB↑(2) | 5 | _ | 5 | _ | ns | | tFSS | Setup Time, FS0, FS1, FS2 before MRS1 and MRS2 HIGH | 7.5 | _ | 7.5 | _ | ns | | tBES | Setup Time, BE/FWFT before MRS1 and MRS2 HIGH | 7.5 | _ | 7.5 | _ | ns | | tsds | Setup Time, FS0/SD before CLKA↑ | 3 | _ | 4 | – | ns | | tsens | Setup Time, FS1/SEN before CLKA↑ | 3 | _ | 4 | _ | ns | | trws | Setup Time, BE/FWFT before CLKA↑ | 0 | _ | 0 | _ | ns | | trtms | Setup Time, RTM before RT1; RTM before RT2 | 5 | _ | 5 | _ | ns | | tDH . | Hold Time, A0-A35 after CLKA↑ and B0-B35 after CLKB↑ | 0.5 | _ | 1 | _ | ns | | tenh | Hold Time, CSA, W/RA, ENA, and MBA after CLKA↑; CSB, W/RB, ENB, and MBB after CLKB↑ | 0.5 | _ | 1 | _ | ns | | trsth | Hold Time, MRS1, MRS2, PRS1 or PRS2 LOW after CLKA↑ or CLKB↑(2) | 4 | _ | 4 | _ | ns | | tFSH | Hold Time, FS0, FS1, FS2 after MRS1 and MRS2 HIGH | 2 | _ | 2 | _ | ns | | tBEH | Hold Time, BE/FWFT after MRS1 and MRS2 HIGH | 2 | _ | 2 | _ | ns | | tSDH | Hold Time, FS0/SD after CLKA↑ | 0.5 | _ | 1 | _ | ns | | tsenh | Hold Time, FS1/SEN HIGH after CLKA↑ | 0.5 | _ | 1 | _ | ns | | tsph | Hold Time, FS1/SEN HIGH after MRS1 and MRS2 HIGH | 2 | _ | 2 | _ | ns | | trtmh | Hold Time, RTM after RT1; RTM after RT2 | 5 | _ | 5 | _ | ns | | tskew1(3) | Skew Time between CLKA Tand CLKB Tfor EFA/ORA, EFB/ORB, FFA/IRA, and FFB/IRB | 5 | _ | 7.5 | _ | ns | | tskew2(3,4) | Skew Time between CLKA T and CLKB T for AEA, AEB, AFA, and AFB | 12 | _ | 12 | | ns | - 1. For 10ns speed grade: Vcc = 3.3V $\pm$ 0.15V; TA = 0 $^{\circ}$ to +70 $^{\circ}$ . - 2. Requirement to count the clock edge as one of at least four needed to reset a FIFO. - 3. Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle. - 4. Design simulated, not tested. # SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, CL = 30pF (For 10ns speed grade only: $Vcc = 3.3V \pm 0.15V$ ; $TA = 0^{\circ} C$ to $+70^{\circ} C$ ; JEDEC JESD8-A compliant) | | | IDT72V3 | 664L10 <sup>(1)</sup> | IDT72V | 3664L15 | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|--------|---------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | tA | Access Time, CLKA↑ to A0-A35 and CLKB↑ to B0-B35 | 2 | 6.5 | 2 | 10 | ns | | | twff | Propagation Delay Time, CLKA↑ to FFA/IRA and CLKB↑ to FFB/IRB | 2 | 6.5 | 2 | 8 | ns | | | tref | Propagation Delay Time, CLKA↑ to EFA/ORA and CLKB↑ to EFB/ORB | 1 | 6.5 | 1 | 8 | ns | | | tPAE | Propagation Delay Time, CLKA↑ to ĀEĀ and CLKB↑ to ĀEB | 1 | 6.5 | 1 | 8 | ns | | | tPAF | Propagation Delay Time, CLKA↑ to ĀFĀ and CLKB↑ to ĀFB | 1 | 6.5 | 1 | 8 | ns | | | tPMF | Propagation Delay Time, CLKA↑ to MBF1 LOW or MBF2 HIGH and CLKB↑ to MBF2 LOW or MBF1 HIGH | 0 | 6.5 | 0 | 8 | ns | | | tpmr | Propagation Delay Time, CLKA <sup>↑</sup> to B0-B35 <sup>(2)</sup> and CLKB <sup>↑</sup> to A0-A35 <sup>(3)</sup> | 3 | 8 | 2 | 10 | ns | | | tmdv | Propagation Delay Time, MBA to A0-A35 valid and MBB to B0-B35 valid | 3 | 6.5 | 2 | 10 | ns | | | trsf | Propagation Delay Time, MRS1 or PRS1 LOW to AEB LOW, AFA HIGH, and MBF1 HIGH and MRS2 or PRS2 LOW to AEA LOW, AFB HIGH, and MBF2 HIGH | 1 | 10 | 1 | 15 | ns | | | tEN | Enable Time, CSA or W/RA LOW to A0-A35 Active and CSB LOW and W/RB HIGH to B0-B35 Active | 2 | 6 | 2 | 10 | ns | | | tois | Disable Time, $\overline{\text{CSA}}$ or W/ $\overline{\text{RA}}$ HIGH to A0-A35 at high impedance and $\overline{\text{CSB}}$ HIGH or $\overline{\text{W}}$ /RB LOW to B0-B35 at high impedance | 1 | 6 | 1 | 8 | ns | | - 1. For 10ns speed grade: Vcc = 3.3V $\pm$ 0.15V; TA = 0 $^{\circ}$ to +70 $^{\circ}$ . - 2. Writing data to the mail1 register when the B0-B35 outputs are active and MBB is HIGH. - 3. Writing data to the mail2 register when the A0-A35 outputs are active and MBA is HIGH. # SIGNAL DESCRIPTION # MASTER RESET (MRS1, MRS2) After power up, a Master Reset operation must be performed by providing a LOW pulse to $\overline{\text{MRS1}}$ and $\overline{\text{MRS2}}$ simultaneously. Afterwards, each of the two FIFO memories of the IDT72V3664 undergoes a complete reset by taking its associated Master Reset ( $\overline{\text{MRS1}}$ , $\overline{\text{MRS2}}$ ) input LOW for at least four Port A Clock (CLKA) and four Port B Clock (CLKB) LOW-to-HIGH transitions. The Master Reset inputs can switch asynchronously to the clocks. A Master Reset initializes the associated write and read pointers to the first location of the memory and forces the Full/Input Ready flag ( $\overline{\text{FFA}}$ /IRA, $\overline{\text{FFB}}$ /IRB) LOW, the Empty/Output Ready flag ( $\overline{\text{EFA}}$ /ORA, $\overline{\text{EFB}}$ /ORB) LOW, the Almost-Empty flag ( $\overline{\text{AEA}}$ , $\overline{\text{AEB}}$ ) LOW and forces the Almost-Full flag ( $\overline{\text{AFA}}$ , $\overline{\text{AFB}}$ ) HIGH. A Master Reset also forces the associated Mailbox Flag ( $\overline{\text{MBF1}}$ , $\overline{\text{MFB2}}$ ) of the parallel mailbox register HIGH. After a Master Reset, the FIFO's Full/Input Ready flag is set HIGH after two write clock cycles. Then the FIFO is ready to be written to. A LOW-to-HIGH transition on the FIFO1 Master Reset (MRS1) input latches the values of the Big-Endian (BE) input for determining the order by which bytes are transferred through Port B. It also latches the values of the Flag Select (FS0, FS1 and FS2) inputs for choosing the Almost-Full and Almost-Empty offset programming method. A LOW-to-HIGH transition on the FIFO2 Master Reset ( $\overline{MRS2}$ ) clears the Flag Offset Registers of FIFO2 (X2, Y2). ALOW-to-HIGH transition on the FIFO2 Master Reset ( $\overline{MRS2}$ ) together with the FIFO1 Master Reset ( $\overline{MRS1}$ ) input latches the value of the Big-Endian (BE) input for Port B and also latches the values of the Flag Select (FS0, FS1 and FS2) inputs for choosing the Almost-Full and Almost-Empty offset programming method. (For details see Table 1, Flag Programming, and the Programming the Almost-Empty and Almost-Full Flags section). The relevant FIFO Master Reset timing diagram can be found in Figure 3. # PARTIAL RESET (PRS1, PRS2) Each of the two FIFO memories of these devices undergoes a limited reset by taking its associated Partial Reset ( $\overline{PRS1}$ , $\overline{PRS2}$ ) input LOW for at least four Port A Clock (CLKA) and four Port B Clock (CLKB) LOW-to-HIGH transitions. The Partial Reset inputs can switch asynchronously to the clocks. A Partial Reset initializes the internal read and write pointers and forces the Full/Input Ready flag ( $\overline{FFA}$ /IRA, $\overline{FFB}$ /IRB) LOW, the Empty/Output Ready flag ( $\overline{EFA}$ /ORA, $\overline{EFB}$ /ORB) LOW, the Almost-Empty flag ( $\overline{AEA}$ , $\overline{AEB}$ ) LOW, and the Almost-Full flag ( $\overline{AFA}$ , $\overline{AFB}$ ) HIGH. A Partial Reset also forces the Mailbox Flag ( $\overline{MBF1}$ , $\overline{MBF2}$ ) of the parallel mailbox register HIGH. After a Partial Reset, the FIFO's Full/Input Ready flag is set HIGH after two write clock cycles. Then the FIFO is ready to be written to. Whatever flag offsets, programming method (parallel or serial), and timing mode (FWFT or IDT Standard mode) are currently selected at the time a Partial Reset is initiated, those settings will be remain unchanged upon completion of the reset operation. A Partial Reset may be useful in the case where reprogramming a FIFO following a Master Reset would be inconvenient. See Figure 4 for the Partial Reset timing diagram. ### RETRANSMIT (RT1, RT2) The FIFO1 memory of these devices undergoes a Retransmit by taking its associated Retransmit ( $\overline{RT1}$ ) input LOW for at least four Port A Clock (CLKA) and four Port B Clock (CLKB) LOW-to-HIGH transitions. The Retransmit initializes the read pointer of FIFO1 to the first memory location. The FIFO2 memory undergoes a Retransmit by taking its associated Retransmit ( $\overline{RT2}$ ) input LOW for at least four Port A Clock (CLKA) and four Port C Clock (CLKC) LOW-to-HIGH transitions. The Retransmit initializes the read pointer of FIFO2 to the first memory location. The RTM pin must be HIGH during the time of Retransmit. Note that the $\overline{\text{RT1}}$ input is muxed with the $\overline{\text{PRS1}}$ input, the state of the RTM pin determining whether this pin performs a Retransmit or Partial Reset. Also, the $\overline{\text{RT2}}$ input is muxed with the $\overline{\text{PRS2}}$ input, the state of the RTM pin determining whether this pin performs a Retransmit or Partial Reset. # BIG-ENDIAN/FIRST WORD FALL THROUGH (BE/FWFT) #### - ENDIAN SELECTION This is a dual purpose pin. At the time of Master Reset, the BE select function is active, permitting a choice of Big or Little-Endian byte arrangement for data written to or read from Port B. This selection determines the order by which bytes (or words) of data are transferred through this port. For the following illustrations, assume that a byte (or word) bus size has been selected for Port B. (Note that when Port B is configured for a long word size, the Big-Endian function has no application and the BE input is a "don't care".) A HIGH on the BE/ $\overline{FWFT}$ input when the Master Reset ( $\overline{MRS1}$ , $\overline{MRS2}$ ) inputs go from LOW to HIGH will select a Big-Endian arrangement. When data is moving in the direction from Port A to Port B, the most significant byte (word) of the long word written to Port A will be read from Port B first; the least significant byte (word) of the long word written to Port A will be read from Port B last. When data is moving in the direction from Port B to Port A, the byte (word) written to Port B first will be read from Port A as the most significant byte (word) of the long word; the byte (word) written to Port B last will be read from Port A as the least significant byte (word) of the long word. A LOW on the BE/FWFT input when the Master Reset ( $\overline{MRS1}$ , $\overline{MRS2}$ ) inputs go from LOW to HIGH will select a Little-Endian arrangement. When data is moving in the direction from Port A to Port B, the least significant byte (word) of the long word written to Port A will be read from Port B first; the most significant byte (word) of the long word written to Port A will be read from Port B last. When data is moving in the direction from Port B to Port A, the byte (word) written to Port B first will be read from Port A as the least significant byte (word) of the long word; the byte (word) written to Port B last will be read from Port A as the most significant byte (word) of the long word. Refer to Figure 2 for an illustration of the BE function. See Figure 3 (Master Reset) for the Endian select timing diagram. #### - TIMING MODE SELECTION After Master Reset, the FWFT select function is active, permitting a choice between two possible timing modes: IDT Standard mode or First Word Fall Through (FWFT) mode. Once the Master Reset ( $\overline{MRS1}$ , $\overline{MRS2}$ ) input is HIGH, a HIGH on the BE/ $\overline{FWFT}$ input during the next LOW-to-HIGH transition of CLKA (for FIFO1) and CLKB (for FIFO2) will select IDT Standard mode. This mode uses the Empty Flag function ( $\overline{EFA}$ , $\overline{EFB}$ ) to indicate whether or not there are any words present in the FIFO memory. It uses the Full Flag function ( $\overline{FFA}$ , $\overline{FFB}$ ) to indicate whether or not the FIFO memory has any free space for writing. In IDT Standard mode, every word read from the FIFO, including the first, must be requested using a formal read operation. Once the Master Reset ( $\overline{MRS1}$ , $\overline{MRS2}$ ) input is HIGH, a LOW on the BE/ $\overline{FWFT}$ input during the next LOW-to-HIGH transition of CLKA (for FIFO1) and CLKB (for FIFO2) will select FWFT mode. This mode uses the Output Ready #### NOTE: 1. Either a HIGH or LOW can be applied to a "don't care" input with no change to the logical operation of the FIFO. Nevertheless, inputs that are temporarily "don't care" (along with unused inputs) must not be left open, rather they must be either HIGH or LOW. function (ORA, ORB) to indicate whether or not there is valid data at the data outputs (A0-A35 or B0-B35). It also uses the Input Ready function (IRA, IRB) to indicate whether or not the FIFO memory has any free space for writing. In the FWFT mode, the first word written to an empty FIFO goes directly to data outputs, no read request necessary. Subsequent words must be accessed by performing a formal read operation. Following Master Reset, the level applied to the BE/FWFT input to choose the desired timing mode must remain static throughout FIFO operation. Refer to Figure 3 (Master Reset) for a First Word Fall Through select timing diagram. #### PROGRAMMING THE ALMOST-EMPTY AND ALMOST-FULL FLAGS Four registers in the IDT72V3664 are used to hold the offset values for the Almost-Empty and Almost-Full flags. The Port B Almost-Empty flag ( $\overline{AEB}$ ) Offset register is labeled X1 and the Port A Almost-Empty flag ( $\overline{AEA}$ ) Offset register is labeled X2. The Port A Almost-Full flag ( $\overline{AFA}$ ) Offset register is labeled Y1 and the Port B Almost-Full flag ( $\overline{AFB}$ ) Offset register is labeled Y2. The index of each register name corresponds to its FIFO number. The offset registers can be loaded with preset values during the reset of a FIFO, programmed in parallel using the FIFO's Port A data inputs, or programmed in serial using the Serial Data (SD) input (see Table 1). FS0/SD, FS1/SEN and FS2 function the same way in both IDT Standard and FWFT modes. #### - PRESET VALUES To load a FIFO's Almost-Empty flag and Almost-Full flag Offset registers with one of the five preset values listed in Table 1, the flag select inputs must be HIGH or LOW during a master reset. For example, to load the preset value of 64 into X1 and Y1, FS0, FS1 and FS2 must be HIGH when FIFO1 reset ( $\overline{MRS1}$ ) returns HIGH. Flag-offset registers associated with FIFO2 are loaded with one of the preset values in the same way with FIFO2 Master Reset (MRS2), toggled simultaneously with FIFO1 Master Reset (MRS1). For relevant preset value loading timing diagram, see Figure 3. #### PARALLEL LOAD FROM PORT A To program the X1, X2, Y1, and Y2 registers from Port A, perform a Master Reset on both FIFOs simultaneously with FS2 HIGH or LOW, FS0 and FS1 LOW during the LOW-to-HIGH transition of MRS1 and MRS2. The state of FS2 at this point of reset will determine whether the parallel programming method has Interspersed Parity or Non-Interspersed Parity. Refer to Table 1 for Flag Programming Flag Offset setup . It is important to note that once parallel programming has been selected during a Master Reset by holding both FS0 & FS1 LOW, these inputs must remain LOW during all subsequent FIFO operation. They can only be toggled HIGH when future Master Resets are performed and other programming methods are desired. After this reset is complete, the first four writes to FIFO1 do not store data in RAM but load the Offset registers in the order Y1, X1, Y2, X2. For Non-Interspersed Parity mode the Port A data inputs used by the Offset registers are (A11-A0) for the IDT72V3664. For Interspersed Parity mode the Port A data inputs used by the Offset registers are (A12-A9, A7-A0) for the IDT72V3664. The highest numbered input is used as the most significant bit of the binary number in each case. Valid programming values for the registers range from 1 to 4,092 for the IDT72V3664. After all the offset registers are programmed from Port A, the Port B Full/Input Ready flag (FFB/IRB) is set HIGH, and both FIFOs begin normal operation. Refer to Figure 5 for a timing diagram illustration of parallel programming of the flag offset values. # TABLE 1 — FLAG PROGRAMMING | FS2 | FS1/SEN | FS0/SD | MRS1 | MRS2 | X1 AND Y1 REGISTERS(1) | X2 AND Y2 REGISTERS(2) | |-----|---------|--------|----------|------|--------------------------------------------------|---------------------------------------------------| | Н | Н | Н | 1 | Х | 64 | X | | Н | Н | Н | Х | 1 | X | 64 | | Н | Н | L | <b>↑</b> | Х | 16 | X | | Н | Н | L | Х | 1 | X | 16 | | Н | L | Н | <b>↑</b> | Х | 8 | X | | Н | L | Н | Х | 1 | X | 8 | | L | Н | Н | <b>↑</b> | Х | 256 | Х | | L | Н | Н | Х | 1 | X | 256 | | L | L | Н | <b>↑</b> | Х | 1,024 | X | | L | L | Н | Х | 1 | X | 1,024 | | L | Н | L | 1 | 1 | Serial programming via SD | Serial programming via SD | | Н | L | L | 1 | 1 | Parallel programming via Port A <sup>(3,5)</sup> | Parallel programming via Port A <sup>(3, 5)</sup> | | L | L | L | 1 | 1 | IP Mode <sup>(4, 5)</sup> | IP Mode <sup>(4, 5)</sup> | - 1. X1 register holds the offset for $\overline{AEB}$ ; Y1 register holds the offset for $\overline{AFA}$ . - 2. X2 register holds the offset for $\overline{AEA}$ ; Y2 register holds the offset for $\overline{AFB}$ . - 3. When this method of parallel programming is selected, Port A will assume Non-Interspersed Parity. - 4. When IP Mode is selected, only parallel programming of the offset values via Port A, can be performed and Port A will assume Interspersed Parity. - 5. IF parallel programming is selected during a Master Reset, then FS0 & FS1 must remain LOW during FIFO operation. #### INTERSPERSED PARITY Interspersed Parity is selected during a Master Reset of the FIFO. Refer to Table 1 for the set-up configuration of Interspersed Parity. The Interspersed Parity function allows the user to select the location of the parity bits in the word loaded into the parallel port (A0-An) during programming of the flag offset values. If Interspersed Parity is selected then during parallel programming of the flag offset values, the device will ignore data line A8. If Non-Interspersed Parity is selected then data line A8 will become a valid bit. If Interspersed Parity is selected bit of the X2 register. Each register value can be programmed from 1 to 4,092 (IDT72V3664). When the option to program the offset registers serially is chosen, the Port A Full/Input Ready (FFA/IRA) flag remains LOW until all register bits are written. FFA/IRA is set HIGH by the LOW-to-HIGH transition of CLKA after the last bit is loaded to allow normal FIFO1 operation. The Port B Full/Input Ready (FFB/IRB) flag also remains LOW throughout the serial programming process, until all register bits are written. FFB/IRB is set HIGH by the LOW-to-HIGH transition # TABLE 2 — PORT A ENABLE FUNCTION TABLE | CSA | W/RA | ENA | MBA | CLKA | Data A (A0-A35) I/O | Port Function | |-----|------|-----|-----|----------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High-Impedance | None | | L | Н | L | Х | Х | Input | None | | L | Н | Н | L | 1 | Input | FIFO1 write | | L | Н | Н | Н | 1 | Input | Mail1 write | | L | L | L | L | Х | Output | None | | L | L | Н | L | 1 | Output | FIFO2 read | | L | L | L | Н | Х | Output | None | | L | L | Н | Н | <b>↑</b> | Output | Mail2 read (set MBF2 HIGH) | # TABLE 3 — PORT B ENABLE FUNCTION TABLE | CSB | W/RB | ENB | MBB | CLKB | Data B (B0-B35) I/O | Port Function | |-----|------|-----|-----|----------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High-Impedance | None | | L | L | L | Х | Х | Input | None | | L | L | Н | L | <b>↑</b> | Input | FIFO2 write | | L | L | Н | Н | 1 | Input | Mail2 write | | L | Н | L | L | Х | Output | None | | L | Н | Н | L | <b>1</b> | Output | FIFO1 read | | L | Н | L | Н | Х | Output | None | | L | Н | Н | Н | 1 | Output | Mail1 read (set MBF1 HIGH) | serial programming of the offset values is not permitted, only parallel programming can be done. # - SERIAL LOAD To program the X1, X2, Y1, and Y2 registers serially, initiate a Master Reset with FS2 LOW, FS0/SD LOW and FS1/ $\overline{SEN}$ HIGH during the LOW-to-HIGH transition of $\overline{MRS1}$ and $\overline{MRS2}$ . After this reset is complete, the X and Y register values are loaded bit-wise through the FS0/SD input on each LOW-to-HIGH transition of CLKA that the FS1/ $\overline{SEN}$ input is LOW. There are 48-bit writes needed to complete the programming for the IDT72V3664. The four registers are written in the order Y1, X1, Y2, and finally, X2. The first-bit write stores the most significant bit of the Y1 register and the last-bit write stores the least significant of CLKB after the last bit is loaded to allow normal FIFO2 operation. See Figure 6 for Serial Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values (IDT Standard and FWFT Modes) timing diagram. #### FIFO WRITE/READ OPERATION The state of the Port A data (A0-A35) lines is controlled by Port A Chip Select ( $\overline{CSA}$ ) and Port A Write/Read select ( $\overline{W/RA}$ ). The A0-A35 lines are in the High-impedance state when either $\overline{CSA}$ or $\overline{W/RA}$ is HIGH. The A0-A35 lines are active outputs when both $\overline{CSA}$ and $\overline{W/RA}$ are LOW. Data is loaded into FIFO1 from the A0-A35 inputs on a LOW-to-HIGH transition of CLKA when $\overline{\text{CSA}}$ is LOW, W/ $\overline{\text{RA}}$ is HIGH, ENA is HIGH, MBA is LOW, and $\overline{\text{FFA}}$ /IRA is HIGH. Data is read from FIFO2 to the A0-A35 outputs # TABLE 4 — FIFO1 FLAG OPERATION (IDT Standard and FWFT modes) | Number of Words in FIFO Memory <sup>(1,2)</sup> | | ronized<br>CLKB | Synchronized to CLKA | | | |-------------------------------------------------|---------|-----------------|----------------------|---------|--| | IDT72V3664 <sup>(3)</sup> | EFB/ORB | ĀĒB | ĀFĀ | FFA/IRA | | | 0 | L | L | Н | Н | | | 1 to X1 | Н | L | Н | Н | | | (X1+1) to [4,096-(Y1+1)] | Н | Н | Н | Н | | | (4,096-Y1) to 4,095 | Н | Н | L | Н | | | 4,096 | Н | Н | L | L | | #### NOTES: - 1. When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. - 2. Data in the output register does not count as a "word in FIFO memory". Since in FWFT mode, the first word written to an empty FIFO goes unrequested to the output register (no read operation necessary), it is not included in the FIFO memory count. - 3. X1 is the Almost-Empty offset for FIFO1 used by AEB. Y1 is the Almost-Full offset for FIFO1 used by AFA. Both X1 and Y1 are selected during a FIFO1 reset or port A programming. - 4. The ORB and IRA functions are active during FWFT mode; the EFB and FFA functions are active in IDT Standard mode. # TABLE 5 — FIFO2 FLAG OPERATION (IDT Standard and FWFT modes) | Number of Words in FIFO Memory <sup>(1,2)</sup> | Synchr<br>to C | | Synchronized to CLKB | | | |-------------------------------------------------|----------------|-----|----------------------|---------|--| | IDT72V3664 <sup>(3)</sup> | EFA/ORA | ĀĒĀ | ĀFB | FFB/IRB | | | 0 | L | L | Н | Н | | | 1 to X2 | Н | L | Н | Н | | | (X2+1) to [4,096-(Y2+1)] | Н | Н | Н | Н | | | (4,096-Y2) to 4,095 | Н | Н | L | Н | | | 4,096 | Н | Н | Ĺ | L | | #### NOTES: - 1. When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. - 2. Data in the output register does not count as a "word in FIFO memory". Since in FWFT mode, the first word written to an empty FIFO goes unrequested to the output register (no read operation necessary), it is not included in the FIFO memory count. - X2 is the Almost-Empty offset for FIFO2 used by AEA. Y2 is the Almost-Full offset for FIFO2 used by AEB. Both X2 and Y2 are selected during a FIFO2 reset or port A programming. - 4. The ORA and IRB functions are active during FWFT mode; the EFA and FFB functions are active in IDT Standard mode. by a LOW-to-HIGH transition of CLKA when $\overline{\text{CSA}}$ is LOW, W/ $\overline{\text{RA}}$ is LOW, ENA is HIGH, MBA is LOW, and $\overline{\text{EFA}}$ /ORA is HIGH (see Table 2). FIFO reads and writes on Port A are independent of any concurrent Port B operation. The Port B control signals are identical to those of Port A with the exception that the Port B Write/Read select ( $\overline{W}$ /RB) is the inverse of the Port A Write/Read select (W/RA). The state of the Port B data (B0-B35) lines is controlled by the Port B Chip Select ( $\overline{CSB}$ ) and Port B Write/Read select ( $\overline{W}$ /RB). The B0-B35 lines are in the high-impedance state when either $\overline{CSB}$ is HIGH or $\overline{W}$ /RB is LOW. The B0-B35 lines are active outputs when $\overline{CSB}$ is LOW and $\overline{W}$ /RB is HIGH. Data is loaded into FIFO2 from the B0-B35 inputs on a LOW-to-HIGH transition of CLKB when $\overline{CSB}$ is LOW, $\overline{W}/RB$ is LOW, ENB is HIGH, MBB is LOW, and $\overline{FFB}/IRB$ is HIGH. Data is read from FIFO1 to the B0-B35 outputs by a LOW-to-HIGH transition of CLKB when $\overline{CSB}$ is LOW, $\overline{W}/RB$ is HIGH, ENB is HIGH, MBB is LOW, and $\overline{EFB}/ORB$ is HIGH (see Table 3). FIFO reads and writes on Port B are independent of any concurrent Port A operation. The setup and hold time constraints to the port clocks for the port Chip Selects and Write/Read selects are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port's Chip Select and Write/Read select may change states during the setup and hold time window of the cycle. When operating the FIFO in FWFT mode and the Output Ready flag is LOW, the next word written is automatically sent to the FIFO's output register by the LOW-to-HIGH transition of the port clock that sets the Output Ready flag HIGH. When the Output Ready flag is HIGH, subsequent data is clocked to the output registers only when a read is selected using the port's Chip Select, Write/Read select, Enable, and Mailbox select. When operating the FIFO in IDT Standard mode, the first word will cause the Empty Flag to change state on the second LOW-to-HIGH transition of the Read Clock. The data word will not be automatically sent to the output register. Instead, data residing in the FIFO's memory array is clocked to the output register only when a read is selected using the port's Chip Select, Write/Read select, Enable, and Mailbox select. Write and read timing diagrams for Port A can be found in Figure 7 and 14. Relevant Port B write and read cycle timing diagrams together with Bus-Matching and Endian select operations can be found in Figures 8 through 13. # SYNCHRONIZED FIFO FLAGS Each FIFO is synchronized to its port clock through at least two flip-flop stages. This is done to improve flag-signal reliability by reducing the probability of metastable events when CLKA and CLKB operate asynchronously to one another. $\overline{\text{EFA}}/\text{ORA}$ , $\overline{\text{AEA}}$ , $\overline{\text{FFA}}/\text{IRA}$ , and $\overline{\text{AFA}}$ are synchronized to CLKA. $\overline{\text{EFB}}/\text{ORB}$ , $\overline{\text{AEB}}$ , $\overline{\text{FFB}}/\text{IRB}$ , and $\overline{\text{AFB}}$ are synchronized to CLKB. Tables 4 and 5 show the relationship of each port flag to FIFO1 and FIFO2. # EMPTY/OUTPUT READY FLAGS (EFA/ORA, EFB/ORB) These are dual purpose flags. In the FWFT mode, the Output Ready (ORA, ORB) function is selected. When the Output-Ready flag is HIGH, new data is present in the FIFO output register. When the Output Ready flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored. In the IDT Standard mode, the Empty Flag ( $\overline{EFA}$ , $\overline{EFB}$ ) function is selected. When the Empty Flag is HIGH, data is available in the FIFO's RAM memory for reading to the output register. When the Empty Flag is LOW, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored. The Empty/Output Ready flag of a FIFO is synchronized to the port clock that reads data from its array. For both the FWFT and IDT Standard modes, the FIFO read pointer is incremented each time a new word is clocked to its output register. The state machine that controls an Output Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is empty, empty+1, or empty+2. In FWFT mode, from the time a word is written to a FIFO, it can be shifted to the FIFO output register in a minimum of three cycles of the Output Ready flag synchronizing clock. Therefore, an Output Ready flag is LOW if a word in memory is the next data to be sent to the FIFO output register and three cycles of the port Clock that reads data from the FIFO have not elapsed since the time the word was written. The Output Ready flag of the FIFO remains LOW until the third LOW-to-HIGH transition of the synchronizing clock occurs, simultaneously forcing the Output Ready flag HIGH and shifting the word to the FIFO output register. In IDT Standard mode, from the time a word is written to a FIFO, the Empty Flag will indicate the presence of data available for reading in a minimum of two cycles of the Empty Flag synchronizing clock. Therefore, an Empty Flag is LOW if a word in memory is the next data to be sent to the FIFO output register and two cycles of the port Clock that reads data from the FIFO have not elapsed since the time the word was written. The Empty Flag of the FIFO remains LOW until the second LOW-to-HIGH transition of the synchronizing clock occurs, forcing the Empty Flag HIGH; only then can data be read. A LOW-to-HIGH transition on an Empty/Output Ready flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time tskew1 or greater after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 15, 16, 17, and 18). # FULL/INPUT READY FLAGS (FFA/IRA, FFB/IRB) This is a dual purpose flag. In FWFT mode, the Input Ready (IRA and IRB) function is selected. In IDT Standard mode, the Full Flag ( $\overline{FFA}$ and $\overline{FFB}$ ) function is selected. For both timing modes, when the Full/Input Ready flag is HIGH, a memory location is free in the FIFO to receive new data. No memory locations are free when the Full/Input Ready flag is LOW and attempted writes to the FIFO are ignored. The Full/Input Ready flag of a FIFO is synchronized to the port clock that writes data to its array. For both FWFT and IDT Standard modes, each time a word is written to a FIFO, its write pointer is incremented. The state machine that controls a Full/Input Ready flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is full, full-1, or full-2. From the time a word is read from a FIFO, its previous memory location is ready to be written to in a minimum of two cycles of the Full/Input Ready flag synchronizing clock. Therefore, an Full/Input Ready flag is LOW if less than two cycles of the Full/Input Ready flag synchronizing clock have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on the Full/Input Ready flag synchronizing clock after the read sets the Full/Input Ready flag HIGH. ALOW-to-HIGH transition on a Full/Input Ready flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time tskew1 or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 19, 20, 21, and 22). # ALMOST-EMPTY FLAGS (AEA, AEB) The Almost-Empty flag of a FIFO is synchronized to the port clock that reads data from its array. The state machine that controls an Almost-Empty flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost-empty, almost-empty+1, or almost-empty+2. The almost-empty state is defined by the contents of register X1 for $\overline{AEB}$ and register X2 for $\overline{AEA}$ . These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see Almost-Empty flag and Almost-Full flag offset programming section). An Almost-Empty flag is LOW when its FIFO contains X or less words and is HIGH when its FIFO contains (X+1) or more words. A data word present in the FIFO output register has been read from memory. Two LOW-to-HIGH transitions of the Almost-Empty flag synchronizing clock are required after a FIFO write for its Almost-Empty flag to reflect the new level of fill. Therefore, the Almost-Full flag of a FIFO containing (X+1) or more words remains LOW if two cycles of its synchronizing clock have not elapsed since the write that filled the memory to the (X+1) level. An Almost-Empty flag is set HIGH by the second LOW-to-HIGH transition of its synchronizing clock after the FIFO write that fills memory to the (X+1) level. A LOW-to-HIGH transition of an Almost-Empty flag synchronizing clock begins the first synchronization cycle if it occurs at time tskew2 or greater after the write that fills the FIFO to (X+1) words. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle. (See Figure 23 and 24). #### ALMOST-FULL FLAGS (AFA, AFB) The Almost-Full flag of a FIFO is synchronized to the port clock that writes data to its array. The state machine that controls an Almost-Full flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost-full, almost-full-1, or almost-full-2. The almost-full state is defined by the contents of register Y1 for $\overline{\text{AFA}}$ and register Y2 for $\overline{\text{AFB}}$ . These registers are loaded with preset values during a FIFO reset, programmed from Port A, or programmed serially (see *Almost-Empty flag and Almost-Full flag offset programming* section). An Almost-Full flag is LOW when the number of words in its FIFO is greater than or equal to (4,096-Y) for the IDT72V3664. An Almost-Full flag is HIGH when the number of words in its FIFO is less than or equal to [4,096-(Y+1)] for the IDT72V3664. Note that a data word present in the FIFO output register has been read from memory. Two LOW-to-HIGH transitions of the Almost-Full flag synchronizing clock are required after a FIFO read for its Almost-Full flag to reflect the new level of fill. Therefore, the Almost-Full flag of a FIFO containing [4,096-(Y+1)] or less words remains LOW if two cycles of its synchronizing clock have not elapsed since the read that reduced the number of words in memory to [4,096-(Y+1)]. An Almost-Full flag is set HIGH by the second LOW-to-HIGH transition of its synchronizing clock after the FIFO read that reduces the number of words in memory to [4,096-(Y+1)]. A LOW-to-HIGH transition of an Almost-Full flag synchronizing clock begins the first synchronization cycle if it occurs at time tskew2 or greater after the read that reduces the number of words in memory to [4,096-(Y+1)]. Otherwise, the subsequent synchronizing clock cycle may be the first synchronization cycle (see Figure 25 and 26). #### **MAILBOX REGISTERS** Each FIFO has a 36-bit bypass register to pass command and control information between Port A and Port B without putting it in queue. The Mailbox select (MBA, MBB) inputs choose between a mail register and a FIFO for a port data transfer operation. The usable width of both the Mail1 and Mail2 registers matches the selected bus size for Port B. ALOW-to-HIGH transition on CLKA writes data to the Mail 1 Register when a Port A write is selected by $\overline{CSA}$ , $W/\overline{R}A$ , and ENA with MBA HIGH. If the selected Port B bus size is also 36 bits, then the usable width of the Mail 1 register employs data lines A0-A35. If the selected Port B bus size is 18 bits, then the usable width of the Mail 1 Register employs data lines A0-A17. (In this case, A18-A35 are don't care inputs.) If the selected Port B bus size is 9 bits, then the usable width of the Mail 1 Register employs data lines A0-A8. (In this case, A9-A35 are don't care inputs.) A LOW-to-HIGH transition on CLKB writes B0-B35 data to the Mail2 Register when a Port B write is selected by $\overline{\text{CSB}}$ , $\overline{\text{W}}/\text{RB}$ , and ENB with MBB HIGH. If the selected Port B bus size is also 36 bits, then the usable width of the Mail2 employs data lines B0-B35. If the selected Port B bus size is 18 bits, then the usable width of the Mail2 Register employs data lines B0-B17. (In this case, B18-B35 are don't care inputs.) If the selected Port B bus size is 9 bits, then the usable width of the Mail2 Register employs data lines B0-B8. (In this case, B9-B35 are don't care inputs.) Writing data to a mail register sets its corresponding flag (MBF1 or MBF2) LOW. Attempted writes to a mail register are ignored while the mail flag is LOW. When data outputs of a port are active, the data on the bus comes from the FIFO output register when the port Mailbox select input is LOW and from the mail register when the port Mailbox select input is HIGH. The Mail1 Register Flag ( $\overline{MBF1}$ ) is set HIGH by a LOW-to-HIGH transition on CLKB when a Port B read is selected by $\overline{CSB}$ , $\overline{W}/RB$ , and ENB with MBB HIGH. For a 36-bit bus size, 36 bits of mailbox data are placed on B0-B35. For an 18-bit bus size, 18 bits of mailbox data are placed on B0-B17. (In this case, B18-B35 are indeterminate.) For a 9-bit bus size, 9 bits of mailbox data are placed on B0-B8. (In this case, B9-B35 are indeterminate.) The Mail2 Register Flag ( $\overline{\text{MBF2}}$ ) is set HIGH by a LOW-to-HIGH transition on CLKA when a Port A read is selected by $\overline{\text{CSA}}$ , W/ $\overline{\text{RA}}$ , and ENA with MBA HIGH. For a 36-bit bus size, 36 bits of mailbox data are placed on A0-A35. For an 18-bit bus size, 18 bits of mailbox data are placed on A0-A17. (In this case, A18-A35 are indeterminate.) For a 9-bit bus size, 9 bits of mailbox data are placed on A0-A8. (In this case, A9-A35 are indeterminate.) The data in a mail register remains intact after it is read and changes only when new data is written to the register. The Endian select feature has no effect on mailbox data. For mail register and Mail Register Flag timing diagrams, see Figure 27 and 28. #### **BUS SIZING** The Port B bus can be configured in a 36-bit long word, 18-bit word, or 9-bit byte format for data read from FIFO1 or written to FIFO2. The levels applied to the Port B Bus Size select (SIZE) and the Bus-Match select (BM) determine the Port B bus size. These levels should be static throughout FIFO operation. Both bus size selections are implemented at the completion of Master Reset, by the time the Full/Input Ready flag is set HIGH, as shown in Figure 2. Two different methods for sequencing data transfer are available for Port B when the bus size selection is either byte- or word-size. They are referred to as Big-Endian (most significant byte first) and Little-Endian (least significant byte first). The level applied to the Big-Endian select (BE) input during the LOW-to-HIGH transition of $\overline{MRS1}$ and $\overline{MRS2}$ selects the endian method that will be active during FIFO operation. BE is a don't care input when the bus size selected for Port B is long word. The endian method is implemented at the completion of Master Reset, by the time the Full/Input Ready flag is set HIGH, as shown in Figure 2. Only 36-bit long word data is written to or read from the two FIFO memories on the IDT72V3664. Bus-matching operations are done after data is read from the FIFO1 RAM and before data is written to the FIFO2 RAM. These bus-matching operations are not available when transferring data via mailbox registers. Furthermore, both the word- and byte-size bus selections limit the width of the data bus that can be used for mail register operations. In this case, only those byte lanes belonging to the selected word- or byte-size bus can carry mailbox data. The remaining data outputs will be indeterminate. The remaining data inputs will be don't care inputs. For example, when a word-size bus is selected, then mailbox data can be transmitted only between A0-A17 and B0-B17. When a byte-size bus is selected, then mailbox data can be transmitted only between A0-A8 and B0-B8. (See Figures 27 and 28). #### **BUS-MATCHING FIFO1 READS** Data is read from the FIFO1 RAM in 36-bit long word increments. If a long word bus size is implemented, the entire long word immediately shifts to the FIFO1 output register. If byte or word size is implemented on Port B, only the first one or two bytes appear on the selected portion of the FIFO1 output register, with the rest of the long word stored in auxiliary registers. In this case, subsequent FIFO1 reads output the rest of the long word to the FIFO1 output register in the order shown by Figure 2. When reading data from FIFO1 in byte or word format, the unused B0-B35 outputs are indeterminate. ### **BUS-MATCHING FIFO2 WRITES** Data is written to the FIFO2 RAM in 36-bit long word increments. Data written to FIFO2 with a byte or word bus size stores the initial bytes or words in auxiliary registers. The CLKB rising edge that writes the fourth byte or the second word of long word to FIFO2 also stores the entire long word in the FIFO2 memory. The bytes are arranged in the manner shown in Figure 2. When writing data to FIFO2 in byte or word format, the unused B0-B35 inputs are don't care inputs. Figure 2. Bus Sizing #### NOTES: - 1. FIFO2 Master Reset (MRS2) is performed in the same manner to load X2 and Y2 with a preset value. For FIFO2 Master Reset, MRS1 must toggle simultaneously with MRS2. - 2. PRS1 must be HIGH during Master Reset. - 3. If BE/FWFT is HIGH, then EFB/ORB will go LOW one CLKB cycle earlier than in this case where BE/FWFT is LOW. Figure 3. FIFO1 Master Reset and Loading X1 and Y1 with a Preset Value of Eight<sup>(1)</sup> (IDT Standard and FWFT Modes) - 1. Partial Reset is performed in the same manner for FIFO2. - 2. MRS1 must be HIGH during Partial Reset. - 3. If BE/FWFT is HIGH, then EFB/ORB will go LOW one CLKB cycle earlier than in this case where BE/FWFT is LOW. Figure 4. FIFO1 Partial Reset<sup>(1)</sup> (IDT Standard and FWFT Modes) #### NOTES: 1. tskew1 is the minimum time between the rising CLKA edge and a rising CLKB edge for FFB/IRB to transition HIGH in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKB is less than tskew1, then FFB/IRB may transition HIGH one CLKB cycle later than shown. 4664 drw 07 2. CSA=LOW, W/RA=HIGH,MBA=LOW. It is not necessary to program offset register on consecutive clock cycles. Figure 5. Parallel Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values after Reset (IDT Standard and FWFT Modes) - 1. tskew1 is the minimum time between the rising CLKA edge and a rising CLKB edge for FFB/IRB to transition HIGH in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKB is less than tskew1, then FFB/IRB may transition HIGH one CLKB cycle later than shown. - 2. It is not necessary to program offset register bits on consecutive clock cycles. FIFO write attempts are ignored until FFA/IRA and FFB/IRB is set HIGH. - 3. Programmable offsets are written serially to the SD input in the order AFA offset (Y1), AEB offset (X1), AFB offset (Y2), and AEA offset (X2). Figure 6. Serial Programming of the Almost-Full Flag and Almost-Empty Flag Offset Values (IDT Standard and FWFT Modes) #### NOTE: 1. Written to FIFO1. Figure 7. Port A Write Cycle Timing for FIFO1 (IDT Standard and FWFT Modes) #### NOTE: 1. Written to FIFO2. # DATA SIZE TABLE FOR LONG-WORD WRITES TO FIFO2 | | SIZE MODE | (1) | DATA WRITTEN TO FIFO2 | | | | DATA READ FROM FIFO2 | | | | |----|-----------|-----|-----------------------|----------------------------|---|---|----------------------|---------|--------|-------| | BM | SIZE | BE | B35-B27 | 5-B27 B26-B18 B17-B9 B8-B0 | | | A35-A27 | A26-A18 | A17-A9 | A8-A0 | | L | Х | Х | А | В | С | D | А | В | С | D | #### NOTE: 1. BE is selected at Master Reset: BM and SIZE must be static throughout device operation. Figure 8. Port B Long-Word Write Cycle Timing for FIFO2 (IDT Standard and FWFT Modes) # DATA SIZE TABLE FOR WORD WRITES TO FIFO2 | | SIZE MODE(1) | | WRITE<br>NO. | DATA W<br>TO F | | | DATA READ FROM FIFO2 | | | | |----|--------------|----|--------------|----------------|--------|---------|----------------------|--------|-------|--| | ВМ | SIZE | BE | | B17-B9 B8-B0 | | A35-A27 | A26-A18 | A17-A9 | A8-A0 | | | Н | L | Н | 1<br>2 | A<br>C | B<br>D | А | В | С | D | | | Н | L | L | 1<br>2 | C<br>A | D<br>B | А | В | С | D | | NOTE: Figure 9. Port B Word Write Cycle Timing for FIFO2 (IDT Standard and FWFT Modes) # DATA SIZE TABLE FOR BYTE WRITES TO FIFO2 | | SIZE MODE(1) | | WRITE<br>NO. | DATA WRITTEN<br>TO FIFO2 | DATA READ FROM FIFO2 | | | | |----|--------------|----|--------------|--------------------------|----------------------|---------|--------|-------| | BM | SIZE | BE | | B8-B0 | A35-A27 | A26-A18 | A17-A9 | A8-A0 | | | | | 1 | А | | | | | | | | | 2 | В | | _ | _ | _ | | Н | Н | Н | 3 | С | A | В | С | D | | | | | 4 | D | | | | | | | | | 1 | D | | | | | | | | | 2 | С | | | | | | Н | Н | L | 3 | В | A | В | С | D | | | | | 4 | А | | | | | Figure 10. Port B Byte Write Cycle Timing for FIFO2 (IDT Standard and FWFT Modes) <sup>1.</sup> BE is selected at Master Reset; BM and SIZE must be static throughout device operation. <sup>1.</sup> BE is selected at Master Reset; BM and SIZE must be static throughout device operation. NOTE: # DATA SIZE TABLE FOR FIFO LONG-WORD READS FROM FIFO1 | | SIZE MODE | 1) | DATA WRITTEN TO FIFO1 | | | | DATA READ FROM FIFO1 | | | | |----|-----------|----|-----------------------|---------|--------|-------|----------------------|---------|--------|-------| | ВМ | SIZE | BE | A35-A27 | A26-A18 | A17-A9 | A8-A0 | B35-B27 | B26-B18 | B17-B9 | B8-B0 | | L | Х | Х | А | В | С | D | А | В | С | D | NOTE: Figure 11. Port B Long-Word Read Cycle Timing for FIFO1 (IDT Standard and FWFT Modes) NOTE: # DATA SIZE TABLE FOR WORD READS FROM FIFO1 | DATA SIZE TABLE FOR WORLD READSTROW FILES | | | | | | | | | | | | |-------------------------------------------|-----------|----|-----------------------|---------|--------|-------|--------|----------------------|--------|--|--| | | SIZE MODE | 1) | DATA WRITTEN TO FIFO1 | | | | | DATA READ FROM FIFO1 | | | | | BM | SIZE | BE | A35-A27 | A26-A18 | A17-A9 | A8-A0 | | B17-B9 | B8-B0 | | | | Н | L | Н | А | В | С | D | 1 2 | A<br>C | B<br>D | | | | Н | L | L | А | В | С | D | 1<br>2 | C<br>A | D<br>B | | | Figure 12. Port-B Word Read Cycle Timing for FIFO1 (IDT Standard and FWFT Modes) <sup>1.</sup> Read From FIFO1. <sup>1.</sup> BE is selected at Master Reset; BM and SIZE must be static throughout device operation . <sup>1.</sup> Unused word B18-B35 are indeterminate for word-size reads. <sup>1.</sup> BE is selected at Master Reset; BM and SIZE must be static throughout device operation . #### NOTE: 1. Unused bytes B9-B17, B18-B26, and B27-B35 are indeterminate for byte-size reads. # DATA SIZE TABLE FOR BYTE READS FROM FIFO1 | SIZE MODE(1) | | | | DATA WRITT | EN TO FIFO1 | READ<br>NO. | DATA READ FROM FIFO1 | | |--------------|------|----|---------|------------|-------------|-------------|----------------------|-------| | BM | SIZE | BE | A35-A27 | A26-A18 | A17-A9 | A8-A0 | NO. | B8-B0 | | | | | | | | | 1 | А | | l | | | | _ | 0 | _ | 2 | В | | H | Н | Н | A | В | B C D | ט | 3 | С | | | | | | | | | 4 | D | | | | | | | | | 1 | D | | | | | | | | | 2 | С | | Н | H | D | 3 | В | | | | | | | | | | | | | 4 | A | #### NOTE: Figure 13. Port-B Byte Read Cycle Timing for FIFO1 (IDT Standard and FWFT Modes) NOTE: 1. Read From FIFO2. Figure 14. Port-A Read Cycle Timing for FIFO2 (IDT Standard and FWFT Modes) <sup>1.</sup> BE is selected at Master Reset; BM and SIZE must be static throughout device operation. - 1. tskew1 is the minimum time between a rising CLKA edge and a rising CLKB edge for ORB to transition HIGH and to clock the next word to the FIFO1 output register in three CLKB cycles. If the time between the rising CLKA edge and rising CLKB edge is less than tskew1, then the transition of ORB HIGH and load of the first word to the output register may occur one CLKB cycle later than shown. - 2. If Port B size is word or byte, ORB is set LOW by the last word or byte read from FIFO1, respectively. Figure 15. ORB Flag Timing and First Data Word Fall Through when FIFO1 is Empty (FWFT Mode) - 1. tskew1 is the minimum time between a rising CLKA edge and a rising CLKB edge for EFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskew1, then the transition of EFB HIGH may occur one CLKB cycle later than shown. - 2. If Port B size is word or byte, EFB is set LOW by the last word or byte read from FIFO1, respectively. Figure 16. **EFB** Flag Timing and First Data Read Fall Through when FIFO1 is Empty (IDT Standard Mode)