

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









July 1996 Revised May 2005

## 74ABT16541

## 16-Bit Buffer/Line Driver with 3-STATE Outputs

### **General Description**

The ABT16541 contains sixteen non-inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is byte controlled. Individual 3-STATE control inputs can be shorted together for 8-bit or 16-bit operation.

### **Features**

- Separate control logic for each nibble
- 16-bit version of the ABT541
- Outputs sink capability of 64 mA, source capability of 32 mA
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability

### **Ordering Code:**

| Order Number   | Package Number | Package Description                                                         |
|----------------|----------------|-----------------------------------------------------------------------------|
| 74ABT16541CSSC | MS48A          | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74ABT16541CMTD | MTD48          | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Device also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Logic Symbol**



## **Connection Diagram**



## **Pin Descriptions**

| Pin Names                       | Description                       |
|---------------------------------|-----------------------------------|
| OE <sub>n</sub>                 | Output Enable Inputs (Active Low) |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                            |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                           |

## **Truth Tables**

|      | Inputs                              |   |                                |  |  |  |
|------|-------------------------------------|---|--------------------------------|--|--|--|
| OE 1 | OE 2 I <sub>0</sub> -I <sub>7</sub> |   | O <sub>0</sub> -O <sub>7</sub> |  |  |  |
| L    | L                                   | L | L                              |  |  |  |
| L    | L                                   | Н | Н                              |  |  |  |
| Н    | Χ                                   | Χ | Z                              |  |  |  |
| Х    | Н                                   | Χ | Z                              |  |  |  |

|      | Inputs                                          |   |                                 |  |  |  |
|------|-------------------------------------------------|---|---------------------------------|--|--|--|
| OE 4 | OE <sub>3</sub> I <sub>8</sub> –I <sub>15</sub> |   | O <sub>8</sub> -O <sub>15</sub> |  |  |  |
| L    | L                                               | L | L                               |  |  |  |
| L    | L                                               | Н | Н                               |  |  |  |
| Н    | Χ                                               | Χ | Z                               |  |  |  |
| Х    | Н                                               | Χ | Z                               |  |  |  |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- X = Immaterial
  Z = High Impedance

## **Functional Description**

The ABT16541 contains sixteen non-inverting buffers with 3-STATE outputs. The device is byte (8 bits) controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

## **Logic Diagrams**





## **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{°C to } +150\mbox{°C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{°C to } +125\mbox{°C} \end{array}$ 

Junction Temperature under Bias -55°C to +150°C

 $V_{CC}$  Pin Potential to Ground Pin -0.5V to +7.0V

Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-Off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

 $\begin{array}{ll} \text{in LOW State (Max)} & \text{twice the rated I}_{\text{OL}} \text{ (mA)} \\ \text{DC Latchup Source Current} & -500 \text{ mA} \end{array}$ 

Over Voltage Latchup (I/O) 10V

# **Recommended Operating Conditions**

Free Air Ambient Temperature -40°C to +85°C
Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate  $(\Delta V/\Delta t)$ 

Data Input 50 mV/ns
Enable Input 20 mV/ns

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation

under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## **DC Electrical Characteristics**

| Symbol           | Para                              | meter                   | Min  | Тур  | Max  | Units | V <sub>CC</sub> | Conditions                                           |
|------------------|-----------------------------------|-------------------------|------|------|------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                |                         | 2.0  |      |      | V     |                 | Recognized HIGH Signal                               |
| V <sub>IL</sub>  | Input LOW Voltage                 |                         |      |      | 0.8  | V     |                 | Recognized LOW Signal                                |
| V <sub>CD</sub>  | Input Clamp Diode Volta           | age                     |      |      | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH                       |                         | 2.5  |      |      | V     | Min             | I <sub>OH</sub> = -3 mA                              |
|                  | Voltage                           |                         | 2.0  |      |      | V     | Min             | $I_{OH} = -32 \text{ mA}$                            |
| V <sub>OL</sub>  | Output LOW Voltage                |                         |      |      | 0.55 | V     | Min             | I <sub>OL</sub> = 64 mA                              |
| I <sub>IH</sub>  | Input HIGH Current                |                         |      |      | 1    | μА    | Max             | V <sub>IN</sub> = 2.7V (Note 3)                      |
|                  |                                   |                         |      |      | 1    | μΛ    | IVIAX           | $V_{IN} = V_{CC}$                                    |
| I <sub>BVI</sub> | Input HIGH Current                |                         |      |      | 7    | μΑ    | Max             | V <sub>IN</sub> = 7.0V                               |
|                  | Breakdown Test                    |                         |      |      |      |       |                 |                                                      |
| I <sub>IL</sub>  | Input LOW Current                 |                         |      |      | -1   | μА    | Max             | V <sub>IN</sub> = 0.5V (Note 3)                      |
|                  |                                   |                         |      |      | -1   | μА    | IVIAX           | $V_{IN} = 0.0V$                                      |
| V <sub>ID</sub>  | Input Leakage Test                |                         | 4.75 |      |      | V     | 0.0             | $I_{ID} = 1.9 \mu A$                                 |
|                  |                                   |                         |      |      |      |       |                 | All Other Pins Grounded                              |
| I <sub>OZH</sub> | Output Leakage Curren             | t                       |      |      | 10   | μА    | 0-5.5V          | $V_{OUT} = 2.7V; \overline{OE}_n = 2.0V$             |
| I <sub>OZL</sub> | Output Leakage Curren             | t                       |      |      | -10  | μА    | 0-5.5V          | $V_{OUT} = 0.5V; \overline{OE}_n = 2.0V$             |
| Ios              | Output Short-Circuit Cu           | rrent                   | -100 |      | -275 | mA    | Max             | V <sub>OUT</sub> = 0.0V                              |
| I <sub>CEX</sub> | Output HIGH Leakage               | Current                 |      |      | 50   | μА    | Max             | $V_{OUT} = V_{CC}$                                   |
| I <sub>ZZ</sub>  | Bus Drainage Test                 |                         |      |      | 100  | μΑ    | 0.0             | V <sub>OUT</sub> = 5.5V                              |
|                  |                                   |                         |      |      |      |       |                 | All Other Pins GND                                   |
| I <sub>CCH</sub> | Power Supply Current              |                         |      |      | 100  | μΑ    | Max             | All Outputs HIGH                                     |
| I <sub>CCL</sub> | Power Supply Current              |                         |      |      | 60   | mA    | Max             | All Outputs LOW                                      |
| I <sub>CCZ</sub> | Power Supply Current              |                         |      |      | 100  | μА    | Max             | $\overline{OE}_n = V_{CC}$                           |
|                  |                                   |                         |      |      |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input | Outputs Enabled         |      |      | 2.5  | mA    |                 | $V_{I} = V_{CC} - 2.1V$                              |
|                  |                                   | Outputs 3-STATE         |      |      | 2.5  | mA    | Max             | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V |
|                  |                                   | Outputs 3-STATE         |      |      | 50   | μΑ    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V   |
|                  |                                   |                         |      |      |      |       |                 | All Others at V <sub>CC</sub> or GND                 |
| I <sub>CCD</sub> | Dynamic I <sub>CC</sub>           | No Load                 |      |      |      | mA/   |                 | Outputs Open, $\overline{OE}_n = GND$                |
| -                | (Note 3)                          |                         |      |      | 0.1  | MHz   | Max             | One Bit Toggling,                                    |
|                  |                                   |                         |      |      |      |       |                 | 50% Duty Cycle                                       |
| V <sub>OLP</sub> | Quiet Output Maximum              | Dynamic V <sub>OL</sub> |      | 0.4  | 0.7  | V     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                       |
| V <sub>OLV</sub> | Quiet Output Minimum              | Dynamic V <sub>OL</sub> | -1.3 | -1.0 |      | V     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                       |
| V <sub>OHV</sub> | Minimum HIGH Level D              | ynamic Output Voltage   | 2.7  | 3.0  |      | V     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                       |
| V <sub>IHD</sub> | Minimum HIGH Level D              | ynamic Input Voltage    | 2.0  | 1.4  |      | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                       |

## DC Electrical Characteristics (Continued)

| Symbol    | Parameter                               | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions                     |
|-----------|-----------------------------------------|-----|-----|-----|-------|-----------------|--------------------------------|
| $V_{ILD}$ | Maximum LOW Level Dynamic Input Voltage |     | 1.2 | 8.0 | V     | 5.0             | T <sub>A</sub> = 25°C (Note 5) |

Note 3: Guaranteed but not tested.

Note 4: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

Note 5: Max number of data inputs (n) switching. n-1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed but not tested

Note 6: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output HIGH. Guaranteed, but not tested.

### **AC Electrical Characteristics**

| Symbol           | Parameter             |     | T <sub>A</sub> =+25°C<br>V <sub>CC</sub> =+5V<br>C <sub>L</sub> = 50 pF |     |     | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} -5.5\text{V}$ $C_L = 50 \text{ pF}$ |    |  |
|------------------|-----------------------|-----|-------------------------------------------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------|----|--|
|                  |                       | Min | Тур                                                                     | Max | Min | Max                                                                                                           |    |  |
| t <sub>PLH</sub> | Propagation           | 1.0 | 2.3                                                                     | 3.4 | 1.0 | 3.4                                                                                                           | 20 |  |
| t <sub>PHL</sub> | Delay Data to Outputs | 1.0 | 2.7                                                                     | 3.9 | 1.0 | 3.9                                                                                                           | ns |  |
| t <sub>PZH</sub> | Output Enable         | 1.5 | 3.5                                                                     | 5.2 | 1.5 | 5.2                                                                                                           | ns |  |
| t <sub>PZL</sub> | Time                  | 1.5 | 3.5                                                                     | 6.0 | 1.5 | 6.0                                                                                                           |    |  |
| t <sub>PHZ</sub> | Output Disable        | 1.0 | 4.2                                                                     | 5.1 | 1.0 | 5.1                                                                                                           |    |  |
| t <sub>PLZ</sub> | Time                  | 1.0 | 3.2                                                                     | 5.1 | 1.0 | 5.1                                                                                                           | ns |  |

### **Extended AC Electrical Characteristics**

| Symbol              | Parameter                | Vo  | 40°C to +85°<br><sub>CC</sub> = 4.5V-5.<br>C <sub>L</sub> = 50 pF<br>utputs Swite<br>(Note 7) | 5V  | V <sub>CC</sub> = 4. | 50 pF<br>Switching | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} -5.5\text{V}$ $C_{L} = 250 \text{ pF}$ 16 Outputs Switching (Note 9) |     | Units |  |
|---------------------|--------------------------|-----|-----------------------------------------------------------------------------------------------|-----|----------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--|
|                     |                          | Min | Тур                                                                                           | Max | Min                  | Max                | Min                                                                                                                                              | Max |       |  |
| f <sub>TOGGLE</sub> | Maximum Toggle Frequency |     | 100                                                                                           |     |                      |                    |                                                                                                                                                  |     | MHz   |  |
| t <sub>PLH</sub>    | Propagation Delay        | 1.5 |                                                                                               | 5.0 | 1.5                  | 6.0                | 2.5                                                                                                                                              | 8.0 |       |  |
| t <sub>PHL</sub>    | Data to Outputs          | 1.5 |                                                                                               | 5.3 | 1.5                  | 6.0                | 2.5                                                                                                                                              | 8.0 | ns    |  |
| t <sub>PZH</sub>    | Output Enable            | 1.5 |                                                                                               | 6.5 | 2.5                  | 7.8                | 2.5                                                                                                                                              | 9.5 |       |  |
| $t_{PZL}$           | Time                     | 1.5 |                                                                                               | 6.5 | 2.5                  | 7.8                | 2.5                                                                                                                                              | 8.5 | ns    |  |
| t <sub>PHZ</sub>    | Output Disable 1.0 6.7   |     | (Note 10)                                                                                     |     | (Note 10)            |                    | ns                                                                                                                                               |     |       |  |
| $t_{PLZ}$           | Time                     | 1.0 |                                                                                               | 6.7 |                      |                    |                                                                                                                                                  |     |       |  |

Note 7: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 8: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 9: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase

(i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 10: The 3-STATE delay times are dominated by the RC network (500 $\Omega$ , 250 pF) on the output and have been excluded from the datasheet.

### Skew

| Symbol                         | Parameter                               | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  16 Outputs Switching  (Note 11)  Max | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} -5.5\text{V}$ $C_{L} = 250 \text{ pF}$ $16 \text{ Outputs Switching}$ $(\text{Note 12})$ $\text{Max}$ | Units |  |
|--------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| t <sub>OSHL</sub><br>(Note 13) | Pin to Pin Skew HL Transitions          | 1.0                                                                                                                        | 1.5                                                                                                                                                                               | ns    |  |
| t <sub>OSLH</sub><br>(Note 13) | Pin to Pin Skew LH Transitions          | 1.0                                                                                                                        | 1.5                                                                                                                                                                               | ns    |  |
| t <sub>PS</sub><br>(Note 14)   | Duty Cycle<br>LH–HL Skew                | 1.5                                                                                                                        | 1.5                                                                                                                                                                               | ns    |  |
| t <sub>OST</sub><br>(Note 13)  | Pin to Pin Skew<br>LH/HL Transitions    | 1.7                                                                                                                        | 2.0                                                                                                                                                                               | ns    |  |
| t <sub>PV</sub><br>(Note 15)   | Device to Device Skew LH/HL Transitions | 2.0                                                                                                                        | 2.5                                                                                                                                                                               | ns    |  |

Note 11: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)

Note 12: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 13: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). The specification is guaranteed but not tested.

Note 14: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

Note 15: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested

### Capacitance

| Symbol          | Parameter          | Тур | Units | Conditions<br>T <sub>A</sub> = 25°C |
|-----------------|--------------------|-----|-------|-------------------------------------|
| C <sub>IN</sub> | Input Capacitance  | 5.0 | pF    | V <sub>CC</sub> = 5.0V              |
| COUT (Note 16)  | Output Capacitance | 9.0 | pF    | $V_{CC} = 5.0V$                     |

Note 16: C<sub>OUT</sub> is measured at frequency f = 1 MHz; per MIL STD-883, Method 3012.

## **AC Loading**





\* Includes jig and probe capacitance

FIGURE 1. Standard AC Test Load

| Amplitude | Rep Rate | t <sub>W</sub> | t <sub>r</sub> | t <sub>f</sub> |
|-----------|----------|----------------|----------------|----------------|
| 3.0V      | 1 MHz    | 500 ns         | 2.5 ns         | 2.5 ns         |

FIGURE 3. Test Input Signal Requirements

### **AC Waveforms**



FIGURE 4. Propagation Delay Waveforms for Inverting and Non-Inverting Functions



FIGURE 6. 3-STATE Output HIGH and LOW Enable and Disable Times



FIGURE 5. Propagation Delay, Pulse Width Waveforms



FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms



## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYP -B-10±0,10 89 9.20 B.10 50. O.2 C B A ALL LEAD TIPS PIN #1 IDENT LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS SEE DETAIL A 0.90+0.15 0.09-0.20 0.10±0.05 0.50 0.17-0.27 ♦ 0.13\( \old{\text{0}} \) A B\( \old{\text{S}} \) C\( \old{\text{S}} \) 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED, DATE 4/97. B. DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE 0.60±0.10 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC

48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com