

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## INTEGRATED CIRCUITS

# DATA SHEET

## 74ALVC162836A

20-bit registered driver with inverted register enable and  $30\Omega$  termination resistors (3-State)

Product specification
Supersedes data of 2000 Mar 14
IC24 Data Handbook





## 20-bit registered driver with inverted register enable and 30 $\Omega$ termination resistors (3-State)

## 74ALVC162836A

#### **FEATURES**

- Wide supply voltage range of 1.2 V to 3.6 V
- Complies with JEDEC standard no. 8-1A.
- CMOS low power consumption
- Direct interface with TTL levels
- Current drive ± 12 mA at 3.0 V
- MULTIBYTE<sup>TM</sup> flow-through standard pin-out architecture
- Low inductance multiple V<sub>CC</sub> and GND pins for minimum noise and ground bounce
- Output drive capability 50 Ω transmission lines @ 85°C
- Integrated 30 Ω termination resistors
- Diode clamps to V<sub>CC</sub> and GND on all inputs
- Input diodes to accommodate strong drivers

#### **DESCRIPTION**

The 74ALVC162836A is an 20-bit universal bus driver. Data flow is controlled by output enable  $(\overline{OE})$ , latch enable  $(\overline{LE})$  and clock inputs (CP).

When TE is HIGH, the A to Y data flow is transparent. When TE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH transient of CP the A-data is stored in the latch/flip-flop.

The 74ALVC162836A is designed with 30  $\Omega_{\rm}$  series resistors in both HIGH or LOW output stages.

When  $\overline{\text{OE}}$  is LOW the outputs are active. When  $\overline{\text{OE}}$  is HIGH, the outputs go to the high impedance OFF-state. Operation of the  $\overline{\text{OE}}$  input does not affect the state of the latch/flip -flop.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### PIN CONFIGURATION



#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5$ ns

| SYMBOL                             | PARAMETER                                               | CONDITIO                                       | NS                                                    | TYPICAL  | UNIT |
|------------------------------------|---------------------------------------------------------|------------------------------------------------|-------------------------------------------------------|----------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>An to Yn;<br>LE to Yn;<br>CP to Yn | $V_{CC} = 3.3 \text{ V, } C_L = 50 \text{ pF}$ | 2.9<br>3.5<br>3.3                                     | ns       |      |
| f <sub>max</sub>                   | Maximum clock frequency                                 | $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}$  |                                                       | 240      | MHz  |
| C <sub>I</sub>                     | Input capacitance                                       |                                                |                                                       | 4.0      | pF   |
| C <sub>I/O</sub>                   | Input/Output capacitance                                |                                                |                                                       | 8.0      | pF   |
| C                                  | Power dissipation capacitance per buffer                | $V_{I} = GND \text{ to } V_{CC}^{1}$           | transparent mode<br>Output enabled<br>Output disabled | 10<br>3  | pF   |
| C <sub>PD</sub>                    | rower dissipation capacitance per buller                | AL = CHAP TO ACC.                              | Clocked mode<br>Output enabled<br>Output disabled     | 21<br>15 | þΓ   |

#### NOTES:

 $P_D = C_{PD} \times V_{CC}{}^2 \times f_i + \Sigma \ (C_L \times V_{CC}{}^2 \times f_o) \ \text{where: } f_i = \text{input frequency in MHz; } C_L = \text{output load capacitance in pF; } f_o = \text{output frequency in MHz; } V_{CC} = \text{supply voltage in V; } \Sigma \ (C_L \times V_{CC}{}^2 \times f_o) = \text{sum of outputs.}$ 

<sup>1.</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

# 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

#### **ORDERING INFORMATION**

| PACKAGES                                                 | TEMPERATURE<br>RANGE | ORDER CODE        | DRAWING<br>NUMBER |
|----------------------------------------------------------|----------------------|-------------------|-------------------|
| 56-Pin Plastic Thin Shrink Small Outline (TSSOP) Type II | -40°C to +85°C       | 74ALVC162836A DGG | SOT364-1          |

### **PIN DESCRIPTION**

| PIN NUMBER                                                                              | SYMBOL                            | NAME AND FUNCTION                |
|-----------------------------------------------------------------------------------------|-----------------------------------|----------------------------------|
| 28                                                                                      | NC                                | No connection                    |
| 2, 3, 5, 6, 8, 9, 10, 12,<br>13, 14, 15, 16, 17, 19,<br>20, 21, 23, 24, 26, 27          | Y <sub>1</sub> to Y <sub>18</sub> | Data outputs                     |
| 4, 11, 18, 25, 32, 39, 46,<br>53, 56                                                    | GND                               | Ground (0V)                      |
| 7, 22, 35, 50                                                                           | V <sub>CC</sub>                   | Positive supply voltage          |
| 1                                                                                       | ŌĒ                                | Output enable input (active LOW) |
| 29                                                                                      | ΙĒ                                | Latch enable input (active LOW)  |
| 56                                                                                      | CP                                | Clock input                      |
| 55, 54, 52, 51, 49, 48,<br>47, 45, 44, 43, 42, 41,<br>40, 38, 37, 36, 34, 33,<br>31, 30 | A <sub>1</sub> to A <sub>18</sub> | Data inputs                      |

### **LOGIC SYMBOL**



### **TYPICAL INPUT (DATA OR CONTROL)**



## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

### LOGIC SYMBOL (IEEE/IEC)



#### **FUNCTION TABLE**

|    | INPUTS |          |   |                             |  |  |  |  |  |  |
|----|--------|----------|---|-----------------------------|--|--|--|--|--|--|
| ŌĒ | LE     | СР       | Α | Υ                           |  |  |  |  |  |  |
| Н  | Х      | Х        | Х | Z                           |  |  |  |  |  |  |
| L  | L      | Х        | L | L                           |  |  |  |  |  |  |
| L  | L      | Х        | Н | Н                           |  |  |  |  |  |  |
| L  | Н      | <b>↑</b> | L | L                           |  |  |  |  |  |  |
| L  | Н      | <b>↑</b> | Н | Н                           |  |  |  |  |  |  |
| L  | Н      | Н        | Х | Y <sub>0</sub> <sup>1</sup> |  |  |  |  |  |  |
| L  | Н      | Ĺ        | Х | Y <sub>0</sub> <sup>2</sup> |  |  |  |  |  |  |

HIGH voltage level LOW voltage level

Don't care

X Z ↑ High impedance "off" state LOW-to-HIGH level transition

- 1. Output level before the indicated steady-state input conditions were established, provided that CP is high before  $\overline{\text{LE}}$  goes low.
- 2. Output level before the indicated steady-state input conditions were established.

## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                                                                      | CONDITIONS                                                                           | MIN | MAX             | UNIT |
|---------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----------------|------|
|                                 | DC supply voltage 2.5 V range (for max. speed performance @ 30 pF output load) |                                                                                      | 2.3 | 2.7             |      |
| V <sub>CC</sub>                 | DC supply voltage 3.3 V range (for max. speed performance @ 50 pF output load) |                                                                                      | 3.0 | 3.6             | ٧    |
|                                 | DC supply voltage (for low-voltage applications)                               |                                                                                      | 1.2 | 3.6             |      |
| VI                              | DC Input voltage range                                                         |                                                                                      | 0   | V <sub>CC</sub> | V    |
| V <sub>O</sub>                  | DC output voltage range                                                        |                                                                                      | 0   | V <sub>CC</sub> | V    |
| T <sub>amb</sub>                | Operating free-air temperature range                                           |                                                                                      | -40 | +85             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                                                      | $V_{CC} = 2.3 \text{ to } 3.0 \text{ V}$<br>$V_{CC} = 3.0 \text{ to } 3.6 \text{ V}$ | 0   | 20<br>10        | ns/V |

### **ABSOLUTE MAXIMUM RATINGS**

In accordance with the Absolute Maximum Rating System (IEC 134) Voltages are referenced to GND (ground = 0V)

| SYMBOL                             | PARAMETER                                                                                       | CONDITIONS                                                                                                               | RATING                       | UNIT |
|------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>                    | DC supply voltage                                                                               |                                                                                                                          | -0.5 to +4.6                 | V    |
| I <sub>IK</sub>                    | DC input diode current                                                                          | V <sub>I</sub> ±0                                                                                                        | <b>–</b> 50                  | mA   |
| VI                                 | DC input voltage                                                                                | Note 1                                                                                                                   | -0.5 to +4.6                 | V    |
| I <sub>OK</sub>                    | DC output diode current                                                                         | $V_O > V_{CC}$ or $V_O \pm 0$                                                                                            | ±50                          | mA   |
| Vo                                 | DC output voltage                                                                               | Note 1                                                                                                                   | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Io                                 | DC output source or sink current                                                                | $V_{O} = 0$ to $V_{CC}$                                                                                                  | ±50                          | mA   |
| I <sub>GND</sub> , I <sub>CC</sub> | DC V <sub>CC</sub> or GND current                                                               |                                                                                                                          | ± 100                        | mA   |
| T <sub>stg</sub>                   | Storage temperature range                                                                       |                                                                                                                          | -65 to +150                  | °C   |
| P <sub>TOT</sub>                   | Power dissipation per package -plastic medium-shrink (SSOP) -plastic thin-medium-shrink (TSSOP) | For temperature range: -40 to +125 °C above +55°C derate linearly with 11.3 mW/K above +55°C derate linearly with 8 mW/K | 850<br>600                   | mW   |

#### NOTE:

<sup>1.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltage are referenced to GND (ground = 0 V).

|                    |                                     |                                                                                       |                                            | LIMITS                 |                      |    |
|--------------------|-------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------|------------------------|----------------------|----|
| SYMBOL             | PARAMETER                           | TEST CONDITIONS                                                                       | Temp :                                     | UNIT                   |                      |    |
|                    |                                     |                                                                                       | MIN                                        | TYP <sup>1</sup>       | TYP <sup>1</sup> MAX |    |
|                    | LHOLLI Liana da cale                | V <sub>CC</sub> = 2.3 to 2.7 V                                                        | 1.7                                        | 1.2                    |                      | V  |
| $V_{IH}$           | HIGH level Input voltage            | V <sub>CC</sub> = 2.7 to 3.6 V                                                        | 2.0                                        | 1.5                    |                      |    |
| V                  | LOW level leave to alter a          | V <sub>CC</sub> = 2.3 to 2.7 V                                                        |                                            | 1.2                    | 0.7                  | V  |
| $V_{IL}$           | LOW level Input voltage             | V <sub>CC</sub> = 2.7 to 3.6 V                                                        |                                            | 1.5                    | 0.8                  | l  |
|                    |                                     | $V_{CC}$ = 2.3 to 3.6 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = -100 $\mu A$          | V <sub>CC</sub> -0.2                       | V <sub>CC</sub>        |                      |    |
|                    |                                     | $V_{CC} = 2.3 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = -4 \text{ mA}$        | V <sub>CC</sub> -0.4                       | V <sub>CC</sub> _0.11  |                      | 1  |
|                    |                                     | $V_{CC}$ = 2.3 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = -6 mA                        | V <sub>CC</sub> -0.6                       | V <sub>CC</sub> -0.17  |                      | 1  |
| V <sub>OH</sub> HI | HIGH level output voltage           | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = -4 \text{ mA}$        | V <sub>CC</sub> -0.5                       | V <sub>CC</sub> -0.09  |                      | ٧  |
|                    |                                     | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = -8 \text{ mA}$        | V <sub>CC</sub> -0.7                       | V <sub>CC</sub> _0.19  |                      |    |
|                    |                                     | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = -6 \text{ mA}$        | V <sub>CC</sub> -0.6 V <sub>CC</sub> -0.13 |                        |                      |    |
|                    |                                     | $V_{CC} = 3.0 \text{ V}$ ; $V_I = V_{IH} \text{ or } V_{IL}$ ; $I_O = -12 \text{ mA}$ | V <sub>CC</sub> -1.0                       | V <sub>CC</sub> - 0.27 |                      | 1  |
|                    |                                     | $V_{CC}$ = 2.3 to 3.6 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu$ A           |                                            | GND                    | 0.20                 |    |
|                    |                                     | $V_{CC} = 2.3 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 4 \text{ mA}$         |                                            | 0.07                   | 0.40                 | ]  |
|                    |                                     | $V_{CC} = 2.3 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 6 \text{ mA}$         |                                            | 0.11                   | 0.55                 | ]  |
| $V_{OL}$           | LOW level output voltage            | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 4 \text{ mA}$         |                                            | 0.06                   | 0.40                 | ٧  |
|                    |                                     | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 8 \text{ mA}$         |                                            | 0.13                   | 0.60                 |    |
|                    |                                     | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 6 \text{ mA}$         |                                            | 0.09                   | 0.55                 | ]  |
|                    |                                     | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 12 \text{ mA}$        |                                            | 0.19                   | 0.80                 | ]  |
| IĮ                 | Input leakage current               | V <sub>CC</sub> = 2.3 to 3.6 V;<br>V <sub>I</sub> = V <sub>CC</sub> or GND            |                                            | 0.1                    | 5                    | μА |
| I <sub>OZ</sub>    | 3-State output OFF-state current    | $V_{CC}$ = 2.3 to 3.6 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $V_O$ = $V_{CC}$ or GND       |                                            | 0.1                    | 10                   | μА |
| I <sub>CC</sub>    | Quiescent supply current            | $V_{CC}$ = 2.3 to 3.6 V; $V_I$ = $V_{CC}$ or GND; $I_O$ = 0                           |                                            | 0.2                    | 40                   | μΑ |
| Δl <sub>CC</sub>   | Additional quiescent supply current | $V_{CC} = 2.3 \text{ V to } 3.6 \text{ V}; V_I = V_{CC} - 0.6 \text{ V}; I_O = 0$     |                                            | 150                    | 750                  | μА |

#### NOTE:

<sup>1.</sup> All typical values are at  $T_{amb} = 25$ °C.

## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

### AC CHARACTERISTICS FOR V<sub>CC</sub> = 2.3 V TO 2.7 V RANGE

 $GND = 0 \ V; \, t_r = t_f \leq 2.0 \ ns; \, C_L = 30 \ pF$ 

|                                    |                                        |          |     | LIMITS                     |     |      |  |
|------------------------------------|----------------------------------------|----------|-----|----------------------------|-----|------|--|
| SYMBOL                             | PARAMETER                              | WAVEFORM | Vo  | <sub>CC</sub> = 2.3 to 2.7 | 7 V | UNIT |  |
|                                    |                                        |          | MIN | TYP <sup>1</sup>           | MAX |      |  |
|                                    | Propagation delay<br>An to Yn          | 1,7      | 1.0 | 3.5                        | 4.4 |      |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>LE to Yn          | 2, 7     | 1.1 | 3.5                        | 5.0 | ns   |  |
|                                    | Propagation delay<br>CP to Yn          | 4, 7     | 1.0 | 3.7                        | 5.4 |      |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time<br>OE to Yn | 6, 7     | 1.1 | 3.5                        | 5.0 | ns   |  |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-State output disable time  OE to Yn  | 6, 7     | 1.0 | 2.8                        | 4.5 | ns   |  |
|                                    | CP pulse width HIGH or LOW             | 4, 7     | 3.3 | 1.0                        | -   |      |  |
| $t_W$                              | LE pulse width HIGH                    | 2, 7     | 3.3 | 0.7                        | _   | ns   |  |
|                                    | Set-up time An to CP                   | 5, 7     | 1.0 | -                          | -   |      |  |
| tsu                                | Set-up time An to LE                   | 3, 7     | 1.5 | -                          | -   | ns   |  |
|                                    | Hold time An to CP                     | 3, 7     | 1.0 | 0.4                        | -   |      |  |
| t <sub>h</sub>                     | Hold time An to LE                     | 3, 7     | 0.5 | 0.1                        | _   | ns   |  |
| f <sub>max</sub>                   | Maximum clock pulse frequency          | 4, 7     | 150 | 190                        | -   | MHz  |  |

#### NOTE:

## AC CHARACTERISTICS FOR $V_{CC}$ = 3.0 V TO 3.6 V RANGE AND $V_{CC}$ = 2.7 V

 $GND = 0 \text{ V; } t_r = t_f \leq 2.5 \text{ ns; } C_L = 50 \text{ pF}$ 

|                                    |                                                   |          |                | LIMITS                     |     |     | LIMITS           |     | l l |  |
|------------------------------------|---------------------------------------------------|----------|----------------|----------------------------|-----|-----|------------------|-----|-----|--|
| SYMBOL                             | PARAMETER                                         | WAVEFORM | ν <sub>c</sub> | $_{\rm C}$ = 3.3 $\pm$ 0.3 | 3 V | ,   | UNIT             |     |     |  |
|                                    |                                                   |          | MIN            | TYP <sup>1, 2</sup>        | MAX | MIN | TYP <sup>1</sup> | MAX | ]   |  |
|                                    | Propagation delay<br>An to Yn                     | 1, 7     | 1.2            | 2.8                        | 4.3 | -   | 3.3              | 4.6 |     |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>LE to Yn                     | 2, 7     | 1.4            | 2.8                        | 4.4 | -   | 3.4              | 4.8 | ns  |  |
|                                    | Propagation delay<br>CP to Yn                     | 4, 7     | 1.1            | 3.2                        | 4.9 | _   | 3.8              | 5.2 |     |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time<br><del>OE</del> to Yn | 6, 7     | 1.2            | 2.7                        | 4.5 | -   | 3.7              | 5.0 | ns  |  |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-State output disable time<br>OE to Yn           | 6, 7     | 1.7            | 3.4                        | 4.8 | -   | 3.5              | 4.9 | ns  |  |
|                                    | CP pulse width HIGH or LOW                        | 4, 7     | 3.3            | 0.7                        | -   | 3.3 | 1.2              | -   |     |  |
| t <sub>W</sub>                     | LE pulse width HIGH                               | 2, 7     | 3.3            | 0.6                        | _   | 3.3 | 0.6              | -   | ns  |  |
|                                    | Set-up time An to CP                              | 5, 7     | 1.0            | _                          | _   | 1.0 | _                | _   |     |  |
| tsu                                | Set-up time An to LE                              | 3, 7     | 1.5            | _                          | _   | 1.5 | _                | _   | ns  |  |
|                                    | Hold time An to CP                                | 3, 7     | 1.2            | 1.2                        | _   | 1.2 | 0.4              | _   | no. |  |
| t <sub>h</sub>                     | Hold time An to LE                                | 3, 7     | 1.0            | 0.4                        | _   | 1.0 | 0.1              | _   | ns  |  |
| f <sub>max</sub>                   | Maximum clock pulse frequency                     | 4, 7     | 150            | 240                        | _   | 150 | 190              | _   | MHz |  |

#### NOTES:

<sup>1.</sup> All typical values are at  $V_{CC}$  = 2.5 V and  $T_{amb}$  = 25°C.

<sup>1.</sup> All typical values are measured  $T_{amb}$  = 25°C.

<sup>2.</sup> Typical value is measured at  $V_{CC}$  = 3.3 V.

## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

### 74ALVC162836A

## AC WAVEFORMS FOR $V_{CC} = 3.0 \text{ V}$ TO 3.6 V AND $V_{CC} = 2.7 \text{ V}$ RANGE

 $V_{M} = 1.5 \ V \\ V_{X} = V_{OL} + 0.3 \ V \\ V_{Y} = V_{OH} - 0.3 \ V$ 

 $\rm V_{OL}$  and  $\rm V_{OH}$  are the typical output voltage drop that occur with the output load.

 $V_1 = 2.7 V$ 

## AC WAVEFORMS FOR $V_{CC}$ = 2.3 V TO 2.7 V AND $V_{CC}$ < 2.3 V RANGE

 $V_{M} = 0.5 V_{CC}$   $V_{X} = V_{OL} + 0.15 V$  $V_{Y} = V_{OH} - 0.15 V$ 

 $V_{\mbox{\scriptsize OL}}$  and  $V_{\mbox{\scriptsize OH}}$  are the typical output voltage drop that occur with the output load.

 $V_I = V_{CC}$ 



Waveform 1. Input (Dn) to output (Yn) propagation delay



Waveform 2. Latch enable input (LE) pulse width, the latch enable input to output (Yn) propagation delays.



Waveform 3. Data set-up and hold times for the An input to the LE input



Waveform 4. The clock (CP) to Yn propagation delays, the clock pulse width and the maximum clock frequency.



Waveform 5. Data set-up and hold times for the An input to the clock CP input



Waveform 6. 3-State enable and disable times

## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

74ALVC162836A

#### **TEST CIRCUIT**



Waveform 7. Load circuitry for switching times

# 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

## 74ALVC162836A

### TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm

SOT364-1







0 2.5 5 mm

### DIMENSIONS (mm are the original dimensions).

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е   | HE         | L   | Lp         | Q            | v    | w    | у   | z          | θ        |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|-----|------------|-----|------------|--------------|------|------|-----|------------|----------|
| mm   | 1.2       | 0.15<br>0.05 | 1.05<br>0.85   | 0.25           | 0.28<br>0.17 | 0.2<br>0.1 | 14.1<br>13.9     | 6.2<br>6.0       | 0.5 | 8.3<br>7.9 | 1.0 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.5<br>0.1 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | RENCES | EUROPEAN | ISSUE DATE |                                   |
|----------|-----|--------|--------|----------|------------|-----------------------------------|
| VERSION  | IEC | JEDEC  | EIAJ   |          | PROJECTION | ISSUE DATE                        |
| SOT364-1 |     | MO-153 |        |          |            | <del>-95-02-10-</del><br>99-12-27 |

20-bit registered driver with inverted register enable and  $30\Omega$  termination resistors (3-State)

74ALVC162836A

**NOTES** 

## 20-bit registered driver with inverted register enable and $30\Omega$ termination resistors (3-State)

74ALVC162836A

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                             |
|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A.

Date of release: 06-00

Document order number: 9397-750-07245

Let's make things better.

Philips Semiconductors



