

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









October 2001 Revised May 2005

#### 74ALVC16373

# Low Voltage 16-Bit Transparent Latch with 3.6V Tolerant Inputs and Outputs

#### **General Description**

The ALVC16373 contains sixteen non-inverting latches with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear to be transparent to the data when the Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is latched. Data appears on the bus when the Output Enable  $(\overline{\text{OE}})$  is LOW. When  $\overline{\text{OE}}$  is HIGH, the outputs are in a high impedance state.

The 74ALVC16373 is designed for low voltage (1.1V to 3.6V)  $V_{CC}$  applications with I/O compatibility up to 3.6V.

The 74ALVC16373 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation.

#### **Features**

- 1.1V to 3.6V V<sub>CC</sub> supply operation
- 3.6V tolerant inputs and outputs
- t<sub>PD</sub> (I<sub>n</sub> to O<sub>n</sub>)

  3.5 ns max for 3.0V to 3.6V V<sub>CC</sub>

  3.9 ns max for 2.3V to 2.7V V<sub>CC</sub>

  6.8 ns max for 1.65V to 1.95V V<sub>CC</sub>
- Power-off high impedance inputs and outputs
- Support live insertion and withdrawal (Note 1)
- Uses patented noise/EMI reduction circuitry
- Latchup conforms to JEDEC JED78
- ESD performance:

Human body model > 2000V Machine model > 200V

Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)

**Note 1:** To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### **Ordering Code:**

| Order Number               | Package Number | Package Description                                                                 |
|----------------------------|----------------|-------------------------------------------------------------------------------------|
| 74ALVC16373GX<br>(Note 2)  |                | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] |
| 74ALVC16373MTD<br>(Note 3) | MTD48          | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide         |

Note 2: BGA package available in Tape and Reel only.

Note 3: Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Logic Symbol**



#### **Connection Diagrams**

#### Pin Assignment for TSSOP



#### Pin Assignment for FBGA



(Top Thru View)

#### **Pin Descriptions**

| Pin Names                       | Description                      |
|---------------------------------|----------------------------------|
| ŌĒn                             | Output Enable Input (Active LOW) |
| LE <sub>n</sub>                 | Latch Enable Input               |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                           |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                          |
| NC                              | No Connect                       |

#### **FBGA Pin Assignments**

|   | 1               | 2               | 3               | 4               | 5               | 6               |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Α | O <sub>0</sub>  | NC              | OE <sub>1</sub> | LE <sub>1</sub> | NC              | I <sub>0</sub>  |
| В | 02              | O <sub>1</sub>  | NC              | NC              | I <sub>1</sub>  | l <sub>2</sub>  |
| С | O <sub>4</sub>  | O <sub>3</sub>  | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>3</sub>  | I <sub>4</sub>  |
| D | O <sub>6</sub>  | O <sub>5</sub>  | GND             | GND             | I <sub>5</sub>  | I <sub>6</sub>  |
| E | O <sub>8</sub>  | O <sub>7</sub>  | GND             | GND             | I <sub>7</sub>  | I <sub>8</sub>  |
| F | O <sub>10</sub> | O <sub>9</sub>  | GND             | GND             | l <sub>9</sub>  | I <sub>10</sub> |
| G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> |
| Н | O <sub>14</sub> | O <sub>13</sub> | NC              | NC              | I <sub>13</sub> | I <sub>14</sub> |
| J | O <sub>15</sub> | NC              | OE <sub>2</sub> | LE <sub>2</sub> | NC              | I <sub>15</sub> |

#### **Truth Tables**

|                 | Inputs          |                                | Outputs                        |
|-----------------|-----------------|--------------------------------|--------------------------------|
| LE <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub> | O <sub>0</sub> -O <sub>7</sub> |
| Х               | Н               | Х                              | Z                              |
| Н               | L               | L                              | L                              |
| Н               | L               | Н                              | Н                              |
| L               | L               | Χ                              | O <sub>0</sub>                 |

|                 | Inputs          |                                 | Outputs                         |
|-----------------|-----------------|---------------------------------|---------------------------------|
| LE <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> –I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> |
| Х               | Н               | Х                               | Z                               |
| Н               | L               | L                               | L                               |
| Н               | L               | Н                               | Н                               |
| L               | L               | Х                               | O <sub>0</sub>                  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial (HIGH or LOW, inputs may not float)
Z = High Impedance

O<sub>0</sub> = Previous O<sub>0</sub> before HIGH-to-LOW of Latch Enable

#### **Functional Description**

The 74ALVC16373 contains sixteen edge D-type latches with 3-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LE\_n) input is HIGH, data on the  $I_n$  enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time

its I input changes. When  $LE_n$  is LOW, the latches store information that was present on the I inputs a setup time preceding the HIGH-to-LOW transition on  $LE_n$ . The 3-STATE outputs are controlled by the Output Enable  $(\overline{OE}_n)$  input. When  $\overline{OE}_n$  is LOW the standard outputs are in the 2-state mode. When  $\overline{OE}_n$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 4)

 $\label{eq:supply Voltage VCC} \begin{array}{ll} \text{Supply Voltage (V}_{CC}) & -0.5\text{V to } +4.6\text{V} \\ \text{DC Input Voltage (V}_{I}) & -0.5\text{V to } 4.6\text{V} \\ \end{array}$ 

Output Voltage (V<sub>O</sub>) (Note 5) -0.5V to V<sub>CC</sub> +0.5V

DC Input Diode Current (I<sub>IK</sub>)

V<sub>1</sub> < 0V -50 mA

DC Output Diode Current ( $I_{OK}$ )

 $V_O < 0V$ 

DC Output Source/Sink Current

 $(I_{OH}/I_{OL})$  ±50 mA

DC  $V_{CC}$  or GND Current per

Supply Pin ( $I_{CC}$  or GND)  $\pm 100$  mA

Storage Temperature Range ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

## Recommended Operating Conditions (Note 6)

Power Supply

-50 mA

Operating 1.65V to 3.6V Input Voltage ( $V_1$ ) 0V to  $V_{CC}$ 

Output Voltage (V<sub>O</sub>)

Ov to V<sub>CC</sub>

Ov to V<sub>CC</sub>

Free Air Operating Temperature (T<sub>A</sub>) -40°C to +85°C

Minimum Input Edge Rate ( $\Delta t/\Delta V$ )

 $V_{IN} = 0.8V$  to 2.0V,  $V_{CC} = 3.0V$  10 ns/V

Note 4: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 5: I<sub>O</sub> Absolute Maximum Rating must be observed.

Note 6: Floating or unused inputs must be held HIGH or LOW.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                             | Conditions                       | V <sub>CC</sub> | Min                    | Max                    | Units  |
|------------------|---------------------------------------|----------------------------------|-----------------|------------------------|------------------------|--------|
| Syllibol         | Parameter                             | Conditions                       | (V)             | IVIIII                 | IVIAX                  | Ullits |
| V <sub>IH</sub>  | HIGH Level Input Voltage              |                                  | 1.65 -1.95      | 0.65 x V <sub>CC</sub> |                        |        |
|                  |                                       |                                  | 2.3 - 2.7       | 1.7                    |                        | V      |
|                  |                                       |                                  | 2.7 - 3.6       | 2.0                    |                        |        |
| V <sub>IL</sub>  | LOW Level Input Voltage               |                                  | 1.65 -1.95      |                        | 0.35 x V <sub>CC</sub> |        |
|                  |                                       |                                  | 2.3 - 2.7       |                        | 0.7                    | V      |
|                  |                                       |                                  | 2.7 - 3.6       |                        | 0.8                    |        |
| V <sub>OH</sub>  | HIGH Level Output Voltage             | I <sub>OH</sub> = -100 μA        | 1.65 - 3.6      | V <sub>CC</sub> - 0.2  |                        |        |
|                  |                                       | $I_{OH} = -4 \text{ mA}$         | 1.65            | 1.2                    |                        |        |
|                  |                                       | $I_{OH} = -6 \text{ mA}$         | 2.3             | 2                      |                        |        |
|                  |                                       | $I_{OH} = -12 \text{ mA}$        | 2.3             | 1.7                    |                        | V      |
|                  |                                       |                                  | 2.7             | 2.2                    |                        |        |
|                  |                                       |                                  | 3.0             | 2.4                    |                        |        |
|                  |                                       | $I_{OH} = -24 \text{ mA}$        | 3.0             | 2                      |                        |        |
| V <sub>OL</sub>  | LOW Level Output Voltage              | I <sub>OL</sub> = 100 μA         | 1.65 - 3.6      |                        | 0.2                    |        |
|                  |                                       | $I_{OL} = 4 \text{ mA}$          | 1.65            |                        | 0.45                   |        |
|                  |                                       | $I_{OL} = 6 \text{ mA}$          | 2.3             |                        | 0.4                    | V      |
|                  |                                       | $I_{OL} = 12mA$                  | 2.3             |                        | 0.7                    | V      |
|                  |                                       |                                  | 2.7             |                        | 0.4                    |        |
|                  |                                       | $I_{OL} = 24 \text{ mA}$         | 3               |                        | 0.55                   |        |
| II               | Input Leakage Current                 | $0 \leq V_I \leq 3.6V$           | 3.6             |                        | ±5.0                   | μΑ     |
| loz              | 3-STATE Output Leakage                | $0 \le V_O \le 3.6V$             | 3.6             |                        | ±10                    | μΑ     |
| Icc              | Quiescent Supply Current              | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6             |                        | 40                     | μΑ     |
| Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$         | 3 -3.6          |                        | 750                    | μΑ     |

## **AC Electrical Characteristics**

|                                     | Parameter           | T $_{A}=-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $R_{L}=500\Omega$ |        |                        |                        |                             |     |                                                               |       |       |
|-------------------------------------|---------------------|---------------------------------------------------------------------------|--------|------------------------|------------------------|-----------------------------|-----|---------------------------------------------------------------|-------|-------|
| Symbol                              |                     | C <sub>L</sub> = 50 pF                                                    |        |                        | C <sub>L</sub> = 30 pF |                             |     |                                                               | Units |       |
| Symbol                              | Faranietei          | $V_{CC} = 3.3V \pm 0.3V$                                                  |        | V <sub>CC</sub> = 2.7V |                        | V $_{CC}$ = 2.5V $\pm$ 0.2V |     | $\textrm{V}_{\textrm{CC}} = \textrm{1.8V} \pm \textrm{0.15V}$ |       | Units |
|                                     |                     | Min                                                                       | Max    | Min                    | Max                    | Min                         | Max | Min                                                           | Max   |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay   | 1.3                                                                       | 3.5    | 1.5                    | 3.9                    | 1.0                         | 3.4 | 1.5                                                           | 6.8   | ns    |
|                                     | Bus to Bus          | 1.5                                                                       | .5 3.5 | 1.5                    | 3.9                    | 1.0                         | 0.4 | 1.5                                                           | 0.0   | 113   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay   | 1.0                                                                       | 12 25  | 1.3 3.5 1.5            | 4.4                    | 4.4 1.0                     | 3.9 | 1.5                                                           | 7.8   |       |
|                                     | LE to Bus           | 1.3                                                                       | 3.3    | 1.5                    | 4.4                    | 1.0                         | 3.9 | 1.5                                                           | 7.0   | ns    |
| $t_{PZL},t_{PZH}$                   | Output Enable Time  | 1.3                                                                       | 4.0    | 1.5                    | 5.1                    | 1.0                         | 4.6 | 1.5                                                           | 9.2   | ns    |
| $t_{PLZ},t_{PHZ}$                   | Output Disable Time | 1.3                                                                       | 4.0    | 1.5                    | 4.3                    | 1.0                         | 3.8 | 1.5                                                           | 6.8   | ns    |

## Capacitance

| Symbol           | Parameter                     |                 | Conditions                             | <b>T</b> <sub>A</sub> = - | Units   |        |
|------------------|-------------------------------|-----------------|----------------------------------------|---------------------------|---------|--------|
| Symbol Parameter |                               |                 | Conditions                             | v <sub>cc</sub>           | Typical | Ullits |
| C <sub>IN</sub>  | Input Capacitance             |                 | V <sub>I</sub> = 0V or V <sub>CC</sub> | 3.3                       | 6       | pF     |
| C <sub>OUT</sub> | Output Capacitance            |                 | V <sub>I</sub> = 0V or V <sub>CC</sub> | 3.3                       | 7       | pF     |
| C <sub>PD</sub>  | Power Dissipation Capacitance | Outputs Enabled | f = 10 MHz, C <sub>L</sub> = 50 pF     | 3.3                       | 20      | pF     |
|                  |                               |                 |                                        | 2.5                       | 20      | ы      |

#### **AC Loading and Waveforms**



TABLE 1. Values for Figure 1

| TEST                                | SWITCH  |
|-------------------------------------|---------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Open    |
| $t_{PZL}, t_{PLZ}$                  | $V_{L}$ |
| $t_{PZH}$ , $t_{PHZ}$               | GND     |
|                                     |         |

FIGURE 1. AC Test Circuit

TABLE 2. Variable Matrix (Input Characteristics: f = 1MHz;  $t_r$  =  $t_f$  = 2ns;  $Z_0$  = 50 $\Omega$ )

| Symbol          | V <sub>CC</sub>        |                        |                         |                         |  |  |  |  |
|-----------------|------------------------|------------------------|-------------------------|-------------------------|--|--|--|--|
| Symbol          | 3.3V ± 0.3V            | 2.7V                   | 2.5V ± 0.2V             | 1.8V ± 0.15V            |  |  |  |  |
| V <sub>mi</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      | V <sub>CC</sub> /2      |  |  |  |  |
| V <sub>mo</sub> | 1.5V                   | 1.5V                   | V <sub>CC</sub> /2      | V <sub>CC</sub> /2      |  |  |  |  |
| V <sub>X</sub>  | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V |  |  |  |  |
| V <sub>Y</sub>  | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V |  |  |  |  |
| $V_{L}$         | 6V                     | 6V                     | V <sub>CC</sub> *2      | V <sub>CC</sub> *2      |  |  |  |  |



OUTPUT CONTROL TPZH TPZH Vmi GND Voh

FIGURE 2. Waveform for Inverting and Non-Inverting Functions

FIGURE 3. 3-STATE Output HIGH Enable and Disable Times for Low Voltage Logic



FIGURE 4. 3-STATE Output LOW Enable and Disable Times for Low Voltage Logic



 $\label{eq:FIGURE 5.Propagation Delay, Pulse Width and } t_{rec} \ Waveforms$ 



FIGURE 6. Setup Time, Hold Time and Recovery Time for Low Voltage Logic

#### Physical Dimensions inches (millimeters) unless otherwise noted





#### NOTES:

- A. THIS PACKAGE CONFORMS TO JEDEC M0-205
- **B. ALL DIMENSIONS IN MILLIMETERS**
- C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined)
  .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS
  D. DRAWING CONFORMS TO ASME Y14.5M-1994

#### BGA54ArevD

54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A (Preliminary)



48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com