

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

### INTEGRATED CIRCUITS

# DATA SHEET

## 74ALVCH16600

18-bit universal bus transceiver (3-State)

Product specification Supersedes data of 1998 Aug IC24 Data Handbook





### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

#### **FEATURES**

- Complies with JEDEC standard no. 8-1A.
- CMOS low power consumption
- Direct interface with TTL levels
- Current drive ± 24 mA at 3.0 V
- All inputs have bus hold circuitry
- Output drive capability 50Ω transmission lines @ 85°C
- MULTIBYTE<sup>TM</sup> flow-through standard pin-out architecture
- Low inductance multiple V<sub>CC</sub> and ground pins for minimum noise and ground bounce

#### **DESCRIPTION**

The 74ALVCH16600 is an 18-bit universal transceiver featuring non-inverting 3-State bus compatible outputs in both send and receive directions. Data flow in each direction is controlled by output enable ( $\overline{OE}_{AB}$  and  $\overline{OE}_{BA}$ ), latch enable ( $\overline{LE}_{AB}$  and  $\overline{LE}_{BA}$ ), and clock ( $\overline{CP}_{AB}$  and  $\overline{CP}_{BA}$ ) inputs. For A-to-B data flow, the device operates in the transparent mode when  $LE_{AB}$  is High. When  $LE_{AB}$  is Low, the A data is latched if  $\overline{CP}_{AB}$  is held at a High or Low logic level. If  $LE_{AB}$  is Low, the A-bus data is stored in the latch/flip-flop on the High-to-Low transition of  $\overline{CP}_{AB}$ . When  $\overline{OE}_{AB}$  is Low, the outputs are active. When  $\overline{OE}_{AB}$  is High, the outputs are in the high-impedance state. The High clock can be controlled with the clock-enable inputs ( $\overline{CE}_{BA}/\overline{CE}_{AB}$ ).

Data flow for B-to-A is similar to that of A-to-B but uses  $\overline{\text{OE}}_{\text{BA}}$ ,  $\text{LE}_{\text{BA}}$  and  $\overline{\text{CP}}_{\text{BA}}$ .

To ensure the high impedance state during power up or power down,  $\overline{OE}_{BA}$  and  $\overline{OE}_{AB}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

#### QUICK REFERENCE DATA

GND = 0V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f = 2.5$ ns

| SYMBOL                             | PARAMETER                               | CONDITI                                                                                        | TYPICAL          | UNIT |     |
|------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|------------------|------|-----|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>An, Bn to Bn, An   | V <sub>CC</sub> = 2.5V, C <sub>L</sub> = 30pF<br>V <sub>CC</sub> = 3.3V, C <sub>L</sub> = 50pF | 3.1<br>2.8       | ns   |     |
| C <sub>I/O</sub>                   | Input/Output capacitance                |                                                                                                | 8.0              | pF   |     |
| C <sub>I</sub>                     | Input capacitance                       |                                                                                                | 4.0              | pF   |     |
| C                                  | Power dissipation capacitance per latch | $V_{L} = GND \text{ to } V_{CC}^{1}$                                                           | Outputs enabled  | 21   | nE. |
| C <sub>PD</sub>                    | Power dissipation capacitance per laten | AL = CIND TO ACC.                                                                              | Outputs disabled | 3    | pF  |

#### NOTES:

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu$ W):  $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:  $f_i$  = input frequency in MHz;  $C_L$  = output load capacitance in pF;  $f_o$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;  $\Sigma (C_L \times V_{CC}^2 \times f_o)$  = sum of outputs.

### **ORDERING INFORMATION**

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|------------|
| 56-Pin Plastic TSSOP Type II | −40°C to +85°C    | 74ALVCH16600 DGG      | SOT364-1   |

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

| PIN NUMBER                                                                         | SYMBOL           | NAME AND FUNCTION       |  |  |  |
|------------------------------------------------------------------------------------|------------------|-------------------------|--|--|--|
| 1                                                                                  | OE <sub>AB</sub> | Output enable A-to-B    |  |  |  |
| 2                                                                                  | LE <sub>AB</sub> | Latch enable A-to-B     |  |  |  |
| 3, 5, 6, 8, 9,<br>10, 12, 13, 14,<br>15, 16, 17, 19,<br>20, 21, 23, 24,<br>26      | A0 to A17        | Data inputs/outputs     |  |  |  |
| 4, 11, 18, 25,<br>32, 39, 46, 53                                                   | GND              | Ground (0V)             |  |  |  |
| 7, 22, 35, 50                                                                      | V <sub>CC</sub>  | Positive supply voltage |  |  |  |
| 27                                                                                 | ŌĒ <sub>BA</sub> | Output enable B-to-A    |  |  |  |
| 28                                                                                 | LE <sub>BA</sub> | Latch enable B-to-A     |  |  |  |
| 29                                                                                 | CE <sub>BA</sub> | Clock enable B-to-A     |  |  |  |
| 30                                                                                 | CP <sub>BA</sub> | Clock input B-to-A      |  |  |  |
| 54, 52, 51, 49,<br>48, 47, 45, 44,<br>43, 42, 41, 40,<br>38, 37, 36, 34,<br>33, 31 | B0 to B17        | Data inputs/outputs     |  |  |  |
| 55                                                                                 | CP <sub>AB</sub> | Clock input A-to-B      |  |  |  |
| 56                                                                                 | CE <sub>AB</sub> | Clock enable A-to-B     |  |  |  |

### **LOGIC SYMBOL**



### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

### LOGIC DIAGRAM (one section)



### **FUNCTION TABLE**

|        |                  | INPUTS           |              | OUTPUTS | STATUS  |                 |
|--------|------------------|------------------|--------------|---------|---------|-----------------|
| CEXX   | OE <sub>XX</sub> | LE <sub>XX</sub> | CPXX         | DATA    | 0017013 | SIAIOS          |
| X      | Н                | Х                | Х            | Х       | Z       | Disabled        |
| X      | L<br>L           | H<br>H           | X<br>X       | H<br>L  | H<br>L  | Transparent     |
| Н      | L                | L                | Х            | Х       | NC      | Hold            |
| L<br>L | L<br>L           | L<br>L           | $\downarrow$ | h<br>I  | H<br>L  | Clock + display |
| L<br>L | L<br>L           | L<br>L           | H<br>L       | X<br>X  | NC      | Hold            |

 $\overline{XX}$ AB for A-to-B direction, BA for B-to-A direction

HIGH voltage level LOW voltage level L

HIGH state must be present one setup time before the LOW-to-HIGH transition of  $\overline{CP}_{XX}$ h LOW state must be present one setup time before the LOW-to-HIGH transition of CPXX

Don't care

HIGH-to-LOW level transition

ŇC Z No change

High impedance "off" state

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

### LOGIC SYMBOL (IEEE/IEC)



### **BUSHOLD CIRCUIT**



### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                                                                     | CONDITIONS                                                                         | LIM | ITS             | UNIT  |  |
|---------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----------------|-------|--|
| STWIBOL                         | PANAIVIETEN                                                                   | CONDITIONS                                                                         | MIN | MAX             | 01411 |  |
| V                               | DC supply voltage 2.5V range (for max. speed performance @ 30 pF output load) |                                                                                    | 2.3 | 2.7             | V     |  |
| V <sub>CC</sub>                 | DC supply voltage 3.3V range (for max. speed performance @ 50 pF output load) |                                                                                    | 3.0 | 3.6             | V     |  |
| VI                              | DC Input voltage range                                                        |                                                                                    | 0   | V <sub>CC</sub> | V     |  |
| V <sub>O</sub>                  | DC output voltage range                                                       |                                                                                    | 0   | V <sub>CC</sub> | V     |  |
| T <sub>amb</sub>                | Operating free-air temperature range                                          |                                                                                    | -40 | +85             | °C    |  |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                                                     | $V_{CC} = 2.3 \text{ to } 3.0 \text{V}$<br>$V_{CC} = 3.0 \text{ to } 3.6 \text{V}$ | 0   | 20<br>10        | ns/V  |  |

### **ABSOLUTE MAXIMUM RATINGS**

In accordance with the Absolute Maximum Rating System (IEC 134) Voltages are referenced to GND (ground = 0V)

| SYMBOL                             | PARAMETER                                                         | CONDITIONS                                                                    | RATING                       | UNIT |
|------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>                    | DC supply voltage                                                 |                                                                               | -0.5 to +4.6                 | V    |
| I <sub>IK</sub>                    | DC input diode current                                            | V <sub>1</sub> < 0                                                            | -50                          | mA   |
| VI                                 | DC input voltage                                                  | For control pins <sup>1</sup>                                                 | -0.5 to +4.6                 | V    |
| ٧١                                 | DC Input voltage                                                  | For data inputs <sup>1</sup>                                                  | -0.5 to V <sub>CC</sub> +0.5 | ]    |
| I <sub>OK</sub>                    | DC output diode current                                           | $V_{O} > V_{CC}$ or $V_{O} < 0$                                               | ±50                          | mA   |
| Vo                                 | DC output voltage                                                 | Note 1                                                                        | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Ι <sub>Ο</sub>                     | DC output source or sink current                                  | $V_{O} = 0$ to $V_{CC}$                                                       | ±50                          | mA   |
| I <sub>GND</sub> , I <sub>CC</sub> | DC V <sub>CC</sub> or GND current                                 |                                                                               | ±100                         | mA   |
| T <sub>stg</sub>                   | Storage temperature range                                         |                                                                               | -65 to +150                  | °C   |
| P <sub>TOT</sub>                   | Power dissipation per package —plastic thin-medium-shrink (TSSOP) | For temperature range: -40 to +125 °C above +55°C derate linearly with 8 mW/K | 600                          | mW   |

NOTE:

1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

### DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions. Voltage are referenced to GND (ground = 0 V).

|                                          |                                        |                                                                                   |                       | LIMITS                |      |      |   |
|------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------|-----------------------|-----------------------|------|------|---|
| SYMBOL                                   | PARAMETER                              | TEST CONDITIONS                                                                   | Temp :                | = -40°C to +8         | 5°C  | UNIT |   |
|                                          |                                        |                                                                                   | MIN                   | TYP <sup>1</sup>      | MAX  | 1    |   |
| .,                                       |                                        | V <sub>CC</sub> = 2.3 to 2.7V                                                     | 1.7                   | 1.2                   |      | ,,   |   |
| $V_{IH}$                                 | HIGH level Input voltage               | V <sub>CC</sub> = 2.7 to 3.6V                                                     | 2.0                   | 1.5                   |      | · ·  |   |
| .,                                       |                                        | V <sub>CC</sub> = 2.3 to 2.7V                                                     |                       | 1.2                   | 0.7  | ١,,  |   |
| $V_{IL}$                                 | LOW level Input voltage                | V <sub>CC</sub> = 2.7 to 3.6V                                                     |                       | 1.5                   | 0.8  | · ·  |   |
|                                          |                                        | $V_{CC}$ = 2.3 to 3.6V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = $-100\mu A$        | V <sub>CC</sub> -0.2  | V <sub>CC</sub>       |      |      |   |
|                                          |                                        | $V_{CC} = 2.3V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = -6mA$                       |                       | V <sub>CC</sub> -0.08 |      | 1    |   |
| V <sub>OH</sub> HIGH level output voltag |                                        | $V_{CC} = 2.3V; V_I = V_{IH} \text{ or } V_{IL}; I_O = -12\text{mA}$              | V <sub>CC</sub> -0.6  | V <sub>CC</sub> -0.26 |      | 1 ., |   |
|                                          | HIGH level output voltage              | $V_{CC} = 2.7V; V_I = V_{IH} \text{ or } V_{IL}; I_O = -12\text{mA}$              | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> -0.14 |      | \ \  |   |
|                                          |                                        | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = -12\text{mA}$              | V <sub>CC</sub> -0.6  | V <sub>CC</sub> -0.09 |      | 1    |   |
|                                          |                                        | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = -24\text{mA}$              | V <sub>CC</sub> -1.0  | V <sub>CC</sub> -0.28 |      | 1    |   |
|                                          |                                        | $V_{CC}$ = 2.3 to 3.6V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu$ A        |                       | GND                   | 0.20 | ٧    |   |
|                                          |                                        | $V_{CC} = 2.3V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 6mA$                        |                       |                       | 0.07 | 0.40 | ٧ |
| $V_{OL}$                                 | LOW level output voltage               | $V_{CC} = 2.3V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 12\text{mA}$               |                       | 0.15                  | 0.70 |      |   |
|                                          |                                        | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 12mA$                       |                       | 0.14                  | 0.40 | ٧    |   |
|                                          |                                        | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 24mA$                       |                       | 0.27                  | 0.55 | 1    |   |
| II                                       | Input leakage current                  | V <sub>CC</sub> = 2.3 to 3.6V;<br>V <sub>I</sub> = V <sub>CC</sub> or GND         |                       | 0.1                   | 5    | μА   |   |
| I <sub>OZ</sub>                          | 3-State output OFF-state current       | $V_{CC}$ = 2.7 to 3.6V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $V_O$ = $V_{CC}$ or GND    |                       | 0.1                   | 10   | μА   |   |
| I <sub>CC</sub>                          | Quiescent supply current               | $V_{CC} = 2.3 \text{ to } 3.6 \text{V}; V_{I} = V_{CC} \text{ or GND}; I_{O} = 0$ |                       | 0.2                   | 40   | μΑ   |   |
| Δl <sub>CC</sub>                         | Additional quiescent supply current    | $V_{CC} = 2.3V \text{ to } 3.6V; V_I = V_{CC} - 0.6V; I_O = 0$                    |                       | 150                   | 750  | μΑ   |   |
|                                          | B 1 111 011 1 1 1                      | $V_{CC} = 2.3V; V_I = 0.7V^2$                                                     | 45                    | -                     |      |      |   |
| I <sub>BHL</sub>                         | Bus hold LOW sustaining current        | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = 0.8V <sup>2</sup>                        | 75                    | 150                   |      | μΑ   |   |
|                                          | Due held I II CI I eveleining a commit | V <sub>CC</sub> = 2.3V; V <sub>I</sub> = 1.7V <sup>2</sup>                        | -45                   |                       |      |      |   |
| Івнн                                     | Bus hold HIGH sustaining current       | $V_{CC} = 3.0V; V_1 = 2.0V^2$                                                     | -75                   | -175                  |      | μΑ   |   |
| I <sub>BHLO</sub>                        | Bus hold LOW overdrive current         | $V_{CC} = 3.6V^2$                                                                 | 500                   |                       |      | μΑ   |   |
| I <sub>BHHO</sub>                        | Bus hold HIGH overdrive current        | $V_{CC} = 3.6V^2$                                                                 | -500                  |                       |      | μΑ   |   |

All typical values are at T<sub>amb</sub> = 25°C.
 Valid for data inputs of bus hold parts.

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

# AC CHARACTERISTICS FOR $V_{CC}$ = 2.3V TO 2.7V RANGE GND = 0V; $t_r = t_f \le 2.0 ns; C_L = 30 pF$

|                                    |                                                                                                |          |     | LIMITS                       |     |      |
|------------------------------------|------------------------------------------------------------------------------------------------|----------|-----|------------------------------|-----|------|
| SYMBOL                             | PARAMETER                                                                                      | WAVEFORM | \   | / <sub>CC</sub> = 2.5V ± 0.2 | 2V  | UNIT |
|                                    |                                                                                                |          | MIN | TYP <sup>1</sup>             | MAX | ]    |
|                                    | Propagation delay<br>An, Bn to Bn, An                                                          |          | 1.0 | 3.1                          | 5.2 |      |
| $t_{PHL}/t_{PLH}$                  | Propagation delay<br>LE <sub>AB,</sub> LE <sub>BA</sub> to Bn, An                              | 1, 2     | 1.0 | 3.6                          | 6.2 | ns   |
|                                    | Propagation delay<br>CP <sub>AB,</sub> CP <sub>BA</sub> to Bn, An                              |          | 1.0 | 3.8                          | 7.3 |      |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time<br>OE <sub>BA</sub> , OE <sub>AB</sub> to An, Bn                    | 3        | 1.0 | 3.1                          | 6.5 | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-State output enable time<br>OE <sub>BA</sub> , OE <sub>AB</sub> to An, Bn                    | 3        | 1.0 | 2.8                          | 5.1 | ns   |
|                                    | Pulse width HIGH<br>LE <sub>AB</sub> , LE <sub>BA</sub>                                        | 0        | 3.3 | 1.6                          | -   |      |
| t <sub>W</sub>                     | Pulse width HIGH or LOW CP <sub>AB</sub> , CP <sub>BA</sub>                                    | 2        | 3.3 | 2.0                          | -   | ns   |
|                                    | Set-up time<br>An, Bn to CP <sub>AB</sub> , CP <sub>BA</sub>                                   | 4        | 1.3 | -0.1                         | -   |      |
| t <sub>SU</sub>                    | Set-up time<br>An, Bn to LE <sub>AB,</sub> LE <sub>BA</sub>                                    | 4        | 1.2 | 0.1                          | -   | ns   |
|                                    | Set-up time<br>CE <sub>AB,</sub> CE <sub>BA</sub> to CP <sub>AB</sub> , CP <sub>BA</sub>       | 4        | 0.7 | -0.4                         | -   | ]    |
|                                    | Hold time<br>An, Bn to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{BA}}$ |          | 1.5 | 0.6                          | -   |      |
| t <sub>h</sub>                     | Hold time<br>An, Bn to LE <sub>AB</sub> , LE <sub>BA</sub>                                     | 4        | 1.2 | 0.6                          | -   | ns   |
|                                    | Hold time<br>CE <sub>AB,</sub> CE <sub>BA</sub> to CP <sub>AB</sub> , CP <sub>BA</sub>         | 4        | 1.4 | 2.0                          | -   | ]    |
| f <sub>MAX</sub>                   | Maximum clock frequency                                                                        |          | 150 | 335                          | _   | MHz  |

<sup>1.</sup> All typical values are at  $V_{CC}$  = 2.5V and  $T_{amb}$  = 25°C.

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

# AC CHARACTERISTICS FOR $V_{CC}$ = 3.0V TO 3.6V RANGE AND $V_{CC}$ = 2.7V GND = 0V; $t_r$ = $t_f$ = 2.5ns; $C_L$ = 50pF

|                                                                                                                              |                                                                                                                                  |          |     |                  | LIM  | IITS  |                       |     |      |
|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-----|------------------|------|-------|-----------------------|-----|------|
| SYMBOL                                                                                                                       | PARAMETER                                                                                                                        | WAVEFORM | Vcc | ; = 3.3V ±       | 0.3V | \ \ \ | / <sub>CC</sub> = 2.7 | V   | UNIT |
|                                                                                                                              |                                                                                                                                  |          | MIN | TYP <sup>1</sup> | MAX  | MIN   | TYP                   | MAX |      |
|                                                                                                                              | Propagation delay<br>An, Bn to Bn, An                                                                                            |          | 1.0 | 2.8              | 4.2  |       | 3.1                   | 4.7 |      |
| t <sub>PHL</sub> /t <sub>PLH</sub>                                                                                           | Propagation delay<br>LE <sub>AB</sub> , LE <sub>BA</sub> to Bn, An                                                               | 1, 2     | 1.0 | 3.1              | 4.9  |       | 3.4                   | 5.5 | ns   |
|                                                                                                                              | Propagation delay<br>CP <sub>AB</sub> , CP <sub>BA</sub> to Bn, An                                                               |          | 1.3 | 2.9              | 5.7  |       | 3.8                   | 6.8 |      |
| t <sub>PZH</sub> /t <sub>PZL</sub>                                                                                           | 3-State output enable time<br>OE <sub>BA</sub> to An                                                                             | 3        | 1.1 | 2.8              | 5.2  |       | 3.3                   | 6.3 | ns   |
| t <sub>PHZ</sub> /t <sub>PLZ</sub>                                                                                           | 3-State output disable time<br><del>OE<sub>BA</sub> to An</del>                                                                  | 3        | 1.2 | 3.2              | 4.4  |       | 3.3                   | 4.7 | ns   |
| LE pulse width LE <sub>AB</sub> , LE <sub>BA</sub> to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{B}}$ | LE pulse width<br>LE <sub>AB</sub> , LE <sub>BA</sub> to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{BA}}$ | 2        | 3.3 | 1.0              |      | 3.3   | 1.0                   |     | ns   |
| t <sub>W</sub>                                                                                                               | LE pulse width HIGH or LOW CP <sub>AB</sub> , CP <sub>BA</sub>                                                                   | 2        | 3.3 | 1.1              |      | 3.3   | 1.4                   |     | 113  |
|                                                                                                                              | Set-up time<br>An, Bn to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{BA}}$                                 | 4        | 1.2 | -0.1             |      | 1.3   | -0.4                  |     |      |
| t <sub>SU</sub>                                                                                                              | Set-up time<br>An, Bn to LE <sub>AB</sub> , LE <sub>BA</sub>                                                                     | 4        | 1.1 | 0.3              |      | 1.1   | -0.2                  |     | ns   |
|                                                                                                                              | Set-up time $CE_{AB}$ , $CE_{BA}$ to $\overline{CP}_{AB}$ , $\overline{CP}_{BA}$                                                 | 4        | 0.8 | -0.2             |      | 0.7   | -0.7                  |     |      |
|                                                                                                                              | Hold time<br>An, Bn to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{BA}}$                                   | 4        | 1.5 | 0.4              |      | 1.8   | 0.4                   |     |      |
| t <sub>h</sub>                                                                                                               | Hold time<br>An, Bn to LE <sub>AB</sub> , LE <sub>BA</sub>                                                                       | 4        | 1.3 | 0.1              |      | 1.6   | 0.1                   |     | ns   |
|                                                                                                                              | Hold time<br>CE <sub>AB</sub> , CE <sub>BA</sub> to $\overline{\text{CP}}_{\text{AB}}$ , $\overline{\text{CP}}_{\text{BA}}$      | 4        | 1.4 | 0.4              |      | 1.7   | 0.6                   |     |      |
| f <sub>MAX</sub>                                                                                                             | Maximum clock frequency                                                                                                          |          | 150 | 362              |      | 150   | 350                   |     | MHz  |

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

#### **AC WAVEFORMS**

V<sub>CC</sub> = 2.3 TO 2.7 V RANGE

- $V_{M} = 0.5 V$

- 2.  $V_X = V_{OL} + 0.15V$ 3.  $V_Y = V_{OH} 0.15V$ 4.  $V_I = V_{CC}$ 5.  $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load.

# V<sub>CC</sub> = 3.0 TO 3.6 V RANGE AND V<sub>CC</sub> = 2.7 V 1. V<sub>M</sub> = 1.5 V 2. V<sub>X</sub> = V<sub>OL</sub> + 0.3V 3. V<sub>Y</sub> = V<sub>OH</sub> - 0.3V 4. V<sub>I</sub> = 2.7 V

- 5. VOL and VOH are the typical output voltage drop that occur with the output load.



Waveform 1. Input (An, Bn) to output (Bn, An) propagation delay times



Waveform 2. Latch enable input (LEAB, LEBA) and clock pulse input ( $\overline{\text{CP}}_{\text{AB}}$ ,  $\overline{\text{CP}}_{\text{BA}}$ ) to output (An, Bn) propagation delays and latch enable pulse width



Waveform 3. 3-State enable and disable times



Waveform 4. Data set-up and hold times for the An and Bn inputs to the LE<sub>AB</sub>, LE<sub>BA</sub>,  $\overline{\text{CP}}_{\text{AB}}$  and  $\overline{\text{CP}}_{\text{BA}}$  inputs

### 18-bit universal bus transceiver (3-State)

74ALVCH16600

### **TEST CIRCUIT**



Load circuitry for switching times

### 18-bit universal bus transceiver (3-State)

### 74ALVCH16600

### TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm

SOT364-1



### 0 2.5 5 mm scale

### DIMENSIONS (mm are the original dimensions).

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е   | HE         | L   | Lp         | Q            | v    | w    | у   | z          | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|-----|------------|-----|------------|--------------|------|------|-----|------------|----------|
| mm   | 1.2       | 0.15<br>0.05   | 1.05<br>0.85   | 0.25           | 0.28<br>0.17 | 0.2<br>0.1 | 14.1<br>13.9     | 6.2<br>6.0       | 0.5 | 8.3<br>7.9 | 1.0 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.5<br>0.1 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|          | OUTLINE REFERENCES |          |      |  |  |            | ISSUE DATE                       |
|----------|--------------------|----------|------|--|--|------------|----------------------------------|
| VERSION  | IEC                | JEDEC    | EIAJ |  |  | PROJECTION | 1330E DATE                       |
| SOT364-1 |                    | MO-153EE |      |  |  | €          | <del>-93-02-03</del><br>95-02-10 |

18-bit universal bus transceiver (3-State)

74ALVCH16600

**NOTES** 

### 18-bit universal bus transceiver (3-State)

74ALVCH16600

|                                          | DEFINITIONS            |                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Data Sheet Identification Product Status |                        | Definition                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| Objective Specification                  | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                          |  |  |  |  |  |  |  |
| Preliminary Specification                | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Phillips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |  |  |
| Product Specification                    | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                       |  |  |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

Date of release: 06-98

Document order number: 9397–750–04799

Let's make things better.

Philips Semiconductors



