# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# 74F381 4-Bit Arithmetic Logic Unit

### FAIRCHILD

SEMICONDUCTOR

### 74F381 4-Bit Arithmetic Logic Unit

### **General Description**

The 74F381 performs three arithmetic and three logic operations on two 4-bit words, A and B. Two additional select input codes force the function outputs LOW or HIGH. Carry propagate and generate outputs are provided for use with the 74F182 carry lookahead generator for high-speed expansion to longer word lengths. For ripple expansion, refer to the 74F382 ALU data sheet.

### Features

- Low input loading minimizes drive requirements
- Performs six arithmetic and logic functions
- Selectable LOW (clear) and HIGH (preset) functions
- Carry generate and propagate outputs for use with carry lookahead generator

May 1988

Revised August 1999

### **Ordering Code:**

| Order Number                                                                        | Package Number                                                                                            | Package Description                                                       |  |  |  |  |  |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|
| 74F381SC                                                                            | M20B                                                                                                      | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |  |  |
| 74F381SJ                                                                            | M20D                                                                                                      | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |  |  |  |  |  |
| 74F381PC N20A 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide |                                                                                                           |                                                                           |  |  |  |  |  |
| Devices also available                                                              | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                                                                           |  |  |  |  |  |

### **Logic Symbols**



### **Connection Diagram**

|                  |    | $\nabla$ |    |                  |
|------------------|----|----------|----|------------------|
| A1-              | 1  |          | 20 | -v <sub>cc</sub> |
| в <sub>1</sub> — | 2  |          | 19 | -A2              |
| A <sub>0</sub> — | 3  |          | 18 | — В <sub>2</sub> |
| в <sub>0</sub> — | 4  |          | 17 | - A3             |
| s <sub>0</sub> — | 5  |          | 16 | — В <sub>3</sub> |
| s <sub>1</sub> - | 6  |          | 15 | -c <sub>n</sub>  |
| s <sub>2</sub> - | 7  |          | 14 | — P              |
| F <sub>0</sub>   | 8  |          | 13 | Ē                |
| F <sub>1</sub> - | 9  |          | 12 | — F <sub>3</sub> |
| GND —            | 10 |          | 11 | -F2              |
| I                |    |          |    | I                |
|                  |    |          |    |                  |

© 1999 Fairchild Semiconductor Corporation DS009528

### **Unit Loading/Fan Out**

| Pin Names                      | Description                         | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |
|--------------------------------|-------------------------------------|----------|-----------------------------------------|
| Fill Names                     | Description                         | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |
| A <sub>0</sub> -A <sub>3</sub> | A Operand Inputs                    | 1.0/3.0  | 20 µA/-1.8 mA                           |
| B <sub>0</sub> –B <sub>3</sub> | B Operand Inputs                    | 1.0/3.0  | 20 µA/-1.8 mA                           |
| S <sub>0</sub> –S <sub>2</sub> | Function Select Inputs              | 1.0/1.0  | 20 µA/-0.6 mA                           |
| C <sub>n</sub>                 | Carry Input                         | 1.0/4.0  | 20 µA/-2.4 mA                           |
| G                              | Carry Generate Output (Active LOW)  | 50/33.3  | -1 mA/20 mA                             |
| P                              | Carry Propagate Output (Active LOW) | 50/33.3  | -1 mA/20 mA                             |
| $F_0-F_3$                      | Function Outputs                    | 50/33.3  | -1 mA/20 mA                             |

### **Functional Description**

Signals applied to the Select inputs  $S_0\!-\!S_2$  determine the mode of operation, as indicated in the Function Select Table. An extensive listing of input and output levels is shown in the Truth Table. The circuit performs the arithmetic functions for either active HIGH or active LOW operands, with output levels in the same convention. In the Subtract operating modes, it is necessary to force a carry (HIGH for active HIGH operands, LOW for active LOW operands) into the  $C_n$  input of the least significant package.

The Carry Generate  $\overline{(G)}$  and Carry Propagate  $\overline{(P)}$  outputs supply input signals to the 74F182 carry lookahead generator for expansion to longer word length, as shown in Figure 2. Note that an 74F382 ALU is used for the most significant package. Typical delays for Figure 2 are given in Figure 1.

### **Function Select Table**

|                 | Select     |                | Operation |
|-----------------|------------|----------------|-----------|
| S <sub>0</sub>  | <b>S</b> 1 | S <sub>2</sub> | Operation |
| L               | L          | L              | Clear     |
| н               | L          | L              | B Minus A |
| L               | н          | L              | A Minus B |
| н               | н          | L              | A Plus B  |
|                 |            |                |           |
| L               | L          | н              | A⊕B       |
| н               | L          | н              | A + B     |
| L               | н          | н              | AB        |
| н               | н          | н              | Preset    |
| <br>Valtaga Lav | -1         |                |           |



| <b>D</b> .(1.0)                            | Toward  | Output          |
|--------------------------------------------|---------|-----------------|
| Path Segment                               | F       | $C_n + 4$ , OVR |
| A <sub>i</sub> or B <sub>i</sub> to P      | 7.2 ns  | 7.2 ns          |
| P <sub>i</sub> to C <sub>n</sub> + ('F182) | 6.2 ns  | 6.2 ns          |
| C <sub>n</sub> to F                        | 8.1 ns  | —               |
| $C_n \text{ or } C_n + 4, \text{ OVR}$     | —       | 8.0 ns          |
| Total Delay                                | 21.5 ns | 21.4 ns         |



|           |                |                | Inp            | outs   |                |        |                |                | Outp           | uts            |        |        |
|-----------|----------------|----------------|----------------|--------|----------------|--------|----------------|----------------|----------------|----------------|--------|--------|
| Function  | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | Cn     | A <sub>n</sub> | Bn     | F <sub>0</sub> | F <sub>1</sub> | F <sub>2</sub> | F <sub>3</sub> | G      | P      |
| CLEAR     | L              | L              | L              | Х      | Х              | Х      | L              | L              | L              | L              | L      | L      |
|           |                |                |                | L      | L              | L      | Н              | Н              | Н              | Н              | Н      | L      |
|           |                |                |                | L      | L              | н      | L              | н              | н              | н              | L      | L      |
|           |                |                |                | L      | н              | L      | L              | L              | L              | L              | Н      | Н      |
| B Minus A | н              | L              | L              | L      | Н              | Н      | н              | Н              | Н              | Н              | Н      | L      |
|           |                |                |                | н      | L              | L      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | н      | L              | Н      | н              | Н              | Н              | Н              | L      | L      |
|           |                |                |                | н      | Н              | L      | н              | L              | L              | L              | Н      | Н      |
|           |                |                |                | н      | Н              | Н      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | L      | L              | L      | Н              | Н              | Н              | Н              | Н      | L      |
|           |                |                |                | L      | L              | н      | L              | L              | L              | L              | Н      | Н      |
|           |                |                |                | L      | Н              | L      | L              | н              | н              | н              | L      | L      |
| A Minus B | L              | Н              | L              | L      | н              | Н      | н              | н              | Н              | н              | Н      | L      |
|           |                |                |                | н      | L              | L      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | н      | L              | н      | н              | L              | L              | L              | Н      | Н      |
|           |                |                |                | н      | н              | L      | н              | н              | н              | н              | L      | L      |
|           |                |                |                | н      | Н              | Н      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | L      | L              | L      | L              | L              | L              | L              | Н      | Н      |
|           |                |                |                | L      | L              | Н      | н              | Н              | Н              | Н              | Н      | L      |
|           |                |                |                | L      | Н              | L      | н              | Н              | Н              | Н              | Н      | L      |
| A Plus B  | Н              | Н              | L              | L      | Н              | Н      | L              | Н              | Н              | Н              | L      | L      |
|           |                |                |                | Н      | L              | L      | н              | L              | L              | L              | Н      | Н      |
|           |                |                |                | н      | L              | Н      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | Н      | Н              | L      | L              | L              | L              | L              | Н      | L      |
|           |                |                |                | Н      | Н              | Н      | Н              | Н              | Н              | Н              | L      | L      |
|           |                |                |                | Х      | L              | L      | L              | L              | L              | L              | Н      | Н      |
|           |                |                |                | Х      | L              | Н      | н              | н              | н              | Н              | Н      | Н      |
| A ⊕ B     | L              | L              | Н              | Х      | Н              | L      | н              | н              | н              | Н              | Н      | L      |
|           |                |                |                | Х      | Н              | Н      | L              | L              | L              | L              | L      | L      |
|           |                |                |                | х      | L              | L      | L              | L              | L              | L              | Н      | Н      |
|           |                |                |                | х      | L              | н      | н              | Н              | н              | н              | Н      | Н      |
| A + B     | н              | L              | Н              | х      | Н              | L      | н              | Н              | Н              | Н              | Н      | Н      |
|           |                |                |                | Х      | H              | Н      | Н              | Н              | Н              | Н              | Н      | L      |
|           |                |                |                | X      | L              | L      | L              | L              | L              | L              | L      | L      |
|           |                |                |                | X      | L              | H      | L              | L              | L              | L              | H      | H      |
| AB        | L              | Н              | Н              | X      | Н              | L      | L              | L              | L              | L              | L      | L      |
|           |                |                |                | X      | H              | н      | н              | H              | н              | H              | Н      | L      |
|           |                |                |                | X      | L              | L      | н              | Н              | Н              | Н              | Н      | н      |
|           |                |                |                | X      | L              | H      | н              | Н              | Н              | н              | н      | н      |
| PRESET    | н              | Н              | Н              | X<br>X | н<br>н         | L<br>H | H<br>H         | н<br>н         | H<br>H         | H<br>H         | H<br>H | H<br>L |

L = LOW Voltage Level X = Immaterial

www.fairchildsemi.com

74F381



www.fairchildsemi.com

4

### Absolute Maximum Ratings(Note 1)

Storage Temperature Ambient Temperature under Bias Junction Temperature under Bias V<sub>CC</sub> Pin Potential to Ground Pin Input Voltage (Note 2) Input Current (Note 2) Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ ) Standard Output 3-STATE Output Current Applied to Output in LOW State (Max) twice the rated  $I_{OL}$  (mA)

-65°C to +150°C –55°C to +125°C -55°C to +150°C -0.5V to +7.0V -0.5V to +7.0V -30 mA to +5.0 mA

-0.5V to V<sub>CC</sub>

-0.5V to +5.5V

### **Recommended Operating** Conditions

Free Air Ambient Temperature Supply Voltage

 $0^{\circ}C$  to  $+70^{\circ}C$ +4.5V to +5.5V 74F381

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

| Symbol           | Parameter                            |                                           | Min        | Тур | Max  | Units | V <sub>cc</sub> | Conditions                                           |
|------------------|--------------------------------------|-------------------------------------------|------------|-----|------|-------|-----------------|------------------------------------------------------|
| V <sub>IH</sub>  | Input HIGH Voltage                   |                                           | 2.0        |     |      | V     |                 | Recognized as a HIGH Signal                          |
| VIL              | Input LOW Voltage                    |                                           |            |     | 0.8  | V     |                 | Recognized as a LOW Signal                           |
| V <sub>CD</sub>  | Input Clamp Diode Voltage            |                                           |            |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                             |
| V <sub>OH</sub>  | Output HIGH<br>Voltage               | 10% V <sub>CC</sub><br>5% V <sub>CC</sub> | 2.5<br>2.7 |     |      | v     | Min             | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ |
| V <sub>OL</sub>  | Output LOW<br>Voltage                | 10% V <sub>CC</sub>                       |            |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA                              |
| IIH              | Input HIGH<br>Current                |                                           |            |     | 5.0  | μΑ    |                 | V <sub>IN</sub> = 2.7V                               |
| I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test |                                           |            |     | 7.0  | μA    | Max             | V <sub>IN</sub> = 7.0V                               |
| ICEX             | Output HIGH<br>Leakage Current       |                                           |            |     | 50   | μΑ    | Max             | V <sub>OUT</sub> = V <sub>CC</sub>                   |
| V <sub>ID</sub>  | Input Leakage<br>Test                |                                           | 4.75       |     |      | v     | 0.0             | $I_{ID} = 1.9 \ \mu A$<br>All Other Pins Grounded    |
| I <sub>OD</sub>  | Output Leakage<br>Circuit Current    |                                           |            |     | 3.75 | μΑ    | 0.0             | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded |
| IIL              | Input LOW Current                    |                                           |            |     | -0.6 | mA    | Max             | $V_{IN} = 0.5V (S_n)$                                |
|                  |                                      |                                           |            |     | -1.8 | mA    | Max             | $V_{IN}=0.5V~(A_n,~B_n)$                             |
|                  |                                      |                                           |            |     | -2.4 | mA    | Max             | $V_{IN} = 0.5V \ (C_n)$                              |
| los              | Output Short-Circuit Current         |                                           | -60        |     | -150 | mA    | Max             | $V_{OUT} = 0V$                                       |
| I <sub>CC</sub>  | Power Supply Current                 |                                           |            | 59  | 89   | mA    | Max             |                                                      |

### **DC Electrical Characteristics**

74F381

### **AC Electrical Characteristics**

| Symbol           | Parameter                             |     | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     | Units |     |  |  |  |
|------------------|---------------------------------------|-----|-------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|-----|--|--|--|
|                  |                                       | Min | Тур                                                         | Max                                                                                    | Min | Max   |     |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 2.5 | 8.1                                                         | 12.0                                                                                   | 2.5 | 13.0  | ns  |  |  |  |
| t <sub>PHL</sub> | C <sub>n</sub> to F <sub>i</sub>      | 2.5 | 5.7                                                         | 8.0                                                                                    | 2.5 | 9.0   | 115 |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 4.0 | 10.4                                                        | 15.0                                                                                   | 4.0 | 16.0  |     |  |  |  |
| t <sub>PHL</sub> | Any A or B to Any F                   | 3.5 | 8.2                                                         | 11.0                                                                                   | 3.5 | 12.0  | ns  |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 4.5 | 8.3                                                         | 20.5                                                                                   | 4.5 | 21.5  |     |  |  |  |
| t <sub>PHL</sub> | S <sub>i</sub> to F <sub>i</sub>      | 4.0 | 8.2                                                         | 15.0                                                                                   | 4.0 | 16.0  | ns  |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 3.5 | 6.4                                                         | 10.0                                                                                   | 3.5 | 11.0  |     |  |  |  |
| t <sub>PHL</sub> | $A_i$ or $B_i$ to $\overline{G}$      | 3.5 | 6.8                                                         | 10.0                                                                                   | 3.0 | 11.0  | ns  |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 2.5 | 7.2                                                         | 10.5                                                                                   | 2.5 | 11.5  |     |  |  |  |
| t <sub>PHL</sub> | A <sub>i</sub> or B <sub>i</sub> to P | 3.5 | 6.5                                                         | 9.5                                                                                    | 3.5 | 10.5  | ns  |  |  |  |
| t <sub>PLH</sub> | Propagation Delay                     | 4.0 | 7.8                                                         | 12.0                                                                                   | 4.0 | 13.0  | ns  |  |  |  |
| t <sub>PHL</sub> | Si to G or P                          | 4.5 | 10.2                                                        | 13.5                                                                                   | 4.5 | 14.5  | ns  |  |  |  |



