## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## 74FST3383

## 10-Bit Low Power Bus Exchange

The ON Semiconductor 74FST3383 is a 10 -bit low power bus exchange. The device is CMOS TTL compatible when operating between 4 and 5.5 Volts. The device exhibits extremely low $\mathrm{R}_{\mathrm{ON}}$ and adds nearly zero propagation delay. The device adds no noise or ground bounce to the system.

## Features

- $\mathrm{R}_{\mathrm{ON}}<4 \Omega$ Typical
- Less Than 0.25 ns-Max Delay Through Switch
- Nearly Zero Standby Current
- No Circuit Bounce
- Control Inputs are TTL/CMOS Compatible
- Pin-For-Pin Compatible With QS3383, FST3383, CBT3383
- All Popular Packages: SOIC-24, TSSOP-24, QSOP-24
- All Devices in Package TSSOP are Inherently Pb-Free*

| $\overline{\mathrm{OE}}$ - | 1 | 24 | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{C}_{0}$ 파 | 2 | 23 | $\square \mathrm{D}_{4}$ |
| $\mathrm{A}_{0}$ 파 | 3 | 22 | $\square \mathrm{B}_{4}$ |
| $\mathrm{B}_{0}$ - |  | 21 | $-\mathrm{A}_{4}$ |
| $\mathrm{D}_{0}$ - | 5 | 20 | $\square \mathrm{C}_{4}$ |
| $\mathrm{C}_{1}$ - | 6 | 19 | - $\mathrm{D}_{3}$ |
| $\mathrm{A}_{1}{ }^{\text {H}}$ | 7 | 18 | $\square B_{3}$ |
| $\mathrm{B}_{1}$ 口 | 8 | 17 | $\square \mathrm{A}_{3}$ |
| $\mathrm{D}_{1}$ 耳 | 9 | 16 | $\square{ }_{\square}$ |
| $\mathrm{C}_{2}$ - | 10 | 15 | $\square \mathrm{D}_{2}$ |
| $\mathrm{A}_{2}$ 망 | 11 | 14 | $\square^{-1}$ |
| GND | 12 |  | - ${ }^{\text {BX }}$ |

Figure 1. 24-Lead Pinout

## TRUTH TABLE

| $\overline{\mathbf{O E}}$ | $\mathbf{B X}$ | $\mathbf{A}_{\mathbf{0}}-\mathbf{A}_{\mathbf{4}}$ | $\mathbf{B}_{0}-\mathbf{B}_{4}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
| H | X | HIGH-Z State | HIGH-Z State | Disconnect |
| L | L | $\mathrm{C}_{0}-\mathrm{C}_{4}$ | $\mathrm{D}_{0}-\mathrm{D}_{4}$ | Connect |
| L | H | $\mathrm{D}_{0}-\mathrm{D}_{4}$ | $\mathrm{C}_{0}-\mathrm{C}_{4}$ | Exchange |

NOTE: H = HIGH Voltage Level, L = LOW Voltage Level, X = Don't Care
*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.


ON Semiconductor ${ }^{\circledR}$
http://onsemi.com


PIN NAMES

| Pin | Description |
| :--- | :---: |
| $\overline{O E}$ | Bus Switch Enable |
| $B X$ | Bus Exchange |
| $A_{0}-A_{4}, B_{0}-B_{4}$ | Buses A, B |
| $C_{0}-C_{4}, D_{0}-D_{4}$ | Buses C, D |

ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.


ORDERING INFORMATION

| Device Order Number | Package | Shipping ${ }^{\dagger}$ |
| :--- | :---: | :---: |
| 74FST3383DW | SOIC-24 | 48 Units / Rail |
| 74FST3383DWR2 | SOIC-24 | 2500 Units / Tape \& Reel |
| 74FST3383DT | TSSOP-24* <br> (Pb-Free) | 96 Units / Rail |
| 74FST3383DTR2 | TSSOP-24* <br> (Pb-Free) | 2500 Units / Tape \& Reel |
| 74FST3383QS | QSOP-24 | 96 Units / Rail |
| 74FST3383QSR | QSOP-24 | 2500 Units / Tape \& Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
*This package is inherently $\mathrm{Pb}-\mathrm{Free}$.

MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{1}$ | DC Input Voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\mathrm{O}}$ | DC Output Voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | DC Input Diode Current $\quad \mathrm{V}_{1}<$ GND | -50 | mA |
| lok | DC Output Diode Current $\quad \mathrm{V}_{\mathrm{O}}<\mathrm{GND}$ | -50 | mA |
| Io | DC Output Sink Current | 128 | mA |
| ICC | DC Supply Current per Supply Pin | $\pm 100$ | mA |
| $\mathrm{I}_{\text {GND }}$ | DC Ground Current per Ground Pin | $\pm 100$ | mA |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature Range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Junction Temperature Under Bias | + 150 | ${ }^{\circ} \mathrm{C}$ |
| $\theta_{\text {JA }}$ | Thermal Resistance SOIC <br> TSSOP  <br> QSOP  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| MSL | Moisture Sensitivity | Level 1 |  |
| $\mathrm{F}_{\mathrm{R}}$ | Flammability Rating Oxygen Index: 28 to 34 | UL 94V-0 @ 0.125 in |  |
| $\mathrm{V}_{\text {ESD }}$ |  | $\begin{aligned} & >2000 \\ & >200 \\ & \text { N/A } \end{aligned}$ | V |
| ILatchup | Latchup Performance $\quad$ Above $\mathrm{V}_{\mathrm{CC}}$ and Below GND at $85^{\circ} \mathrm{C}$ (Note 4) | - $\pm 500$ | mA |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Tested to EIA/JESD22-A114-A.
2. Tested to EIA/JESD22-A115-A.
3. Tested to JESD22-C101-A.
4. Tested to EIA/JESD78.

## RECOMMENDED OPERATING CONDITIONS


5. Unused control inputs may not be left open. All control inputs must be tied to a high or low logic input voltage level.

DC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ* | Max |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Resistance | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ | 4.5 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage |  | 4.0 to 5.5 | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  | 4.0 to 5.5 |  |  | 0.8 | V |
| 1 | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V}$ | 5.5 |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | OFF-STATE Leakage Current | $0 \leq \mathrm{A}, \mathrm{B} \leq \mathrm{V}_{\mathrm{CC}}$ | 5.5 |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{ON}}$ | Switch On Resistance (Note 6) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=64 \mathrm{~mA}$ | 4.5 |  | 4 | 7 | $\Omega$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=30 \mathrm{~mA}$ | 4.5 |  | 4 | 7 |  |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=15 \mathrm{~mA}$ | 4.5 |  | 8 | 15 |  |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=15 \mathrm{~mA}$ | 4.0 |  | 11 | 20 |  |
| Icc | Quiescent Supply Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND, IOUT $=0$ | 5.5 |  |  | 3 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\mathrm{CC}}$ | Increase In I CC per Input | One input at 3.4 V, Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND | 5.5 |  |  | 2.5 | mA |

*Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
6. Measured by the voltage drop between $A$ and $B$ pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two ( A or B ) pins.

AC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter | Conditions | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{RU}=\mathrm{RD}=500 \Omega \end{gathered}$ |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5-5.5 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{cc}}=4.0 \mathrm{~V}$ |  |  |
|  |  |  | Min | Max | Min | Max |  |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Prop Delay Bus to Bus (Note 7) | $V_{1}=\text { OPEN }$ | , | 0.25 |  | 0.25 | ns |
|  | Prop Delay, BX to An, Bn, Cn or Dn |  | 1.0 | 5.8 |  | 6.5 |  |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Output Enable Time, BX to An, Bn, Cn or Dn | $\begin{aligned} & V_{1}=7 \mathrm{~V} \text { for } t_{\text {PZL }} \\ & V_{\text {I }}=O P E N \text { for } t_{P Z H} \end{aligned}$ | 1.0 | 5.8 |  | 6.5 | ns |
|  | Output Enable Time, Ioe to An, Bn, Cn or Dn |  | 1.0 | 5.8 |  | 6.5 |  |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Output Disable Time, BX to An, Bn, Cn or Dn | $\begin{aligned} & V_{1}=7 \mathrm{~V} \text { for } t_{P L Z} \\ & V_{1}=\text { OPEN for } t_{\text {PHZ }} \end{aligned}$ | 1.0 | 5.3 |  | 6.2 | ns |
|  | Output Disable Time, Ioe to An, Bn, Cn or Dn |  | 1.0 | 5.3 |  | 6.2 |  |

7. This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

CAPACITANCE (Note 8)

| Symbol | Parameter | Conditions | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Control Pin Input Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 6 |  | pF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Port Input/Output Capacitance | $\mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{OE}}=5.0 \mathrm{~V}$ | 13 |  | pF |

8. $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, Capacitance is characterized but not tested.

## AC Loading and Waveforms



NOTES:

1. Input driven by $50 \Omega$ source terminated in $50 \Omega$.
2. CL includes load and stray capacitance.
${ }^{*} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$
Figure 3. AC Test Circuit


Figure 5. Enable/Disable Delays

## PACKAGE DIMENSIONS

SOIC-24<br>D SUFFIX<br>CASE 751E-04<br>ISSUE E



## 74FST3383

## PACKAGE DIMENSIONS

TSSOP-24<br>DT SUFFIX<br>CASE 948H-01<br>ISSUE A



## PACKAGE DIMENSIONS

QSOP-24
QS SUFFIX
CASE 492B-01
ISSUE O

notes:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. THE BOTTOM PACKAGE SHALL BE BIGGER THAN THE TOP PACKAGE BY 4 MILS (NOTE: LEAD SIDE ONLY). BOTTOM PACKAGE DIMENSION SHALL FOLLOW THE DIMENSION STATED IN THIS FOLLOWING.
3. PLASTIC DIMENSIONS DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 6 MILS PER SIDE.
4. BOTTOM EJECTOR PIN WILL INCLUDE THE COUNTRY OF ORIGIN (COO) AND MOLD CAVITY I.D.

|  | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MAX | MIN | MAX | MIN |  |
| A | 0.337 | 0.344 | 8.56 | 8.74 |  |
| B | 0.150 | 0.157 | 3.81 | 3.99 |  |
| C | 0.061 | 0.068 | 1.55 | 1.73 |  |
| D | 0.008 | 0.012 | 0.20 | 0.31 |  |
| F | 0.016 | 0.035 | 0.41 | 0.89 |  |
| G | 0.025 BSC |  | 0.64 BSC |  |  |
| H | 0.008 | 0.018 | 0.20 | 0.46 |  |
| J | 0.0098 | 0.0075 | 0.249 | 0.191 |  |
| K | 0.004 | 0.010 | 0.10 | 0.25 |  |
| L | 0.230 | 0.244 | 5.84 | 6.20 |  |
| M | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |
| N | $0^{\circ}$ | $7^{\circ}$ | $0^{\circ}$ | $7^{\circ}$ |  |
| $\mathbf{P}$ | 0.027 | 0.037 | 0.69 | 0.94 |  |
| $\mathbf{Q}$ | 0.035 | DIA | 0.89 | DIA |  |
| R | 0.035 | 0.045 | 0.89 |  | 1.14 |
| U | 0.035 | 0.045 | 0.89 | 1.14 |  |
| $\mathbf{V}$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ |  |

DETAILE


#### Abstract

ON Semiconductor and 0 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canad
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free

USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative

