

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







### INTEGRATED CIRCUITS

## DATA SHEET

# **74LV373**Octal D-type transparent latch (3-State)

Product specification Supersedes data of 1997 March 04 IC24 Data Handbook





## Octal D-type transparent latch (3-State)

74LV373

#### **FEATURES**

Wide operating voltage: 1.0 to 5.5V

Optimized for Low Voltage applications: 1.0V to 3.6V

Accepts TTL input levels between V<sub>CC</sub> = 2.7V and V<sub>CC</sub> = 3.6V

 Typical V<sub>OLP</sub> (output ground bounce) < 0.8V at V<sub>CC</sub> = 3.3V,  $T_{amb} = 25^{\circ}C$ 

 Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) > 2V at V<sub>CC</sub> = 3.3V,  $T_{amb} = 25^{\circ}C$ 

Common 3-State output enable input

Output capability: bus driver

I<sub>CC</sub> category: MSI

#### DESCRIPTION

The 74LV373 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC/HCT373.

The 74LV373 is an octal D-type transparent latch featuring separate D-type inputs for each latch and 3-State outputs for bus oriented applications. A latch enable (LE) input and an output enable (OE) input are common to all internal latches.

The '373' consists of eight D-type transparent latches with 3-State true outputs. When LE is HIGH, data at the Dn inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change each time its corresponding D-input changes.

When LE is LOW the latches store the information that was present at the D-inputs a set-up time preceding the HIGH-to-LOW transition of LE. When  $\overline{\text{OE}}$  is LOW, the contents of the eight latches are available at the outputs. When  $\overline{\text{OE}}$  is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches.

The '373' is functionally identical to the '573', but the '573' has a different pin arrangement.

#### **QUICK REFERENCE DATA**

GND = 0V;  $T_{amb} = 25^{\circ}C$ ;  $t_r = t_f \le 2.5 \text{ ns}$ 

| SYMBOL                             | PARAMETER                                                                     | CONDITIONS                      | TYPICAL  | UNIT |
|------------------------------------|-------------------------------------------------------------------------------|---------------------------------|----------|------|
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>D <sub>n</sub> to Q <sub>n</sub><br>LE to Q <sub>n</sub> | $C_L = 15pF$<br>$V_{CC} = 3.3V$ | 10<br>12 | ns   |
| C <sub>I</sub>                     | Input capacitance                                                             |                                 | 3.5      | pF   |
| C <sub>PD</sub>                    | Power dissipation capacitance per latch                                       | Notes 1, 2                      | 22       | pF   |

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ )

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;  $C_L$  = output load capacity in pF;  $f_o$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of the outputs.}$ 

2. The condition is  $V_I = GND$  to  $V_{CC}$ .

#### ORDERING AND PACKAGE INFORMATION

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | PKG. DWG. # |
|-----------------------------|-------------------|-----------------------|---------------|-------------|
| 20-Pin Plastic DIL          | -40°C to +125°C   | 74LV373 N             | 74LV373 N     | SOT146-1    |
| 20-Pin Plastic SO           | −40°C to +125°C   | 74LV373 D             | 74LV373 D     | SOT163-1    |
| 20-Pin Plastic SSOP Type II | -40°C to +125°C   | 74LV373 DB            | 74LV373 DB    | SOT339-1    |
| 20-Pin Plastic TSSOP Type I | -40°C to +125°C   | 74LV373 PW            | 74LV373PW DH  | SOT360-1    |

#### PIN DESCRIPTION

| PIN NUMBER                    | SYMBOL                         | FUNCTION                          |
|-------------------------------|--------------------------------|-----------------------------------|
| 1                             | ŌĒ                             | Output enabled input (active LOW) |
| 2, 5, 6, 9, 12,<br>15, 16, 19 | Q <sub>0</sub> –Q <sub>7</sub> | 3-State latch outputs             |
| 3, 4, 7, 8, 13,<br>14, 17, 18 | D <sub>0</sub> –D <sub>7</sub> | Data inputs                       |
| 10                            | GND                            | Ground (0V)                       |
| 11                            | LE                             | Latch enable input (active HIGH)  |
| 20                            | V <sub>CC</sub>                | Positive supply voltage           |

## Octal D-type transparent latch (3-State)

74LV373

#### **PIN CONFIGURATION**



#### **LOGIC SYMBOL**



#### LOGIC SYMBOL (IEEE/IEC)



#### **FUNCTIONAL DIAGRAM**



#### **LOGIC DIAGRAM**



## Octal D-type transparent latch (3-State)

74LV373

#### **FUNCTION TABLE**

| OPERATING MODES                             |    | INPUTS |    | INTERNAL | OUTPUTS  Q <sub>0</sub> to Q <sub>7</sub> L H L H |  |
|---------------------------------------------|----|--------|----|----------|---------------------------------------------------|--|
| OPERATING MODES                             | ŌĒ | LE     | Dn | LATCHES  | Q <sub>0</sub> to Q <sub>7</sub>                  |  |
| Enable and read register (transparent mode) | L  | H      | L  | L        | L                                                 |  |
|                                             | L  | H      | H  | H        | H                                                 |  |
| Latch and read register                     | L  | L      | l  | L        | L                                                 |  |
|                                             | L  | L      | h  | H        | H                                                 |  |
| Latch register and disable outputs          | H  | L      | l  | L        | Z                                                 |  |
|                                             | H  | L      | h  | H        | Z                                                 |  |

H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition

L = LOW voltage level

I = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition

X = Don't care

Z = High impedance OFF-state

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                                       | CONDITIONS                                                                                                                          | MIN         | TYP.        | MAX                     | UNIT |
|---------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------------------|------|
| V <sub>CC</sub>                 | DC supply voltage                               | See Note1                                                                                                                           | 1.0         | 3.3         | 5.5                     | V    |
| VI                              | Input voltage                                   |                                                                                                                                     | 0           | -           | V <sub>CC</sub>         | V    |
| V <sub>O</sub>                  | Output voltage                                  |                                                                                                                                     | 0           | 1           | V <sub>CC</sub>         | V    |
| T <sub>amb</sub>                | Operating ambient temperature range in free air | See DC and AC characteristics                                                                                                       | -40<br>-40  |             | +85<br>+125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                       | $V_{CC} = 1.0V \text{ to } 2.0V \ V_{CC} = 2.0V \text{ to } 2.7V \ V_{CC} = 2.7V \text{ to } 3.6V \ V_{CC} = 3.6V \text{ to } 5.5V$ | -<br>-<br>- | -<br>-<br>- | 500<br>200<br>100<br>50 | ns/V |

#### NOTE:

#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0V).

| SYMBOL                                  | PARAMETER                                                                                                        | CONDITIONS                                                                                                                                                     | RATING            | UNIT |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
| V <sub>CC</sub>                         | DC supply voltage                                                                                                |                                                                                                                                                                | -0.5 to +7.0      | V    |
| ±I <sub>IK</sub>                        | DC input diode current                                                                                           | $V_{I} < -0.5 \text{ or } V_{I} > V_{CC} + 0.5V$                                                                                                               | 20                | mA   |
| ±I <sub>OK</sub>                        | DC output diode current                                                                                          | $V_{O} < -0.5 \text{ or } V_{O} > V_{CC} + 0.5V$                                                                                                               | 50                | mA   |
| ±ΙΟ                                     | DC output source or sink current  – bus driver outputs                                                           | $-0.5V < V_O < V_{CC} + 0.5V$                                                                                                                                  | 35                | mA   |
| ±l <sub>GND</sub> ,<br>±l <sub>CC</sub> | DC V <sub>CC</sub> or GND current for types with –bus driver outputs                                             |                                                                                                                                                                | 70                | mA   |
| T <sub>stg</sub>                        | Storage temperature range                                                                                        |                                                                                                                                                                | -65 to +150       | °C   |
| P <sub>tot</sub>                        | Power dissipation per package  -plastic DIL  -plastic mini-pack (SO)  -plastic shrink mini-pack (SSOP and TSSOP) | for temperature range: -40 to +125°C above +70°C derate linearly with 12mW/K above +70°C derate linearly with 8 mW/K above +60°C derate linearly with 5.5 mW/K | 750<br>500<br>400 | mW   |

#### NOTES:

<sup>1.</sup> The LV is guaranteed to function down to  $V_{CC} = 1.0V$  (input levels GND or  $V_{CC}$ ); DC characteristics are guaranteed from  $V_{CC} = 1.2V$  to  $V_{CC} = 5.5V$ .

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2.</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## Octal D-type transparent latch (3-State)

74LV373

#### **DC CHARACTERISTICS**

Over recommended operating conditions. Voltages are referenced to GND (ground = 0V).

|                 |                                               |                                                                             |                     |                  | LIMITS              |                     |                     |      |
|-----------------|-----------------------------------------------|-----------------------------------------------------------------------------|---------------------|------------------|---------------------|---------------------|---------------------|------|
| SYMBOL          | PARAMETER                                     | TEST CONDITIONS                                                             | -40                 | )°C to +8        | 5°C                 | -40°C to            | +125°C              | TINU |
|                 |                                               |                                                                             | MIN                 | TYP <sup>1</sup> | MAX                 | MIN                 | MAX                 |      |
|                 |                                               | V <sub>CC</sub> = 1.2V                                                      | 0.9                 |                  |                     | 0.9                 |                     |      |
| V               | HIGH level Input                              | V <sub>CC</sub> = 2.0V                                                      | 1.4                 |                  |                     | 1.4                 |                     | V    |
| $V_{IH}$        | voltage                                       | V <sub>CC</sub> = 2.7 to 3.6V                                               | 2.0                 |                  |                     | 2.0                 |                     | ] '  |
|                 |                                               | V <sub>CC</sub> = 4.5 to 5.5V                                               | 0.7*V <sub>CC</sub> |                  |                     | 0.7*V <sub>CC</sub> |                     |      |
|                 |                                               | V <sub>CC</sub> = 1.2V                                                      |                     |                  | 0.3                 |                     | 0.3                 |      |
| $V_{\rm IL}$    | LOW level Input                               | V <sub>CC</sub> = 2.0V                                                      |                     |                  | 0.6                 |                     | 0.6                 | V    |
| ۷IL             | voltage                                       | V <sub>CC</sub> = 2.7 to 3.6V                                               |                     |                  | 0.8                 |                     | 0.8                 | ] `  |
|                 |                                               | V <sub>CC</sub> = 4.5 to 5.5                                                |                     |                  | 0.3*V <sub>CC</sub> |                     | 0.3*V <sub>CC</sub> |      |
|                 |                                               | $V_{CC} = 1.2V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$            |                     | 1.2              |                     |                     |                     |      |
|                 | LUCIUS STATE                                  | $V_{CC} = 2.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$            | 1.8                 | 2.0              |                     | 1.8                 |                     |      |
|                 | HIGH level output voltage; all outputs        | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$            | 2.5                 | 2.7              |                     | 2.5                 |                     |      |
| $V_{OH}$        |                                               | $V_{CC} = 3.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$            | 2.8                 | 3.0              |                     | 2.8                 |                     | V    |
|                 |                                               | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 100\mu A$            | 4.3                 | 4.5              |                     | 4.3                 |                     |      |
|                 | HIGH level output voltage; BUS driver         | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; -I_O = 8\text{mA}$         | 2.40                | 2.82             |                     | 2.20                |                     |      |
|                 | outputs                                       | $V_{CC} = 4.5V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $-I_O = 16mA$                | 3.60                | 4.20             |                     | 3.50                |                     |      |
|                 |                                               | $V_{CC} = 1.2V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100 \mu A$           |                     | 0                |                     |                     |                     |      |
|                 |                                               | $V_{CC} = 2.0V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$             |                     | 0                | 0.2                 |                     | 0.2                 |      |
|                 | LOW level output voltage; all outputs         | $V_{CC} = 2.7V$ ; $V_I = V_{IH}$ or $V_{IL}$ ; $I_O = 100\mu A$             |                     | 0                | 0.2                 |                     | 0.2                 |      |
| $V_{OL}$        |                                               | $V_{CC}$ = 3.0V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu$ A         |                     | 0                | 0.2                 |                     | 0.2                 | V    |
|                 |                                               | $V_{CC}$ = 4.5V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu$ A         |                     | 0                | 0.2                 |                     | 0.2                 |      |
|                 | LOW level output voltage; BUS driver          | $V_{CC} = 3.0V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 8mA$                 |                     | 0.20             | 0.40                |                     | 0.50                |      |
|                 | outputs                                       | $V_{CC} = 4.5V; V_I = V_{IH} \text{ or } V_{IL}; I_O = 16\text{mA}$         |                     | 0.35             | 0.55                |                     | 0.65                |      |
| II              | Input leakage current                         | $V_{CC} = 5.5V$ ; $V_I = V_{CC}$ or GND                                     |                     |                  | 1.0                 |                     | 1.0                 | μА   |
| I <sub>OZ</sub> | 3-State output<br>OFF-state current           | $V_{CC}$ = 5.5V; $V_{I}$ = $V_{IH}$ or $V_{IL}$ ; $V_{O}$ = $V_{CC}$ or GND |                     |                  | 5                   |                     | 10                  | μА   |
| I <sub>CC</sub> | Quiescent supply current; MSI                 | $V_{CC} = 5.5V; V_{I} = V_{CC} \text{ or GND}; I_{O} = 0$                   |                     |                  | 20.0                |                     | 160                 | μА   |
| $\Delta I_{CC}$ | Additional quiescent supply current per input | $V_{CC} = 2.7V \text{ to } 3.6V; V_1 = V_{CC} - 0.6V$                       |                     |                  | 500                 |                     | 850                 | μА   |

5

#### NOTE:

<sup>1.</sup> All typical values are measured at  $T_{amb}$  = 25°C.

## Octal D-type transparent latch (3-State)

74LV373

#### **AC CHARACTERISTICS**

 $\label{eq:gnd} \text{GND} = \text{0V;} \ t_r = t_f \leq \text{2.5ns;} \ C_L = \text{50pF;} \ R_L = 1 \text{K}\Omega$ 

|                                    |                                                       |             | CONDITION           |          | LIMITS -40 to +85 °C -40 t |     |        |         |      |  |
|------------------------------------|-------------------------------------------------------|-------------|---------------------|----------|----------------------------|-----|--------|---------|------|--|
| SYMBOL                             | PARAMETER                                             | WAVEFORM    | CONDITION           | _        |                            |     | –40 to | +125 °C | UNIT |  |
|                                    |                                                       |             | V <sub>CC</sub> (V) | MIN      | TYP <sup>1</sup>           | MAX | MIN    | MAX     |      |  |
|                                    |                                                       |             | 1.2                 | -        | 65                         | -   | -      | _       |      |  |
|                                    |                                                       |             | 2.0                 | _        | 22                         | 37  | -      | 48      |      |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>D <sub>n</sub> to Q <sub>n</sub> | Figure 1, 5 | 2.7                 | -        | 16                         | 28  | -      | 35      | ns   |  |
|                                    | on to an                                              |             | 3.0 to 3.6          | _        | 13 <sup>2</sup>            | 22  | -      | 28      |      |  |
|                                    |                                                       |             | 4.5 to 5.5          | -        | _                          | 16  | -      | 20      |      |  |
|                                    |                                                       |             | 1.2                 | - 1      | 80                         | -   | -      | _       |      |  |
|                                    |                                                       |             | 2.0                 | _        | 27                         | 43  | -      | 54      |      |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay<br>LE to Q <sub>n</sub>             | Figure 2, 5 | 2.7                 | -        | 20                         | 26  | -      | 33      | ns   |  |
|                                    | LE to Qn                                              |             | 3.0 to 3.6          | <u> </u> | 15 <sup>2</sup>            | 25  | -      | 31      |      |  |
|                                    |                                                       |             | 4.5 to 5.5          | -        | 9.5 <sup>3</sup>           | 19  | -      | 24      |      |  |
|                                    |                                                       |             | 1.2                 | <u> </u> | 80                         | -   | -      | -       |      |  |
|                                    | 3-State output                                        |             | 2.0                 | T -      | 27                         | 46  | -      | 58      |      |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | enable time                                           | Figure 3    | 2.7                 | T -      | 20                         | 28  | -      | 35      | ns   |  |
|                                    | OE to Q <sub>n</sub>                                  |             | 3.0 to 3.6          | T -      | 15 <sup>2</sup>            | 27  | -      | 34      |      |  |
|                                    |                                                       |             | 4.5 to 5.5          | T -      | -                          | 23  | -      | 29      |      |  |
|                                    |                                                       |             | 1.2                 | T -      | 75                         | -   | -      | -       |      |  |
|                                    | 3-State output                                        |             | 2.0                 | -        | 27                         | 46  | -      | 58      |      |  |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | disable time                                          | Figure 3    | 2.7                 | <u> </u> | 21                         | 28  | -      | 35      | ns   |  |
|                                    | ŌĒ to Q <sub>n</sub>                                  |             | 3.0 to 3.6          | <u> </u> | 16 <sup>2</sup>            | 27  | -      | 34      |      |  |
|                                    |                                                       |             | 4.5 to 5.5          | -        | -                          | 23  | -      | 29      |      |  |
|                                    |                                                       |             | 2.0                 | 34       | 10                         | -   | 41     | -       |      |  |
| $t_W$                              | LE pulse width HIGH                                   | Figure 2    | 2.7                 | 25       | 8                          | -   | 30     | -       | ns   |  |
|                                    |                                                       |             | 3.0 to 3.6          | 20       | 6 <sup>2</sup>             | -   | 24     | -       |      |  |
|                                    |                                                       |             | 1.2                 | _        | 25                         | -   | _      | -       |      |  |
|                                    | 0                                                     |             | 2.0                 | 17       | 9                          | -   | 20     | -       |      |  |
| t <sub>su</sub>                    | Setup time D <sub>n</sub> to LE                       | Figure 4    | 2.7                 | 13       | 6                          | -   | 15     | -       | ns   |  |
|                                    |                                                       |             | 3.0 to 3.6          | 10       | 5 <sup>2</sup>             | -   | 12     | -       |      |  |
|                                    |                                                       |             | 1.2                 | _        | -15                        | -   | -      | -       |      |  |
|                                    |                                                       | Figure 4    | 2.0                 | 5        | <b>-</b> 5                 | -   | 5      | -       |      |  |
| t <sub>h</sub>                     | Hold time D <sub>n</sub> to LE                        | Figure 4    | 2.7                 | 5        | -3                         | -   | 5      | -       | ns   |  |
|                                    |                                                       |             | 3.0 to 3.6          | 5        | -3 <sup>2</sup>            | -   | 5      | -       |      |  |

All typical values are measured at T<sub>amb</sub> = 25°C
 Typical values are measured at V<sub>CC</sub> = 3.3V
 Typical values are measured at V<sub>CC</sub> = 5.0V

Product specification Philips Semiconductors

## Octal D-type transparent latch (3-State)

74LV373

#### AC WAVEFORMS

 $V_M = 1.5V$  at  $V_{CC} \ge 2.7V$  and  $\le 3.6V$ 

 $V_{M}$  = 0.5V \*  $V_{CC}$  at  $V_{CC}$  < 2.7V and  $\geq$  4.5V

 $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load.

 $V_X = V_{OL} + 0.3V$  at  $V_{CC} \ge 2.7V$  and  $\le 3.6V$ 

 $V_X = V_{OL} + 0.1 V_{CC}$  at  $V_{CC} < 2.7 V$  and  $\geq 4.5 V$   $V_Y = V_{OH} - 0.3 V$  at  $V_{CC} \geq 2.7 V$  and  $\leq 3.6 V$ 

 $V_Y = V_{OH} - 0.1 V_{CC}$  at  $V_{CC} < 2.7 V$  and  $\geq 4.5 V$ 



Figure 1. Data input (D<sub>n</sub>) to output (Q<sub>n</sub>) propagation delays and the output transition times.



Figure 2. Latch enable input (LE) pulse width, the latch enable input to output (Qn) propagation delays and the output transition times.



Figure 3. 3-State enable and disable times.



Figure 4. Data set-up and hold times for the D<sub>n</sub> input to the LE input.

#### **TEST CIRCUIT**



Figure 5. Load circuitry for switching times

## Octal D-type transparent latch (3-State)

74LV373

#### DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.078                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|-------|--------|------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT146-1 |     |       | SC603  |            | <del>92-11-17</del><br>95-05-24 |

## Octal D-type transparent latch (3-State)

74LV373

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | o° |

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    | ENCES | EUROPEAN   | ISSUE DATE                       |
|----------|--------|----------|-------|------------|----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ  | PROJECTION | 1330E DATE                       |
| SOT163-1 | 075E04 | MS-013AC |       |            | <del>-92-11-17</del><br>95-01-24 |

## Octal D-type transparent latch (3-State)

74LV373

#### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Ø          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                 |
|----------|-----|----------|------------|--|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ       |  | PROJECTION | ISSUE DATE                      |
| SOT339-1 |     | MO-150AE |            |  |            | <del>93-09-08</del><br>95-02-04 |

1998 Jun 10 10

## Octal D-type transparent latch (3-State)

74LV373

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1





#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | <b>A</b> <sub>3</sub> | рb           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Œ          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|-----------------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25                  | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                  |  |
|----------|-----|----------|------------|--|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ       |  | PROJECTION | ISSUE DATE                       |  |
| SOT360-1 |     | MO-153AC |            |  |            | <del>-93-06-16</del><br>95-02-04 |  |

1998 Jun 10 11

## Octal D-type transparent latch (3-State)

74LV373

|                           | DEFINITIONS            |                                                                                                                                                                                                                                                            |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-04447

Let's make things better.

Philips Semiconductors



