

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## 3.3V CMOS 16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS AND 5 VOLT TOLERANT I/O

IDT74LVC16373A

#### **FEATURES:**

- Typical tsk(o) (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- Vcc = 3.3V ± 0.3V, Normal Range
- Vcc = 2.7V to 3.6V, Extended Range
- CMOS power levels (0.4µ W typ. static)
- · All inputs, outputs, and I/O are 5V tolerant
- · Supports hot insertion
- Available in SSOP and TSSOP packages

## **DRIVE FEATURES:**

- High Output Drivers: ±24mA
- · Reduced system switching noise

## **APPLICATIONS:**

- 5V and 3.3V mixed voltage systems
- · Data communication and telecommunication systems

## **DESCRIPTION:**

The LVC16373A 16-bit transparent D-type latch is built using advanced dual metal CMOS technology. This high-speed, low-power latch is ideal for temporary storage of data. The LVC16373A can be used for implementing memory address latches, I/O ports, and bus drivers. The Output Enable and Latch Enable controls are organized to operate each device as two 8-bit latches or one 16-bit latch. Flow-through organization of signal pins simplifies layout. All inputs are designed with hysteresis for improved noise margin.

All pins of the LVC16373A can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V supply system.

The LVC16373A has been designed with a  $\pm 24$ mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

## **FUNCTIONAL BLOCK DIAGRAM**





IDT and the IDT logo is a registered trademark of Integrated Device Technology, Inc.

## **PIN CONFIGURATION**



SSOP/ TSSOP TOP VIEW

## **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol     | Description                                   | Max          | Unit |
|------------|-----------------------------------------------|--------------|------|
| VTERM      | Terminal Voltage with Respect to GND          | -0.5 to +6.5 | ٧    |
| Tstg       | Storage Temperature                           | -65 to +150  | °C   |
| lout       | DC Output Current                             | -50 to +50   | mA   |
| lik<br>lok | Continuous Clamp Current,<br>VI < 0 or Vo < 0 | -50          | mA   |
| lcc<br>Iss | Continuous Current through each Vcc or GND    | ±100         | mA   |

#### NOTE:

Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.

## **CAPACITANCE** (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit |
|--------|--------------------------|------------|------|------|------|
| CIN    | Input Capacitance        | VIN = 0V   | 4.5  | 6    | pF   |
| Соит   | Output Capacitance       | Vout = 0V  | 6.5  | 8    | pF   |
| CI/O   | I/O Port Capacitance     | VIN = 0V   | 6.5  | 8    | pF   |

#### NOTE:

1. As applicable to the device type.

## **PIN DESCRIPTION**

| Pin Names | Description                       |  |
|-----------|-----------------------------------|--|
| xDx       | Data Inputs                       |  |
| xLE       | Latch Enable Input (Active HIGH)  |  |
| xŌĒ       | Output Enable Inputs (Active LOW) |  |
| xQx       | 3-State Outputs                   |  |

## **FUNCTION TABLE(1)**

|     | Inputs |     |                  |  |  |
|-----|--------|-----|------------------|--|--|
| хDх | xLE    | xŌĒ | xQx              |  |  |
| Н   | Н      | L   | Н                |  |  |
| L   | Н      | L   | L                |  |  |
| Х   | L      | L   | Q <sup>(2)</sup> |  |  |
| X   | Х      | Н   | Z                |  |  |

#### NOTES:

- 1. H = HIGH Voltage Level
  - X = Don't Care
  - L = LOW Voltage Level
  - Z = High-Impedance
- 2. Output level before the indicated steady-state input conditions were established.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition: TA = -40°C to +85°C

| Symbol       | Parameter                                   | Test                                                | Conditions                   | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|--------------|---------------------------------------------|-----------------------------------------------------|------------------------------|------|---------------------|------|------|
| VIH          | Input HIGH Voltage Level                    | Vcc = 2.3V to 2.7V                                  |                              | 1.7  | _                   | _    | V    |
|              |                                             | Vcc = 2.7V to 3.6V                                  |                              | 2    | _                   | _    |      |
| VIL          | Input LOW Voltage Level                     | Vcc = 2.3V to 2.7V                                  |                              | T -  | _                   | 0.7  | V    |
|              |                                             | Vcc = 2.7V to 3.6V                                  |                              | _    | _                   | 0.8  |      |
| lін          | Input Leakage Current                       | Vcc = 3.6V                                          | Vi = 0 to 5.5V               | T -  | _                   | ±5   | μΑ   |
| lıL          |                                             |                                                     |                              |      |                     |      |      |
| lozh         | High Impedance Output Current               | Vcc = 3.6V                                          | Vo = 0 to 5.5V               | _    | -                   | ±10  | μA   |
| lozl         | (3-State Output pins)                       |                                                     |                              |      |                     |      |      |
| loff         | Input/Output Power Off Leakage              | Vcc = 0V, Vin or Vo $\leq$ 5.5V                     | 1                            | _    | _                   | ±50  | μΑ   |
| Vik          | Clamp Diode Voltage                         | Vcc = 2.3V, IIN = -18mA                             |                              | -    | -0.7                | -1.2 | V    |
| VH           | Input Hysteresis                            | Vcc = 3.3V                                          |                              | T -  | 100                 | _    | mV   |
| ICCL         | Quiescent Power Supply Current              | Vcc = 3.6V                                          | Vin = GND or Vcc             | T -  | _                   | 10   | μA   |
| ICCH<br>ICCZ |                                             |                                                     | $3.6 \le VIN \le 5.5V^{(2)}$ | +    |                     | 10   |      |
| Δlcc         | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other inputs at Vcc or GND |                              | _    | _                   | 500  | μΑ   |

#### NOTES:

- 1. Typical values are at Vcc = 3.3V, +25°C ambient.
- 2. This applies in the disabled state only.

## **OUTPUT DRIVE CHARACTERISTICS**

| Symbol | Parameter           | Test C             | onditions <sup>(1)</sup> | Min.    | Max. | Unit |
|--------|---------------------|--------------------|--------------------------|---------|------|------|
| Voн    | Output HIGH Voltage | Vcc = 2.3V to 3.6V | Iон = - 0.1mA            | Vcc-0.2 | _    | V    |
|        |                     | Vcc = 2.3V         | Iон = -6mA               | 2       | _    |      |
|        |                     | Vcc = 2.3V         | Iон = - 12mA             | 1.7     | _    |      |
|        |                     | Vcc = 2.7V         |                          | 2.2     | _    |      |
|        |                     | Vcc = 3V           |                          | 2.4     | _    |      |
|        |                     | Vcc = 3V           | Iон = - 24mA             | 2.2     | _    |      |
| Vol    | Output LOW Voltage  | Vcc = 2.3V to 3.6V | IoL = 0.1mA              | _       | 0.2  | V    |
|        |                     | Vcc = 2.3V         | IoL = 6mA                | _       | 0.4  |      |
|        |                     |                    | IoL = 12mA               | _       | 0.7  |      |
|        |                     | Vcc = 2.7V         | IoL = 12mA               | _       | 0.4  |      |
|        |                     | Vcc = 3V           | IoL = 24mA               | _       | 0.55 |      |

#### NOTE

<sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range.

TA = - 40°C to + 85°C.

## OPERATING CHARACTERISTICS, Vcc = 3.3V ± 0.3V, Ta = 25°C

| Symbol | Parameter                                                | Test Conditions     | Typical | Unit |
|--------|----------------------------------------------------------|---------------------|---------|------|
| CPD    | Power Dissipation Capacitance per Latch Outputs enabled  | CL = 0pF, f = 10Mhz | 39      | pF   |
| CPD    | Power Dissipation Capacitance per Latch Outputs disabled |                     | 6       |      |

## **SWITCHING CHARACTERISTICS**(1)

|        |                                          | Vcc = | = 2.7V | Vcc = 3.3 | V ± 0.3V |      |
|--------|------------------------------------------|-------|--------|-----------|----------|------|
| Symbol | Parameter                                | Min.  | Max.   | Min.      | Max.     | Unit |
| tPLH   | Propagation Delay                        | _     | 4.9    | 1.6       | 4.2      | ns   |
| tPHL   | xDx to xQx                               |       |        |           |          |      |
| tPLH   | Propagation Delay                        | _     | 5.3    | 2.1       | 4.6      | ns   |
| tPHL   | xLE to xQx                               |       |        |           |          |      |
| tpzh   | Output Enable Time                       | _     | 5.7    | 1.3       | 4.7      | ns   |
| tpzL   | xOE to xQx                               |       |        |           |          |      |
| tphz   | Output Disable Time                      | _     | 6.3    | 2.5       | 5.9      | ns   |
| tPLZ   | xOE to xQx                               |       |        |           |          |      |
| tsu    | Set-up Time, data before LE↓ HIGH or LOW | 1.7   | _      | 1.7       | _        | ns   |
| tH     | Hold Time, data after LE↓ HIGH or LOW    | 1.2   | _      | 1.2       | _        | ns   |
| tw     | Pulse Width LE HIGH                      | 3.3   | _      | 3.3       | _        | ns   |
| tsk(o) | Output Skew <sup>(2)</sup>               | _     | _      | _         | 500      | ps   |

#### NOTES:

- 1. See TEST CIRCUITS AND WAVEFORMS. TA =  $-40^{\circ}$ C to +  $85^{\circ}$ C.
- 2. Skew between any two outputs of the same package and switching in the same direction.

# TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS

| Symbol | Vcc <sup>(1)</sup> =3.3V±0.3V | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit |
|--------|-------------------------------|--------------------------|-------------------------------|------|
| VLOAD  | 6                             | 6                        | 2 x Vcc                       | V    |
| VIH    | 2.7                           | 2.7                      | Vcc                           | ٧    |
| VT     | 1.5                           | 1.5                      | Vcc/2                         | V    |
| VLZ    | 300                           | 300                      | 150                           | mV   |
| VHZ    | 300                           | 300                      | 150                           | mV   |
| CL     | 50                            | 50                       | 30                            | pF   |



Test Circuit for All Outputs

#### **DEFINITIONS:**

CL = Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZouT of the Pulse Generator.

## NOTES:

- 1. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tF  $\leq$  2.5ns; tR  $\leq$  2.5ns.
- 2. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tF  $\leq$  2ns; tR  $\leq$  2ns.

## **SWITCH POSITION**

| Test                                    | Switch |
|-----------------------------------------|--------|
| Open Drain<br>Disable Low<br>Enable Low | VLOAD  |
| Disable High<br>Enable High             | GND    |
| All Other Tests                         | Open   |



tsk(x) = |tplh2 - tplh1| or |tphl2 - tphl1|

Output Skew - tsk(x)

#### NOTES:

- 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs.
- 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank.

#### VIH SAME PHASE VT INPUT TRANSITION 0V tPLH **t**PHL VOH **OUTPUT** VT VOL **t**PLH †PHI VIH OPPOSITE PHASE VT INPUT TRANSITION 0V LVC Link

#### Propagation Delay



#### **Enable and Disable Times**

#### NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



#### Set-up, Hold, and Release Times



## **ORDERING INFORMATION**



## DATASHEET DOCUMENT HISTORY

07/28/2015 Pg. 6 Updated the ordering information by removing non RoHS parts and adding Tape and Reel information.



**CORPORATE HEADQUARTERS** 

6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: logichelp@idt.com