## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## Description

The 74LVC374A provides eight edge-triggered D-type flip-flops featuring 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. These devices are particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable ( $\overline{\mathrm{OE}}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. $\overline{\mathrm{OE}}$ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the highimpedance state.

The ' 374 A is functionally identical to the ' 574 A , but the' 574 has a different pin arrangement.

The device is designed for operation with a power supply range of 1.65 V to 3.6 V . The device is fully specified for partial power down applications using I Iof.

## Features

- Supply Voltage Range from 1.65 V to 3.6 V
- Sinks or Sources 24 ma at $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$
- CMOS Low Power Consumption
- Ioff Supports Partial Power Down Operation
- Inputs or Outputs Accept Up to 5.5 V
- Inputs Can Be Driven by 3.3V or 5V Allowing for Mixed Voltage Applications
- Schmitt Trigger Action at All Inputs
- Typical Volp (Quiet Output Ground Bounce) Less Than 0.8 V with $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
- Typical $\mathrm{VOHV}_{\mathrm{O}}$ (Quiet Output dynamic VOH ) Greater than 2.0 V with $V_{C C}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
- ESD Protection Tested per JESD 22
- Exceeds 200-V Machine Model (A115)
- Exceeds 2000-V Human Body Model (A114)
- Exceeds 1000-V Charged Device Model (C101)
- Latch-Up Exceeds 250 mA per JESD 78, Class I
- All devices are:
- Totally Lead-Free \& Fully RoHS compliant (Notes 1 \& 2)
- Halogen and Antimony Free. "Green" Device (Note 3)


## Pin Assignments



## Applications

- General Purpose Logic
- Bus Driving
- Power Down Signal Isolation
- Wide array of products such as:
- PCs, Notebooks, Netbooks, Ultrabooks
- Networking Computer Peripherals, Hard Drives, CD/DVD ROM
- TV, DVD, DVR, Set Top Box

Notes: 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS) \& 2011/65/EU (RoHS 2) compliant.
2. See http://www.diodes.com/quality/lead_free.html for more information about Diodes Incorporated's definitions of Halogen and Antimony free, "Green" and Lead-Free.
3. Halogen and Antimony free "Green" products are defined as those which contain $<900 \mathrm{ppm}$ bromine, $<900 \mathrm{ppm}$ chlorine ( $<1500 \mathrm{ppm}$ total $\mathrm{Br}+\mathrm{Cl}$ ) and <1000ppm antimony compounds.

74LVC374A

## Ordering Information



| Part Number | Package <br> Code | Package <br> (Note 4 \& 5) | Package <br> Size | 13" Tape and Reel |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 74LVC374AT20-13 | T20 | TSSOP-20 | $6.4 \mathrm{~mm} \times 6.5 \mathrm{~mm} \times 1.2 \mathrm{~mm}$ <br> 0.65 mm lead pitch | 2500/Tape \& Reel |
| 74LVC374AQ20-13 | Q20 | V-QFN4525-20 | $2.5 \mathrm{~mm} \times 4.5 \mathrm{~mm} \times 0.95 \mathrm{~mm}$ <br> 0.50 mm lead pitch | 2500/Tape \& Reel | -13 |

Notes:
4. Pad layout as shown on Diodes Inc. suggested pad layout document AP02001, which can be found on our website at http://www.diodes.com/datasheets/ap02001.pdf.
5. V-QFN4525-20 is a JEDEC recognized naming convention that specifies the package thickness category as $V$ and the number 4525 describes the package as $4.5 \mathrm{~mm} \times 2.5 \mathrm{~mm}$.

## Pin Descriptions

| Pin <br> Number | Pin <br> Name | Description |
| :---: | :---: | :---: |
| 1 | $\overline{\text { OE }}$ | Output Enable |
| 2 | Q1 | Latch Output |
| 3 | D1 | Data Input |
| 4 | D2 | Data Input |
| 5 | Q2 | Latch Output |
| 6 | Q3 | Latch Output |
| 7 | D3 | Data Input |
| 8 | D4 | Data Input |
| 9 | Q4 | Latch Output |
| 10 | GND | Ground |
| 11 | CLK | Clock |
| 12 | Q5 | Latch Output |
| 13 | D5 | Data Input |
| 14 | D6 | Data Input |
| 15 | Q6 | Latch Output |
| 16 | Q7 | Latch Output |
| 17 | D7 | Data Input |
| 18 | D8 | Data Input |
| 19 | Q8 | Latch Output\|| |
| 20 | Vcc | Supply Voltage |

Logic Diagram


## Function Table

| (Each Latch) |  |  |  |
| :---: | :---: | :---: | :---: |
| INPUTS |  |  | OUTPUT |
| $\overline{\mathbf{O E}}$ | CLK | D | Q |
| L | $\uparrow$ | $H$ | $H$ |
| $L$ | $\uparrow$ | L | L |
| L | H or L | X | $Q_{0}$ |
| $H$ | X | X | $Z$ |

74LVC374A

Absolute Maximum Ratings (Notes 6 \& 7)

| Symbol | Description | Rating | Unit |
| :---: | :---: | :---: | :---: |
| ESD HBM | Human Body Model ESD Protection | 2 | kV |
| ESD CDM | Charged Device Model ESD Protection | 1 | kV |
| ESD MM | Machine Model ESD Protection | 200 | V |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply Voltage Range | -0.5 to +7.0 | V |
| $V_{1}$ | Input Voltage Range | -0.5 to +7.0 | V |
| $\mathrm{l}_{\mathrm{K}}$ | Input Clamp Current $\mathrm{V}_{1}<0 \mathrm{~V}$ | -20 | mA |
| lok | Output Clamp Current $\mathrm{V}_{\mathrm{O}}<0 \mathrm{~V}$ | -50 | mA |
| Io | Continuous Output Current $-0.5 \mathrm{~V}<\mathrm{V}_{\mathrm{O}} \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | $\pm 50$ | mA |
| Icc | Continuous Current Through Vcc | 100 | mA |
| $\mathrm{I}_{\text {GND }}$ | Continuous Current Through GND | -100 | mA |
| $\mathrm{T}_{\mathrm{J}}$ | Operating Junction Temperature | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| TSTG | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {tot }}$ | Total Power Dissipation | 500 | mW |

Notes: 6. Stresses beyond the absolute maximum may result in immediate failure or reduced reliability. These are stress values and device operation should be within recommend values
7. Forcing the maximum allowed voltage could cause a condition exceeding the maximum current or conversely forcing the maximum current could cause a condition exceeding the maximum voltage. The ratings of both current and voltage must be maintained within the controlled range.

Recommended Operating Conditions (Note 8)

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage | Operating | 1.65 | 3.6 | V |
|  |  | Data Retention Only | 1.5 | - | V |
| $\mathrm{V}_{1}$ | Input Voltage | - | 0 | 5.5 | V |
| $\mathrm{V}_{0}$ | Output Voltage | - | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Іон | High-Level Output Current | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ | - | -4 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ | - | -8 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | - | -12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ | - | -24 |  |
| loL | Low-Level Output Current | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ | - | 4 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ | - | 8 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | - | 12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ | - | 24 |  |
| $\Delta t / \Delta V$ | Input Transition Rise or Fall Rate |  | - | 10 | $\mathrm{ns} / \mathrm{V}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Free-Air Temperature |  | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |

Note: $\quad 8$. Unused inputs should be held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

74LVC374A

Electrical Characteristics

| Symbol | Parameter | Test Conditions |  | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage |  |  |  | 1.65 V to 1.95 V | $\mathrm{V}_{\mathrm{CC}} \times 0.65$ | - | $\mathrm{V}_{\mathrm{CC}} \times 0.65$ | - | V |
|  |  |  |  | 2.3 V to 2.7 V | 1.7 | - | 1.7 | - |  |  |
|  |  |  |  | 3.0 V to 3.6 V | 2 | - | 2 | - |  |  |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-Level input voltage |  |  | 1.65 V to 1.95 V | - | $\mathrm{V}_{\mathrm{cc}} \times 0.35$ | - | $\mathrm{V}_{\mathrm{cc}} \times 0.35$ | V |  |
|  |  |  |  | 2.3 V to 2.7 V | - | 0.7 | - | 0.7 |  |  |
|  |  |  |  | 3.0 V to 3.6 V | - | 0.8 | - | 0.8 |  |  |
| Vor | High-Level Output Voltage | $\mathrm{IOH}=-50 \mu \mathrm{~A}$ |  | 1.65 V to 3.6 V | $\mathrm{V}_{\mathrm{cc}}-0.2$ | - | $\mathrm{V}_{\mathrm{cc}}-0.3$ | - |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ |  | 1.65 V | 1.2 | - | 1.05 | - |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}$ |  | 2.3 V | 1.7 | - | 1.65 | - | V |  |
|  |  | $\mathrm{IOH}=-12 \mathrm{~mA}$ |  | 2.7 V | 2.2 | - | 2.05 | - |  |  |
|  |  |  |  | 3.0 V | 2.4 | - | 2.48 | - |  |  |
|  |  | $\mathrm{IOH}=-24 \mathrm{~mA}$ |  | 3.0 V | 2.3 | - | 2.0 | - |  |  |
| VoL | Low-Level Output Voltage | $\mathrm{IOL}_{\text {O }}=100 \mu \mathrm{~A}$ |  | 1.65 V to 3.6 V | - | 0.2 | - | 0.3 | V |  |
|  |  | $\mathrm{IOL}^{\text {a }}$ 4mA |  | 1.65 V | - | 0.45 | - | 0.65 |  |  |
|  |  | $\mathrm{IOL}^{\text {c }}=8 \mathrm{~mA}$ |  | 2.3 V | - | 0.60 | - | 0.80 |  |  |
|  |  | $\mathrm{OLO}=12 \mathrm{~mA}$ |  | 2.7 V | - | 0.40 | - | 0.60 |  |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 3.0 V | - | 0.55 | - | 0.80 |  |  |
| Ioff | Power Down Leakage Current | $\mathrm{V}_{1}$ or $\mathrm{V}_{0}=0$ or 5.5 V |  | OV | - | $\pm 10$ | - | 20 | $\mu \mathrm{A}$ |  |
| 1 | Input Current Control Pins | $\mathrm{V}_{1}=\mathrm{GND}$ or 5.5 V |  | 0 to 3.6 V | - | $\pm 5$ | - | $\pm 20$ | $\mu \mathrm{A}$ |  |
| $\mathrm{l}_{0}$ | Z-State Current Including Input Current I/O Pins | $\begin{aligned} & V_{1}=G N D \text { or } 5.5 \mathrm{~V} \\ & V_{0}=0 \text { to } 5.5 \mathrm{~V} \end{aligned}$ |  | 3.6 V | - | $\pm 5$ | - | $\pm 20$ | uA |  |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply Current | $\begin{aligned} & \mathrm{V}_{1}=\text { GND or } \\ & \mathrm{l}_{0}=0 \end{aligned}$ |  | 3.6 V | - | 10 | - | 40 | $\mu \mathrm{A}$ |  |
| $\Delta l_{\text {cc }}$ | Additional Supply Current | One input at $\mathrm{IO}=0 \mathrm{~A}$ | $\text { cc }-0.6 \mathrm{~V}$ | 2.7 V to 3.6 V | - | 500 | - | 5000 | $\mu \mathrm{A}$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input Capacitance | Control Pins | $\begin{aligned} & \mathrm{V}_{1}=\mathrm{GND} \\ & \text { or } \mathrm{V}_{\mathrm{Cc}} \end{aligned}$ | OV to 3.6V | 4.0 typical |  | 4.0 typical |  | pF |  |
|  |  | I/O Pins |  |  | 5.5 typical |  | 5.5 typical |  |  |  |

74LVC374A

## Switching Characteristics

| Symbol | Parameter | Test Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | ${ }^{+85^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Frequency | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 35 | 40 |  | 35 |  | 30 |  | Mhz |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 50 | 60 |  | 50 |  | 45 |  |  |
|  |  |  | 2.7 V | 80 | 100 |  | 80 |  | 64 |  |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 100 | 125 |  | 100 |  | 80 |  |  |
| $t_{\text {w }}$ | Pulse Width CLK | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 5.0 | 2.5 |  | 5.0 |  | 5.5 |  | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 4.0 | 2.0 |  | 4.0 |  | 4.5 |  |  |
|  |  |  | 2.7 V | 3.3 | 1.7 |  | 3.3 |  | 3.5 |  |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 3.0 | 1.5 |  | 3.0 |  | 3.5 |  |  |
| tsu | Set-up Time $D_{N}$ to CLK | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 4.0 | 2.0 |  | 4.0 |  | 4.5 |  | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 3.0 | 1.5 |  | 3.0 |  | 3.5 |  |  |
|  |  |  | 2.7 V | 2.0 | 1.0 |  | 2.0 |  | 2.5 |  |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2.0 | 1.0 |  | 2.0 |  | 2.5 |  |  |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time $\mathrm{D}_{\mathrm{N}}$ to CLK | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 3.0 | 1.5 |  | 3.0 |  | 3.5 |  | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2.0 | 1.0 |  | 2.0 |  | 2.5 |  |  |
|  |  |  | 2.7 V | 1.5 | 1.0 |  | 1.5 |  | 2.0 |  |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.5 | 1.0 |  | 1.5 |  | 2.0 |  |  |
| $t_{\text {PD }}$ | Propagation Delay CLK to $Q_{N}$ | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1 | 6 | 12.2 | 1 | 13.5 | 1 | 16.9 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1 | 3.9 | 8.5 | 1 | 9.0 | 1 | 8.7 |  |
|  |  |  | 2.7 V | 1 | 4.2 | 7.8 | 1 | 8.1 | 1 | 9.5 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.5 | 3.8 | 6.8 | 1.5 | 7.0 | 1.5 | 8.0 |  |
| $t_{\text {EN }}$ | Enable Time $\overline{\mathrm{OE}}$ to $\mathrm{Q}_{\mathrm{N}}$ | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1 | 7.8 | 16.5 | 1 | 17 | 1 | 14.2 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1 | 4 | 9 | 1 | 9.5 | 1 | 8.2 |  |
|  |  |  | 2.7 V | 1 | 4.4 | 8.3 | 1 | 8.5 | 1 | 10.0 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.7 | 4.1 | 7.3 | 1.7 | 7.5 | 1.7 | 9.0 |  |
| $\mathrm{t}_{\text {IIS }}$ | Disable Time $\overline{O E}$ to $Q_{N}$ | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1 | 7.8 | 16.5 | 1 | 17 | 1 | 14.2 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1 | 4 | 9 | 1 | 9.5 | 1 | 8.2 |  |
|  |  |  | 2.7 V | 1 | 4.4 | 8.3 | 1 | 8.5 | 1 | 10.0 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.7 | 4.1 | 7.3 | 1.7 | 7.5 | 1.7 | 9.0 |  |
| $t_{\text {IIS }}$ | $\begin{aligned} & \text { Disable Time } \\ & \overline{\mathrm{OE}} \text { to } \mathrm{Q}_{N} \end{aligned}$ | Figure 1 | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 1 | 7.8 | 16.5 | 1 | 17 | 1 | 14.2 | ns |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1 | 4 | 9 | 1 | 9.5 | 1 | 8.2 |  |
|  |  |  | 2.7 V | 1 | 4.4 | 8.3 | 1 | 8.5 | 1 | 10.0 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 1.7 | 4.1 | 7.3 | 1.7 | 7.5 | 1.7 | 9.0 |  |
| tsk(0) | Output Skew Time |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ |  |  | 1.0 |  |  |  | 1.5 | ns |

## Operating Characteristics

| $=+25^{\circ} \mathrm{C}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Test Conditions | $\mathrm{V}_{\text {cc }}$ | Typ | Unit |
| $\mathrm{C}_{\text {pd }}$ | Power dissipation capacitance per gate | $\mathrm{F}=10 \mathrm{MHz}$ <br> Outputs Enabled | $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | 9.9 | pF |
|  |  |  | $2.5 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 10.2 |  |
|  |  |  | $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 10.6 |  |

## Package Characteristics

| Symbol | Parameter | Package | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\theta_{\text {JA }}$ | Thermal Resistance Junction-to-Ambient | TSSOP-20 | (Note 9) | - | 74 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{Jc}}$ | Thermal Resistance Junction-to-Case | TSSOP-20 | (Note 9) | - | 15 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JA }}$ | Thermal Resistance Junction-to-Ambient | V-QFN4525-20 | (Note 9) | - | 67 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {Jc }}$ | Thermal Resistance Junction-to-Case | V-QFN4525-20 | (Note 9) | - | 20 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Note: $\quad$ 9. Test conditions for TSSOP-20 and V-QFN4525-20: Devices mounted on 4 layer FR-4 substrate PC board, $20 z$ copper, with minimum recommended pad layout per JESD 51-7.

74LVC374A

## Parameter Measurement Information



| TEST | S1 |
| :---: | :---: |
| $\mathrm{t}_{\text {PLH }} / \mathrm{t}_{\text {PHL }}$ | Open |
| $\mathrm{t}_{\mathrm{PLZ}} / \mathrm{t}_{\text {PZL }}$ | $\mathrm{V}_{\mathrm{LOAD}}$ |
| $\mathrm{t}_{\mathrm{PHZ}} / \mathrm{t}_{\mathrm{PZH}}$ | GND |


| $\mathrm{V}_{\mathrm{cc}}$ | Inputs |  | $\mathrm{V}_{\mathrm{m}}$ | $\mathrm{V}_{\text {LoAd }}$ | $\mathrm{C}_{\mathrm{L}}$ | $\mathrm{R}_{\mathrm{L}}$ | V $\Delta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{1}$ | $\mathrm{t}_{\mathrm{r}} / \mathrm{t}_{\mathrm{f}}$ |  |  |  |  |  |
| $1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{cc}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{V}_{\mathrm{cc}} / 2$ | $2 \times \mathrm{V}_{\mathrm{cc}}$ | 30pF | $1 \mathrm{~K} \Omega$ | 0.15 V |
| $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{cc}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{V}_{\mathrm{cc}} / 2$ | $2 \times V_{c c}$ | 30pF | $500 \Omega$ | 0.15 V |
| 2.7 V | 2.7 V | $\leq 2.5 \mathrm{~ns}$ | 1.5 V | 6 V | 50pF | $500 \Omega$ | 0.3 V |
| $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2.7 V | $\leq 2.5 \mathrm{~ns}$ | 1.5 V | 6 V | 50pF | $500 \Omega$ | 0.3 V |



Voltage Waveform Pulse Duration


## Voltage Waveform Propagation Delay Times

 Inverting and Non Inverting Outputs

Voltage Waveform Enable and Disable Times Low and High Level Enabling

Notes: A. Includes test lead and test apparatus capacitance.
B. All pulses are supplied at pulse repetition rate $\leq 10 \mathrm{MHz}$.
C. Inputs are measured separately one transition per measurement.
D. $\mathrm{t}_{\mathrm{PLZ}}$ and $\mathrm{t}_{\text {PHZ }}$ are the same as $\mathrm{t}_{\text {dis. }}$.
E. $t_{\text {PZL }}$ and $t_{\text {PZH }}$ are the same as $t_{\text {ENo }}$
F. $\mathrm{t}_{\mathrm{PLH}}$ and $\mathrm{t}_{\text {PHL }}$ are the same as $\mathrm{t}_{\text {PD }}$.

Figure 1 Load Circuit and Voltage Waveforms

## Marking Information

(1) TSSOP20


| Part Number | Package |
| :---: | :---: |
| 74LVC374AT20 | TSSOP-20 |

(2) QFN-20 (V-QFN4525-20)


| Part Number | Package |
| :---: | :---: |
| 74LVC374AQ20 | V-QFN4525-20 |

74LVC374A

## Package Outline Dimensions (All Dimensions in mm)

Please see AP02002 at http://www.diodes.com/datasheets/ap02002.pdf for the latest version.
(1) TSSOP-20

(2) QFN-20 (V-QFN4525-20)


| V-QFN4525-20 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Dim | Min | Max | Typ |  |
| A | 0.75 | 0.85 | 0.80 |  |
| A1 | 0.00 | 0.05 | 0.02 |  |
| A3 | - | - | 0.15 |  |
| b | 0.18 | 0.30 | 0.23 |  |
| D | 4.45 | 4.55 | 4.50 |  |
| D2 | 2.85 | 3.15 | 3.00 |  |
| E | 2.45 | 2.55 | 2.50 |  |
| E2 | 0.85 | 1.15 | 1.00 |  |
| e | 0.50 BSC |  |  |  |
| L | 0.30 | 0.50 | 0.40 |  |
| Z | - | - | 0.385 |  |
| Z1 | - | - | 0.885 |  |
| All Dimensions in mm |  |  |  |  |
|  |  |  |  |  |

74LVC374A

## Suggested Pad Layout

Please see AP02001 at http://www.diodes.com/datasheets/ap02001.pdf for the latest version.
(1) TSSOP-20


| Dimensions | Value (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.650 |
| $\mathbf{X}$ | 0.420 |
| $\mathbf{X 1}$ | 6.270 |
| $\mathbf{Y}$ | 1.789 |
| $\mathbf{Y 1}$ | 4.160 |
| $\mathbf{Y 2}$ | 7.720 |

(2) QFN-20 (V-QFN4525-20)


| Dimensions | Value (in mm) |
| :---: | :---: |
| $\mathbf{C}$ | 0.500 |
| $\mathbf{X}$ | 0.330 |
| $\mathbf{X 1}$ | 0.600 |
| $\mathbf{X 2}$ | 3.200 |
| $\mathbf{X 3}$ | 3.830 |
| $\mathbf{X 4}$ | 4.800 |
| $\mathbf{Y}$ | 0.600 |
| Y1 | 1.200 |
| Y2 | 0.830 |
| $\mathbf{Y 3}$ | 2.800 |

## IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated

## LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:
A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or
2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2014, Diodes Incorporated
www.diodes.com

