# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



16-bit edge-triggered D-type flip-flop with 5 V tolerant inputs/outputs; 3-state

Rev. 07 — 23 March 2010

**Product data sheet** 

### 1. General description

The 74LVC16374A and 74LVCH16374A are 16-bit edge-triggered flip-flops featuring separate D-type inputs with bus hold (74LVCH16374A only) for each flip-flop and 3-state outputs for bus oriented applications. It consists of two sections of eight positive edge-triggered flip-flops. A clock input (nCP) and an output enable (nOE) are provided for each octal.

The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition.

When pin  $n\overline{OE}$  is LOW, the contents of the flip-flops are available at the outputs. When pin  $n\overline{OE}$  is HIGH, the outputs go to the high-impedance OFF-state. Operation of input  $n\overline{OE}$  does not affect the state of the flip-flops.

Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications.

Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs.

### 2. Features and benefits

- 5 V tolerant inputs/outputs for interfacing with 5 V logic
- Wide supply voltage range from 1.2 V to 3.6 V
- CMOS low power consumption
- Multibyte flow-through standard pin-out architecture
- Low inductance multiple supply pins for minimum noise and ground bounce
- Direct interface with TTL levels
- All data inputs have bus hold (74LVCH16374A only)
- High-impedance outputs when V<sub>CC</sub> = 0 V
- Complies with JEDEC standard JESD8-B/JESD36
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - CDM JESD22-C101D exceeds 1000 V
- Specified from –40 °C to +85 °C and –40 °C to +125 °C



16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 3. Ordering information

| Table 1. Ordering in |                   |          |                                                                     |          |  |  |  |  |  |
|----------------------|-------------------|----------|---------------------------------------------------------------------|----------|--|--|--|--|--|
| Type number          | Package           |          |                                                                     |          |  |  |  |  |  |
|                      | Temperature range | Name     | Description                                                         | Version  |  |  |  |  |  |
| 74LVC16374ADL        | –40 °C to +125 °C | SSOP48   | plastic shrink small outline package; 48 leads;                     | SOT370-1 |  |  |  |  |  |
| 74LVCH16374ADL       |                   |          | body width 7.5 mm                                                   |          |  |  |  |  |  |
| 74LVC16374ADGG       | –40 °C to +125 °C | TSSOP48  | plastic thin shrink small outline package;                          | SOT362-1 |  |  |  |  |  |
| 74LVCH16374ADGG      |                   |          | 48 leads; body width 6.1 mm                                         |          |  |  |  |  |  |
| 74LVC16374ABQ        | –40 °C to +125 °C | HXQFN60U | SOT1134-1                                                           |          |  |  |  |  |  |
| 74LVCH16374ABQ       |                   |          | package; no leads; 60 terminals; UTLP based;<br>body 4 x 6 x 0.5 mm |          |  |  |  |  |  |

### 4. Functional diagram



16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state





16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 5. Pinning information

#### 5.1 Pinning



16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state



\_ .

\_

## 74LVC16374A; 74LVCH16374A

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 5.2 Pin description

| Symbol                    | Pin                            |                                      | Description                      |
|---------------------------|--------------------------------|--------------------------------------|----------------------------------|
|                           | SOT370-1 and SOT362-1          | SOT1134-1                            |                                  |
| 1 <u>0E</u> , 2 <u>0E</u> | 1, 24                          | A30, A13                             | output enable input (active LOW) |
| GND                       | 4, 10, 15, 21, 28, 34, 39, 45  | A32, A3, A8, A11, A16, A19, A24, A27 | ground (0 V)                     |
| V <sub>CC</sub>           | 7, 18, 31, 42                  | A1, A10, A17, A26                    | supply voltage                   |
| 1Q0 to 1Q7                | 2, 3, 5, 6, 8, 9, 11, 12       | B20, A31, D5, D1, A2, B2, B3, A5     | data output                      |
| 2Q0 to 2Q7                | 13, 14, 16, 17, 19, 20, 22, 23 | A6, B5, B6, A9, D2, D6, A12, B8      | data output                      |
| 1D0 to 1D7                | 47, 46, 44, 43, 41, 40, 38, 37 | B18, A28, D8, D4, A25, B16, B15, A22 | data input                       |
| 2D0 to 2D7                | 36, 35, 33, 32, 30, 29, 27, 26 | A21, B13, B12, A18, D3, D7, A15, B10 | data input                       |
| 1CP, 2CP                  | 48, 25                         | A29, A14                             | clock input                      |

### 6. Functional description

#### Table 3.Function selection[1]

| Operating mode                    | Input |            |     | Internal flip-flop | Output nQ0 to nQ7 |
|-----------------------------------|-------|------------|-----|--------------------|-------------------|
|                                   | nOE   | nCP        | nDn |                    |                   |
| Load and read register            | L     | ↑          | I   | L                  | L                 |
|                                   | L     | $\uparrow$ | h   | Н                  | Н                 |
| Load register and disable outputs | Н     | 1          | I   | L                  | Z                 |
|                                   | Н     | 1          | h   | Н                  | Z                 |

[1] H = HIGH voltage level;

h = HIGH voltage level one set-up time prior to the HIGH-to-LOW CP transition;

L = LOW voltage level;

I = LOW voltage level one set-up time prior to the HIGH-to-LOW CP transition;

 $\uparrow$  = LOW-to-HIGH transition:

Z = high-impedance OFF-state.

### 7. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol             | Parameter               | Conditions                                                            | Min             | Max            | Unit                       |
|--------------------|-------------------------|-----------------------------------------------------------------------|-----------------|----------------|----------------------------|
| V <sub>CC</sub>    | supply voltage          |                                                                       | -0.5            | +6.5           | V                          |
| I <sub>IK</sub>    | input clamping current  | V <sub>I</sub> < 0 V                                                  | -50             | -              | mA                         |
| VI                 | input voltage           |                                                                       | <u>[1]</u> –0.5 | +6.5           | V                          |
| I <sub>OK</sub>    | output clamping current | $V_{\rm O}$ > $V_{\rm CC}$ or $V_{\rm O}$ < 0 V                       | -               | ±50            | mA                         |
| V <sub>O</sub>     | output voltage          | output HIGH-or LOW-state                                              | <u>[2]</u> –0.5 | $V_{CC} + 0.5$ | V                          |
|                    |                         | output 3-state                                                        | <u>[2]</u> –0.5 | +6.5           | V                          |
| lo                 | output current          | $V_{O} = 0 V$ to $V_{CC}$                                             | -               | ±50            | mA                         |
| I <sub>CC</sub>    | supply current          |                                                                       | -               | 100            | mA                         |
| I <sub>GND</sub>   | ground current          |                                                                       | -100            | -              | mA                         |
| T <sub>stg</sub>   | storage temperature     |                                                                       | -65             | +150           | °C                         |
| 74LVC_LVCH16374A_7 |                         | All information provided in this document is subject to legal disclai | imers.          | © NXP B.V.     | 2010. All rights reserved. |

#### 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

#### Table 4. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                          | Min          | Max  | Unit |
|------------------|-------------------------|-----------------------------------------------------|--------------|------|------|
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \ ^{\circ}C \ to \ +125 \ ^{\circ}C$ |              |      |      |
|                  |                         | (T)SSOP48 package                                   | <u>[3]</u> _ | 500  | mW   |
|                  |                         | HXQFN60U package                                    | <u>[4]</u> _ | 1000 | mW   |

[1] The minimum input voltage ratings may be exceeded if the input current ratings are observed.

[2] The output voltage ratings may be exceeded if the output current ratings are observed.

[3] Above 60 °C the value of  $P_{tot}$  derates linearly with 5.5 mW/K.

[4] Above 70 °C the value of  $P_{tot}$  derates linearly with 1.8 mW/K.

### 8. Recommended operating conditions

| Table 5.              | Recommended operating condi         | tions                                              |      |     |          |      |
|-----------------------|-------------------------------------|----------------------------------------------------|------|-----|----------|------|
| Symbol                | Parameter                           | Conditions                                         | Min  | Тур | Max      | Unit |
| V <sub>CC</sub>       | supply voltage                      |                                                    | 1.65 | -   | 3.6      | V    |
|                       |                                     | functional                                         | 1.2  | -   | -        | V    |
| VI                    | input voltage                       |                                                    | 0    | -   | 5.5      | V    |
| Vo                    | output voltage                      | active mode                                        | 0    | -   | $V_{CC}$ | V    |
|                       |                                     | power-down mode; $V_{CC} = 0 V$                    | 0    | -   | 5.5      | V    |
| T <sub>amb</sub>      | ambient temperature                 |                                                    | -40  | -   | +125     | °C   |
| $\Delta t / \Delta V$ | input transition rise and fall rate | $V_{CC} = 1.65 \text{ V}$ to 2.7 V                 | 0    | -   | 20       | ns/V |
|                       |                                     | $V_{CC} = 2.7 \text{ V} \text{ to } 3.6 \text{ V}$ | 0    | -   | 10       | ns/V |

### 9. Static characteristics

#### Table 6.Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol                     | Parameter       | Conditions                                                                            | -40             | °C to +85 | S °C | –40 °C to +     | ⊦125 °C | Unit |
|----------------------------|-----------------|---------------------------------------------------------------------------------------|-----------------|-----------|------|-----------------|---------|------|
|                            |                 |                                                                                       | Min             | Typ[1]    | Max  | Min             | Max     |      |
| V <sub>IH</sub> HIGH-level |                 | V <sub>CC</sub> = 1.2 V                                                               | V <sub>CC</sub> | -         | -    | V <sub>CC</sub> | -       | V    |
|                            | input voltage   | $V_{CC} = 2.7 \text{ V} \text{ to } 3.6 \text{ V}$                                    | 2.0             | -         | -    | 2.0             | -       | V    |
| V <sub>IL</sub>            | LOW-level input | V <sub>CC</sub> = 1.2 V                                                               | -               | -         | GND  | -               | GND     | V    |
|                            | voltage         | $V_{CC} = 2.7 \text{ V} \text{ to } 3.6 \text{ V}$                                    | -               | -         | 0.8  | -               | 0.8     | V    |
| V <sub>OH</sub>            | HIGH-level      | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                   |                 |           |      |                 |         |      |
|                            | output voltage  | $I_{O} = -100 \ \mu\text{A};$<br>$V_{CC} = 2.7 \ \text{V} \text{ to } 3.6 \ \text{V}$ | $V_{CC}-0.2$    |           | -    | $V_{CC}-0.3$    | -       | V    |
|                            |                 | $I_{O} = -12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                      | $V_{CC}-0.5$    | -         | -    | $V_{CC}-0.65$   | -       | V    |
|                            |                 | $I_O = -18 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                        | $V_{CC}-0.6$    | -         | -    | $V_{CC}-0.75$   | -       | V    |
|                            |                 | $I_{O} = -24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                      | $V_{CC}-0.8$    | -         | -    | $V_{CC}-1.0$    | -       | V    |

#### **NXP Semiconductors**

## 74LVC16374A; 74LVCH16374A

#### 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

| Symbol            | Parameter                             | Conditions                                                                                                                              |               | -40  | °C to +85 | °C   | –40 °C to | Unit |    |
|-------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------|------|-----------|------|-----------|------|----|
|                   |                                       |                                                                                                                                         |               | Min  | Typ[1]    | Max  | Min       | Max  |    |
| V <sub>OL</sub>   | LOW-level                             | $V_{I} = V_{IH} \text{ or } V_{IL}$                                                                                                     |               |      |           |      |           |      |    |
|                   | output voltage                        | $I_{O}$ = 100 µA;<br>V <sub>CC</sub> = 2.7 V to 3.6 V                                                                                   |               | -    | -         | 0.2  | -         | 0.3  | V  |
|                   |                                       | $I_{O} = 12 \text{ mA}; V_{CC} = 2.7 \text{ V}$                                                                                         |               | -    | -         | 0.4  | -         | 0.6  | V  |
|                   |                                       | $I_{O} = 24 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                                                                         |               | -    | -         | 0.55 | -         | 0.8  | V  |
| I <sub>I</sub>    | input leakage<br>current              | V <sub>CC</sub> = 3.6 V;<br>V <sub>I</sub> = 5.5 V or GND                                                                               | [2]           | -    | ±0.1      | ±5   | -         | ±20  | μA |
| I <sub>OZ</sub>   | OFF-state<br>output current           | $\label{eq:VI} \begin{array}{l} V_{I} = V_{IH} \text{ or } V_{IL}; \ V_{CC} = 3.6 \ V; \\ V_{O} = 5.5 \ V \text{ or } GND; \end{array}$ | [2]           | -    | ±0.1      | ±5   | -         | ±20  | μA |
| I <sub>OFF</sub>  | power-off<br>leakage current          | $V_{CC}$ = 0 V; V <sub>I</sub> or V <sub>O</sub> = 5.5 V                                                                                |               | -    | ±0.1      | ±10  | -         | ±20  | μA |
| I <sub>CC</sub>   | supply current                        | $V_{CC} = 3.6 \text{ V};$<br>$V_{I} = V_{CC} \text{ or GND}; I_{O} = 0 \text{ A}$                                                       |               | -    | 0.1       | 20   | -         | 80   | μA |
| ∆l <sub>CC</sub>  | additional supply current             | per input pin;<br>$V_{CC} = 2.7 V \text{ to } 3.6 V;$<br>$V_I = V_{CC} - 0.6 V; I_O = 0 A$                                              | <u>[3]</u>    | -    | 5         | 500  | -         | 5000 | μA |
| Cı                | input<br>capacitance                  |                                                                                                                                         |               | -    | 5.0       | -    | -         | -    | pF |
| I <sub>BHL</sub>  | bus hold LOW current                  | $V_{CC} = 3.0 \text{ V}; \text{ V}_1 = 0.8 \text{ V}$                                                                                   | <u>[4][5]</u> | 75   | -         | -    | 60        | -    | μA |
| I <sub>BHH</sub>  | bus hold HIGH current                 | $V_{CC} = 3.0 \text{ V}; \text{ V}_{I} = 2.0 \text{ V}$                                                                                 | [4][5]        | -75  | -         | -    | -60       | -    | μA |
| I <sub>BHLO</sub> | bus hold LOW<br>overdrive<br>current  | V <sub>CC</sub> = 3.6 V                                                                                                                 | <u>[4][6]</u> | 500  | -         | -    | 500       | -    | μA |
| I <sub>BHHO</sub> | bus hold HIGH<br>overdrive<br>current | V <sub>CC</sub> = 3.6 V                                                                                                                 | <u>[4][6]</u> | -500 | -         | -    | -500      | -    | μA |

#### Table 6. Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

[1] All typical values are measured at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C.

[2] The bus hold circuit is switched off when  $V_I > V_{CC}$  allowing 5.5 V on the input pin.

[3] For non bus hold parts only (74LVC16374A).

[4] Valid for data inputs only. Control inputs do not have a bus hold circuit.

[5] The specified sustaining current at the data input holds the input below the specified  $V_I$  level.

[6] The specified overdrive current at the data input forces the data input to the opposite logic input state.

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### **10. Dynamic characteristics**

#### Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 10.

| Symbol             | Parameter           | Conditions                                         |            | -40 | °C to +8 | 5 °C | -40 °C to | o +125 °C | Unit |
|--------------------|---------------------|----------------------------------------------------|------------|-----|----------|------|-----------|-----------|------|
|                    |                     |                                                    |            | Min | Typ[1]   | Max  | Min       | Max       |      |
| t <sub>pd</sub>    | propagation         | nCP to nQn; see Figure 7                           | [2]        |     |          |      |           |           |      |
|                    | delay               | V <sub>CC</sub> = 1.2 V                            |            | -   | 14       | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 1.5 | -        | 6.0  | 1.5       | 7.5       | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V}$ to 3.6 V                  |            | 1.5 | 3.4      | 5.4  | 1.5       | 7.0       | ns   |
| t <sub>en</sub>    | enable time         | nOE to nQn; see <u>Figure 9</u>                    | [2]        |     |          |      |           |           |      |
|                    |                     | V <sub>CC</sub> = 1.2 V                            |            | -   | 20       | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 1.5 | -        | 6.0  | 1.5       | 7.5       | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 1.0 | 3.5      | 5.2  | 1.0       | 6.5       | ns   |
| t <sub>dis</sub>   | disable time        | nOE to nQn; see <u>Figure 7</u>                    | [2]        |     |          |      |           |           |      |
|                    |                     | V <sub>CC</sub> = 1.2 V                            |            | -   | 12       | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 1.5 | -        | 5.1  | 1.5       | 6.5       | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 1.5 | 3.9      | 4.9  | 1.5       | 6.5       | ns   |
| tw                 | pulse width         | nCP HIGH; see <u>Figure 7</u>                      |            |     |          |      |           |           |      |
|                    |                     | V <sub>CC</sub> = 1.2 V                            |            | -   | -        | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 3.0 | -        | -    | 3.0       | -         | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 3.0 | 1.5      | -    | 3.0       | -         | ns   |
| t <sub>su</sub>    | set-up time         | nDn to nCP; see Figure 8                           |            |     |          |      |           |           |      |
|                    |                     | V <sub>CC</sub> = 1.2 V                            |            | -   | -        | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 1.9 | -        | -    | 1.9       | -         | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 1.9 | 0.3      | -    | 1.9       | -         | ns   |
| t <sub>h</sub>     | hold time           | nDn to nCP; see Figure 8                           |            |     |          |      |           |           |      |
|                    |                     | $V_{CC} = 1.2 V$                                   |            | -   | -        | -    | -         | -         | ns   |
|                    |                     | $V_{CC} = 2.7 V$                                   |            | 1.1 | -        | -    | 1.1       | -         | ns   |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 1.5 | -0.3     | -    | 1.5       | -         | ns   |
| f <sub>max</sub>   | maximum             | see Figure 7                                       |            |     |          |      |           |           |      |
|                    | frequency           | $V_{CC} = 2.7 V$                                   |            | 80  | -        | -    | 80        | -         | MHz  |
|                    |                     | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ |            | 100 | 150      | -    | 100       | -         | MHz  |
| t <sub>sk(o)</sub> | output skew<br>time | $V_{CC} = 3.0 \text{ V} \text{ to } 3.6 \text{ V}$ | <u>[3]</u> | -   | -        | 1.0  | -         | 1.5       | ns   |

[1] Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 1.2 V, 2.7 V, and 3.3 V respectively.

 $\label{eq:tpd} [2] \quad t_{pd} \text{ is the same as } t_{PLH} \text{ and } t_{PHL}.$ 

 $t_{\text{en}}$  is the same as  $t_{\text{PZL}}$  and  $t_{\text{PZH}}$ 

 $t_{\text{dis}}$  is the same as  $t_{\text{PLZ}}$  and  $t_{\text{PHZ}}.$ 

[3] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 11. Waveforms





16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state



#### Table 8. Measurement points

| Supply voltage  | pply voltage Input Output |                     |                    |                         |                         |
|-----------------|---------------------------|---------------------|--------------------|-------------------------|-------------------------|
| V <sub>CC</sub> | VI                        | V <sub>M</sub>      | V <sub>M</sub>     | V <sub>X</sub>          | V <sub>Y</sub>          |
| 1.2 V           | V <sub>CC</sub>           | $0.5 \times V_{CC}$ | $0.5\times V_{CC}$ | V <sub>OL</sub> + 0.1 V | V <sub>OH</sub> – 0.1 V |
| 2.7 V           | 2.7 V                     | 1.5 V               | 1.5 V              | V <sub>OL</sub> + 0.3 V | $V_{OH} - 0.3 V$        |
| 3.0 V to 3.6 V  | 2.7 V                     | 1.5 V               | 1.5 V              | V <sub>OL</sub> + 0.3 V | $V_{OH} - 0.3 \ V$      |

#### **NXP Semiconductors**

## 74LVC16374A; 74LVCH16374A

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state



| Supply voltage | Input           |                                 | Load  | Load                   |                                     | V <sub>EXT</sub>                    |                                     |  |
|----------------|-----------------|---------------------------------|-------|------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|
|                | VI              | t <sub>r</sub> , t <sub>f</sub> | CL    | RL                     | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PHZ</sub> , t <sub>PZH</sub> |  |
| 1.2 V          | V <sub>CC</sub> | $\leq$ 2.5 ns                   | 50 pF | 500 Ω <mark>[1]</mark> | open                                | $2 \times V_{CC}$                   | GND                                 |  |
| 2.7 V          | 2.7 V           | $\leq$ 2.5 ns                   | 50 pF | 500 Ω                  | open                                | $2\times V_{CC}$                    | GND                                 |  |
| 3.0 V to 3.6 V | 2.7 V           | $\leq$ 2.5 ns                   | 50 pF | 500 Ω                  | open                                | $2\times V_{CC}$                    | GND                                 |  |

[1] The circuit performs better when  $R_L = 1 \ k\Omega$ .

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 12. Package outline



#### Fig 11. Package outline SOT370-1 (SSOP48)

All information provided in this document is subject to legal disclaimers.

74LVC LVCH16374A 7

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state



#### Fig 12. Package outline SOT362-1 (TSSOP48)

All information provided in this document is subject to legal disclaimers.

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state



HXQFN60U: plastic thermal enhanced extremely thin quad flat package; no leads; 60 terminals; UTLP based; body 4 x 6 x 0.5 mm

#### Fig 13. Package outline SOT1134-1 (HXQFN60U)

All information provided in this document is subject to legal disclaimers

74LVC LVCH16374A 7

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 13. Abbreviations

| Table 10. Abbreviations |                             |  |  |
|-------------------------|-----------------------------|--|--|
| Acronym                 | Description                 |  |  |
| CDM                     | Charged Device Model        |  |  |
| DUT                     | Device Under Test           |  |  |
| ESD                     | ElectroStatic Discharge     |  |  |
| HBM                     | Human Body Model            |  |  |
| TTL                     | Transistor-Transistor Logic |  |  |
|                         |                             |  |  |

### 14. Revision history

| Table 11. Revision histor      | r <b>y</b>                                    |                                                     |                      |                            |
|--------------------------------|-----------------------------------------------|-----------------------------------------------------|----------------------|----------------------------|
| Document ID                    | Release date                                  | Data sheet status                                   | Change notice        | Supersedes                 |
| 74LVC_LVCH16374A_7             | 20100323                                      | Product data sheet                                  | -                    | 74LVC_LVCH16374A_6         |
| Modifications:                 |                                               | 74ABQ and 74LVCH1637<br>J (SOT1134-1) package.      | 4ABQ changed from    | HUQFN60U (SOT1025-1) to    |
| 74LVC_LVCH16374A_6             | 20090212                                      | Product data sheet                                  | -                    | 74LVC_LVCH16374A_5         |
| Modifications:                 |                                               | of this data sheet has be<br>of NXP Semiconductors. | en redesigned to con | nply with the new identity |
|                                | <ul> <li>Legal texts</li> </ul>               | have been adapted to the                            | e new company name   | e where appropriate.       |
|                                | <ul> <li>Added: type<br/>package).</li> </ul> | e numbers 74LVC16374A                               | BQ and 74LVCH163     | 74ABQ (HUQFN60U            |
| 74LVC_LVCH16374A_5             | 20031212                                      | Product specification                               | -                    | 74LVC_H16374A_4            |
| 74LVC_H16374A_4                | 19980317                                      | Product specification                               | -                    | 74LVC16374A_               |
|                                |                                               |                                                     |                      | 74LVCH16374A_3             |
| 74LVC16374A_<br>74LVCH16374A_3 | 19980317                                      | Product specification                               | -                    | 74LVC16374A_2              |
| 74LVC16374A_2                  | 19970822                                      | Product specification                               | -                    | 74LVC16374A_1              |
| 74LVC16374A_1                  | -                                             | -                                                   | -                    | -                          |
|                                |                                               |                                                     |                      |                            |

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

74LVC\_LVCH16374A\_7 Product data sheet All information provided in this document is subject to legal disclaimers.

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 16. Contact information

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### **NXP Semiconductors**

## 74LVC16374A; 74LVCH16374A

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

### 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 4              |
| 5.1  | Pinning 4                          |
| 5.2  | Pin description 6                  |
| 6    | Functional description 6           |
| 7    | Limiting values 6                  |
| 8    | Recommended operating conditions 7 |
| 9    | Static characteristics 7           |
| 10   | Dynamic characteristics 9          |
| 11   | Waveforms 10                       |
| 12   | Package outline 13                 |
| 13   | Abbreviations 16                   |
| 14   | Revision history 16                |
| 15   | Legal information 17               |
| 15.1 | Data sheet status 17               |
| 15.2 | Definitions 17                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 17                      |
| 16   | Contact information 18             |
| 17   | Contents 19                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 23 March 2010 Document identifier: 74LVC\_LVCH16374A\_7