Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China February 1992 Revised June 2001 ## 74LVQ373 # **Low Voltage Octal Transparent Latch** with 3-STATE Outputs #### **General Description** The LVQ373 consists of eight latches with 3-STATE outputs for bus organized system applications. The latches appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable $(\overline{OE})$ is LOW. When $\overline{OE}$ is HIGH, the bus output is in the high impedance state. #### **Features** - Ideal for low power/low noise 3.3V applications - Implements patented EMI reduction circuitry - Available in SOIC JEDEC, SOIC EIAJ and QSOP packages - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch-up immunity - $\blacksquare$ Guaranteed incident wave switching into $75\Omega$ - 4 kV minimum ESD immunity ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|----------------------------------------------------------------------------| | 74LVQ373SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74LVQ373SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74LVQ373QSC | MQA20 | 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide | Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. ### **Logic Symbols** #### **Pin Descriptions** | Pin Names | Description | |--------------------------------|-----------------------| | D <sub>0</sub> –D <sub>7</sub> | Data Inputs | | LE | Latch Enable Input | | ŌĒ | Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Latch Outputs | ### **Connection Diagram** #### **Truth Table** | | Outputs | | | |----|---------|----------------|----------------| | LE | ŌĒ | D <sub>n</sub> | O <sub>n</sub> | | Х | Н | Х | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | Х | O <sub>0</sub> | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial O<sub>0</sub> = Previous O<sub>0</sub> before HIGH to Low transition of Latch Enable ## **Functional Description** The LVQ373 contains eight D-type latches with 3-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D-type input changes. When LE is LOW, the latches store the information that was present on the D-type inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE standard outputs are controlled by the Output Enable $(\overline{OE})$ input. When $\overline{OE}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{OE}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. ## **Logic Diagram** $0_0$ $0_1$ $0_2$ $0_3$ $0_4$ $0_5$ $0_6$ $0_7$ Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) Supply Voltage (V $_{CC}$ ) -0.5V to +7.0V DC Input Diode Current $(I_{IK})$ $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_{O} = V_{CC} + 0.5V$ +20 mA $\label{eq:VO} \begin{aligned} \text{V}_{O} = \text{V}_{CC} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Output Voltage (V}_{O}) & -0.5 \text{V to V}_{CC} + 0.5 \text{V} \end{aligned}$ DC Output Source or Sink Current ( $I_O$ ) $\pm 50 \text{ mA}$ DC V<sub>CC</sub> or Ground Current $(I_{CC} \text{ or } I_{GND})$ $\pm 400 \text{ mA}$ Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ DC Latch-Up Source or Sink Current ±300 mA # Recommended Operating Conditions (Note 2) Supply Voltage (V<sub>CC</sub>) 2.0V to 3.6V Minimum Input Edge Rate $(\Delta V/\Delta t)$ $V_{\text{IN}}$ from 0.8V to 2.0V V<sub>CC</sub> @ 3.0V 125 mV/ns Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub> | $T_A = +25^{\circ}C$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |------------------|-------------------------------------------------|-----------------|----------------------|-------|-----------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | | (V) | Тур | Gua | ranteed Limits | Onits | Conditions | | | V <sub>IH</sub> | Minimum High Level<br>Input Voltage | 3.0 | 1.5 | 2.0 | 2.0 | V | $V_{OUT} = 0.1V$<br>or $V_{CC} - 0.1V$ | | | V <sub>IL</sub> | Maximum Low Level Input Voltage | 3.0 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V<br>or V <sub>CC</sub> - 0.1V | | | V <sub>OH</sub> | Minimum High Level | 3.0 | 2.99 | 2.9 | 2.9 | V | I <sub>OUT</sub> = -50 μA | | | | Output Voltage | 3.0 | | 2.58 | 2.48 | V | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 3)<br>$I_{OH} = -12$ mA | | | V <sub>OL</sub> | Maximum Low Level | 3.0 | 0.002 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | Output Voltage | 3.0 | | 0.36 | 0.44 | V | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 3)<br>$I_{OL} = 12 \text{ mA}$ | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 3.6 | | ±0.1 | ±1.0 | μА | $V_I = V_{CC},$<br>GND | | | I <sub>OLD</sub> | Minimum Dynamic | 3.6 | | | 36 | mA | V <sub>OLD</sub> = 0.8V Max (Note 5) | | | I <sub>OHD</sub> | Output Current (Note 4) | 3.6 | | | -25 | mA | V <sub>OHD</sub> = 2.0V Min (Note 5) | | | Icc | Maximum Quiescent<br>Supply Current | 3.6 | | 4.0 | 40.0 | μА | V <sub>IN</sub> = V <sub>CC</sub><br>or GND | | | I <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 3.6 | | ±0.25 | ±2.5 | μΑ | $\begin{aligned} &V_{I}\left(OE\right) = V_{IL}, \ V_{IH} \\ &V_{I} = V_{CC}, \ GND \\ &V_{O} = V_{CC}, \ GND \end{aligned}$ | | | V <sub>OLP</sub> | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 3.3 | 0.4 | 0.8 | | V | (Note 6)(Note 7) | | | V <sub>OLV</sub> | Quiet Output<br>Minimum Dynamic V <sub>OL</sub> | 3.3 | -0.3 | -0.8 | | V | (Note 6)(Note 7) | | | V <sub>IHD</sub> | Maximum High Level<br>Dynamic Input Voltage | 3.3 | 1.7 | 2.0 | | V | (Note 6)(Note 8) | | | V <sub>ILD</sub> | Maximum Low Level<br>Dynamic Input Voltage | 3.3 | 1.6 | 0.8 | | V | (Note 6)(Note 8) | | | | • | | | • | | | | | Note 3: All outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: Incident wave switching on transmission lines with impedances as low as $75\Omega$ for commercial temperature range is guaranteed. Note 6: Worst case package. Note 7: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND. Note 8: Max number of Data Inputs (n) switching. (n - 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ , f = 1 MHz. ## **AC Electrical Characteristics** | | Parameter | | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF | | Units | | |------------------|----------------------------------|-----------------|--------------------------------------------------|------|------|------------------------------------------|------|-------|--| | Symbol | | V <sub>cc</sub> | | | | | | | | | | | (V) | Min | Тур | Max | Min | Max | | | | t <sub>PHL</sub> | Propagation Delay | 2.7 | 2.5 | 9.6 | 14.8 | 2.5 | 16.0 | no | | | t <sub>PLH</sub> | D <sub>n</sub> to O <sub>n</sub> | $3.3 \pm 0.3$ | 2.5 | 8.0 | 10.5 | 2.5 | 11.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | 2.7 | 2.5 | 9.6 | 16.9 | 2.5 | 18.0 | no | | | t <sub>PHL</sub> | LE to O <sub>n</sub> | $3.3 \pm 0.3$ | 2.5 | 8.0 | 12.0 | 2.5 | 12.5 | ns | | | t <sub>PZL</sub> | Output Enable Time | 2.7 | 2.5 | 10.2 | 18.3 | 2.5 | 19.0 | ns | | | $t_{PZH}$ | | $3.3 \pm 0.3$ | 2.5 | 8.5 | 13.0 | 2.5 | 13.5 | 115 | | | t <sub>PHZ</sub> | Output Disable Time | 2.7 | 1.0 | 10.8 | 20.4 | 1.0 | 21.0 | ns | | | $t_{PLZ}$ | | $3.3 \pm 0.3$ | 1.0 | 9.0 | 14.5 | 1.0 | 15.0 | 115 | | | toshl | Output to Output Skew | 2.7 | | 1.0 | 1.5 | | 1.5 | no | | | toslh | (Note 9) | $3.3\pm0.3$ | | 1.0 | 1.5 | | 1.5 | ns | | Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. ## **AC Operating Requirements** | | | | T <sub>A</sub> = - | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |----------------|-----------------|-----------------|------------------------|---------|-----------------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> | C <sub>L</sub> = 50 pF | | C <sub>L</sub> = 50 pF | Units | | | | (V) | Тур | Guarant | eed Minimum | | | t <sub>S</sub> | Setup Time, | 2.7 | 0 | 4.0 | 4.5 | ns | | | HIGH or LOW | $3.3 \pm 0.3$ | 0 | 3.0 | 3.0 | 115 | | t <sub>H</sub> | Hold Time, | 2.7 | 0 | 1.5 | 1.5 | 200 | | | HIGH or LOW | $3.3 \pm 0.3$ | 0 | 1.5 | 1.5 | ns | | t <sub>W</sub> | LE Pulse Width, | 2.7 | 2.4 | 5.0 | 6.0 | ns | | | HIGH | $3.3 \pm 0.3$ | 2.0 | 4.0 | 4.0 | 115 | ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |---------------------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> (Note 10) | Power Dissipation Capacitance | 39 | pF | V <sub>CC</sub> = 3.3V | Note 10: C<sub>PD</sub> is measured at 10 MHz. # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 2.6±0.10 0.40 TYP --A-5.01 TYP 5.3±0.10 9.27 TYP 7.8 -B-3.9 0.2 C B A ALL LEAD TIPS 10 PIN #1 IDENT.-0.6 TYP 1.27 TYP -LAND PATTERN RECOMMENDATION ALL LEAD TIPS SEE DETAIL A 0.1 C 2.1 MAX. 1.8±0.1 L 0.15±0.05 0.15-0.25 -1.27 TYP 0.35-0.51 **♦** 0.12 **⋈** C A DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES: A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. 0.60±0.15 SEATING PLANE 1.25 -M20DRevB1 DETAIL A 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide Package Number MQA20 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com