Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 74LVT273 # 3.3 V octal D-type flip-flop Rev. 03 — 10 September 2008 **Product data sheet** #### **General description** 1. The 74LVT273 is a high-performance BiCMOS product designed for V<sub>CC</sub> operation at 3.3 V. This device has eight edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's Q output. All outputs will be forced LOW independent of the clock or data inputs by a LOW voltage level on the MR input. The device is useful for applications where only the true output is required and the CP and $\overline{MR}$ are common elements. #### 2. **Features** - Eight edge-triggered D-type flip-flops - Buffered common clock and asynchronous master reset - Input and output interface capability to systems at 5 V supply - TTL input and output switching levels - Input and output interface capability to systems at 5 V supply - Output capability: +64 mA/-32 mA - Latch-up protection - JESD78 Class II exceeds 500 mA - **ESD** protection: - ◆ HBM JESD22-A114E exceeds 2000 V - MM JESD22-A115-A exceeds 200 V - Bus-hold data inputs eliminate the need for external pull-up resistors for unused inputs - Live insertion/extraction permitted - Power-up reset - No bus current loading when output is tied to 5 V bus NXP Semiconductors 74LVT273 3.3 V octal D-type flip-flop # 3. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | |-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | 74LVT273D | –40 °C to +125 °C | SO20 | plastic small outline package; 20 leads;<br>body width 7.5 mm | SOT163-1 | | | | | | 74LVT273DB | –40 °C to +125 °C | SSOP20 | plastic shrink small outline package; 20 leads;<br>body width 5.3 mm | SOT339-1 | | | | | | 74LVT273PW | –40 °C to +125 °C | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 | | | | | | 74LVT273BQ | –40 °C to +125 °C | DHVQFN20 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 20 terminals; body $2.5 \times 4.5 \times 0.85$ mm | SOT764-1 | | | | | # 4. Functional diagram 3.3 V octal D-type flip-flop # 3.3 V octal D-type flip-flop # 5. Pinning information ## 5.1 Pinning # 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------------|----------------------------|-------------------------------------------| | MR | 1 | master reset input (active LOW) | | Q0 to Q7 | 2, 5, 6, 9, 12, 15, 16, 19 | data output | | D0 to D7 | 3, 4, 7, 8, 13, 14, 17, 18 | data input | | GND | 10 | ground (0 V) | | СР | 11 | clock pulse input (active on rising edge) | | V <sub>CC</sub> | 20 | positive supply voltage | 3.3 V octal D-type flip-flop # 6. Functional description Table 3. Function selection | Inputs | | | Outputs | Operating mode | |--------|----------|----|---------|----------------| | MR | СР | Dn | Qn | | | L | X | X | L | Reset (clear) | | Н | <b>↑</b> | h | Н | Load 1 | | Н | <b>↑</b> | I | L | Load 0 | | Н | L | Χ | Q0 | Retain state | <sup>[1]</sup> H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the prior to the LOW-to-HIGH clock transition; # 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|---------------------------------------------------------------------|-----------------|------|------| | V <sub>CC</sub> | supply voltage | | -0.5 | +4.6 | V | | V <sub>I</sub> | input voltage | | <u>[1]</u> –0.5 | +7.0 | V | | Vo | output voltage | Output in OFF or HIGH state | <u>[1]</u> –0.5 | +7.0 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | -50 | - | mA | | I <sub>OK</sub> | output clamping current | V <sub>O</sub> < 0 V | -50 | - | mA | | Io | output current | output in LOW state | - | 128 | mA | | | | output in HIGH state | -64 | - | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | Tj | junction temperature | | [2] _ | 150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | [3] | 500 | mW | <sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. # 8. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------|-----|-----|-----|------| | $V_{CC}$ | supply voltage | | 2.7 | - | 3.6 | V | | VI | input voltage | | 0 | - | 5.5 | V | | I <sub>OH</sub> | HIGH-level output current | | -32 | - | - | mA | % NXP B.V. 2008. All rights reserved. L = LOW voltage level; I = LOW voltage level one set-up time prior to the prior to the LOW-to-HIGH clock transition; X = Don't care; ↑ = LOW-to-HIGH clock transition; Q0 = output as it was. <sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. <sup>[3]</sup> For SO20 packages: above 70 °C derate linearly with 8 mW/K. For SSOP20 and TSSOP20 packages: above 60 °C derate linearly with 5.5 mW/K. For DHVQFN20 packages: above 60 °C derate linearly with 4.5 mW/K. 3.3 V octal D-type flip-flop Table 5. Recommended operating conditions ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------|-------------|-----|-----|-----|------| | $I_{OL}$ | LOW-level output current | | - | - | 64 | mA | | T <sub>amb</sub> | ambient temperature | in free air | -40 | - | +85 | °C | | Δt/ΔV | input transition rise and fall rate; output enabled | | - | - | 10 | ns/V | # 9. Static characteristics Table 6. Static characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | rameter Conditions | | –40 °C to +85 °C | | | | |------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------------------|-------------------------|------|----|--| | | | | Min | Typ[1] | Max | | | | V <sub>IK</sub> | input clamping voltage | $V_{CC} = 2.7V$ ; $I_{IK} = -18 \text{ mA}$ | -1.2 | -0.9 | - | V | | | V <sub>IH</sub> | HIGH-level input voltage | | 2.0 | - | - | V | | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.8 | | | | V <sub>OH</sub> | HIGH-level output voltage | $V_{CC}$ = 2.7 V to 3.6V; $I_{OH}$ = -100 $\mu A$ | V <sub>CC</sub> - 0.2 | 2 V <sub>CC</sub> – 0.1 | - | V | | | | | $V_{CC} = 2.7 \text{ V; } I_{OH} = -8 \text{ mA}$ | 2.4 | 2.5 | - | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -32 \text{ mA}$ | 2.0 | 2.2 | - | V | | | V <sub>OL</sub> | LOW-level output voltage | $V_{CC} = 2.7 \text{ V}; I_{OL} = 100 \mu\text{A}$ | | 0.1 | 0.2 | V | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 24 mA | - | 0.3 | 0.5 | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 16 \text{ mA}$ | - | 0.25 | 0.4 | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 32 \text{ mA}$ | - | 0.3 | 0.5 | V | | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 64 \text{ mA}$ | - | 0.4 | 0.55 | V | | | $V_{OL(pu)}$ | power-up LOW-level output voltage | $V_{CC}$ = 3.6 V; $I_O$ = 1 mA; $V_I$ = GND or $V_{CC}$ | [2] - | 0.13 | 0.55 | V | | | l <sub>l</sub> | input leakage current | input pins | | | | | | | | | $V_{CC} = 0 \text{ V or } 3.6 \text{ V; } V_{I} = 5.5 \text{ V}$ | - | 1 | 10 | μΑ | | | | | control pins | | | | | | | | | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}$ | - | ±0.1 | ±1 | μΑ | | | | | data pins | [3] | | | | | | | | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC}$ | - | 0.1 | 1 | μΑ | | | | | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V}$ | -5 | -1 | - | μΑ | | | l <sub>OFF</sub> | power-off leakage current | $V_{CC} = 0 \text{ V}$ ; $V_I \text{ or } V_O = 0 \text{ V to } 4.5 \text{ V}$ | - | 1 | ±100 | μΑ | | | I <sub>LO</sub> | output leakage current | $V_{CC} = 3.0 \text{ V}; V_{O} = 5.5 \text{ V}; \text{ output HIGH}$ | - | 60 | 125 | μΑ | | | BHL | bus hold LOW current | $V_{CC} = 3.0 \text{ V}; V_I = 0.8 \text{ V}$ | <u>[4]</u> 75 | 150 | - | μΑ | | | Івнн | bus hold HIGH current | $V_{CC} = 3.0 \text{ V}; V_I = 2.0 \text{ V}$ | - | -150 | -75 | μΑ | | | ВННО | bus hold HIGH overdrive current | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V to } 3.6 \text{ V}$ | - | - | 500 | μΑ | | | Івньо | bus hold LOW overdrive current | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V to } 3.6 \text{ V}$ | -500 | - | - | μΑ | | 3.3 V octal D-type flip-flop Table 6. Static characteristics ...continued At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | -40 | С | Unit | | |-----------------|---------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|--------|------|----| | | | | | Min | Typ[1] | Max | | | $I_{CC}$ | supply current | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}; I_O = 0 \text{ A}$ | | | | | | | | | outputs HIGH | | - | 0.13 | 0.19 | mA | | | | outputs LOW | | - | 3 | 12 | mA | | $\Delta I_{CC}$ | additional supply current | per input pin; $V_{CC}$ = 3.0 V to 3.6 V; one input = $V_{CC}$ – 0.6 V other inputs at $V_{CC}$ or GND | [5] | - | 0.1 | 0.2 | mA | | Cı | input capacitance | $V_I = 0 \text{ V or } 3.0 \text{ V}$ | | - | 4 | - | pF | <sup>[1]</sup> All typical values are measured at $V_{CC}$ = 3.3 V (unless stated otherwise) and $T_{amb}$ = 25 °C. # 10. Dynamic characteristics Table 7. Dynamic characteristics Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 9. | Symbol | Parameter | Conditions | | -40 °C to +85 ° | | 5 °C | Unit | | |------------------|-------------------------------|--------------------------------------------|-----|-----------------|--------|----------------|---------------|--| | | | | | Min | Typ[1] | Max | | | | t <sub>PLH</sub> | LOW to HIGH propagation delay | CP to Qn; Figure 6 | | | ' | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | - | - | 6.3 | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 1.7 | 3.5 | 5.5 | ns | | | t <sub>PHL</sub> | HIGH to LOW propagation delay | CP to Qn; Figure 6 | | | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | - | - | 5.9 | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 1.9 | 3.5 | 5.5 | ns | | | | | MR to Qn; see Figure 7 | | | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | - | - | 6.2 | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 1.3 | 3.2 | 6.2 | ns | | | t <sub>su</sub> | set-up time | Dn to CP HIGH; see Figure 7 | [2] | | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | 2.7 | - | - | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 2.3 | 1.0 | - | ns | | | | | Dn to CP LOW; see Figure 7 | | | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | 2.7 | - | - | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 2.3 | 1.0 | - | ns | | | t <sub>h</sub> | hold time | Dn to CP HIGH; see Figure 8 | [3] | | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | | 0 | - | - | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 0 | -0.6 | - | ns | | | | | Dn to CP LOW; see Figure 8 | | | | | | | | | | V <sub>CC</sub> = 2.7 V | | 0 | - | - | ns | | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 0 | -0.6 | - | ns | | | 4LVT273_3 | | | | | © NXP | B.V. 2008. All | rights reserv | | <sup>[2]</sup> For valid test results data must not be loaded into the flip-flops (or latches) after applying the power. <sup>[3]</sup> Unused pins at V<sub>CC</sub> or GND. <sup>[4]</sup> This is the bus hold overdrive current required to force the input to the opposite logic state. <sup>[5]</sup> Increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND 3.3 V octal D-type flip-flop Table 7. Dynamic characteristics ...continued Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 9. | Symbol | Parameter | Conditions | –40 °C to +85 °C | | | Unit | |------------------|-------------------|--------------------------------------------|------------------|--------|-----|------| | | | | Min | Typ[1] | Max | | | $t_W$ | pulse width | CP input HIGH or LOW; see Figure 6 [4] | | | | | | | | V <sub>CC</sub> = 2.7 V | 3.3 | - | - | ns | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 3.3 | 1.5 | - | ns | | MR in | | MR input LOW; see Figure 7 | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | 3.3 | - | - | ns | | | | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 3.3 | 1.5 | - | ns | | t <sub>rec</sub> | recovery time | see Figure 7 | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | 3.2 | - | - | ns | | | | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 2.7 | 1.0 | - | ns | | $f_{\text{max}}$ | maximum frequency | CP input; see Figure 7 | 150 | - | - | MHz | <sup>[1]</sup> Typical values are measured at $T_{amb}$ = 25 °C and $V_{CC}$ = 3.3 V # 11. Waveforms Table 8. Measurement points | Input | | Output | |----------------|----------------|----------------| | V <sub>I</sub> | V <sub>M</sub> | V <sub>M</sub> | | 2.7 V | 1.5 V | 1.5 V | CP Input to Qn output propagation delays and clock pulse width and maximum frequency 74LVT273\_3 © NXP B.V. 2008. All rights reserved. Fig 6. <sup>[2]</sup> $t_{su}$ is the same as $t_{su(L)}$ and $t_{su(H)}$ <sup>[3]</sup> $t_h$ is the same as $t_{h(L)}$ and $t_{h(H)}$ <sup>[4]</sup> $t_W$ is the same as $t_{WL}$ and $t_{WH}$ 3.3 V octal D-type flip-flop 3.3 V octal D-type flip-flop Test data is given in given in Table 9. Definitions for test circuit: $R_L$ = Load resistance; C<sub>L</sub> = Load capacitance including jig and probe capacitance; $R_T$ = Termination resistance should be equal to output impedance $Z_0$ of the pulse generator. Fig 9. Load circuitry for switching times Table 9. Test data | Input | | | | Load | | |-------|-----------------|--------|---------------------------------|-------|-------| | VI | Repetition rate | tw | t <sub>r</sub> , t <sub>f</sub> | RL | CL | | 2.7 V | ≤ 10 MHz | 500 ns | ≤ 2.5 ns | 500 Ω | 50 pF | # 12. Package outline ### SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | V | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 2.65 | 0.3<br>0.1 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.1 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|--------|--------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT163-1 | 075E04 | MS-013 | | | | <del>99-12-27</del><br>03-02-19 | | | | L | | | | | Fig 10. Package outline SOT163-1 (SO20) © NXP B.V. 2008. All rights reserved. ### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.2 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | PROJECTION | 1550E DATE | | | SOT339-1 | | MO-150 | | | <del>99-12-27</del><br>03-02-19 | | Fig 11. Package outline SOT339-1 (SSOP20) © NXP B.V. 2008. All rights reserved. TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | e | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|-----------------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|------------|----------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT360-1 | | MO-153 | | | | <del>-99-12-27</del><br>03-02-19 | | | | | | | | | Fig 12. Package outline SOT360-1 (TSSOP20) 74LVT273\_3 © NXP B.V. 2008. All rights reserved. DHVQFN20: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 20 terminals; body 2.5 x 4.5 x 0.85 mm SOT764-1 Fig 13. Package outline SOT764-1 (DHVQFN20) NXP Semiconductors 74LVT273 3.3 V octal D-type flip-flop # 13. Abbreviations ### Table 10. Abbreviations | Acronym | Description | |---------|--------------------------------------------------| | BiCMOS | Integrated Bipolar junction transistors and CMOS | | CDM | Charged Device Model | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | TTL | Transistor-Transistor Logic | # 14. Revision history ### Table 11. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | |----------------|----------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|----------------------|--|--|--|--| | 74LVT273_3 | 20080910 | Product data sheet | - | 74LVT273_2 | | | | | | Modifications: | | this data sheet has been redesigned to comply with the new identity NXP Semiconductors. | | | | | | | | | <ul> <li>Legal texts h</li> </ul> | ave been adapted to the new | company name whe | re appropriate. | | | | | | | <ul> <li>Title changed</li> </ul> | d to 3.3 V octal D-type flip-flop | | | | | | | | | <ul> <li>Section 3 "Or<br/>added.</li> </ul> | rdering information" and Section | on 12 "Package outli | ne" DHVQFN20 package | | | | | | | • Table 4 "Limi | ting values" T <sub>j</sub> and P <sub>tot</sub> values | added. | | | | | | | 74LVT273_2 | 19980219 | Product specification | - | - | | | | | 3.3 V octal D-type flip-flop # 15. Legal information ### 16. Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. ### 16.1 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 16.2 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. **Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. ### 16.3 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. ### 17. Contact information For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: salesaddresses@nxp.com # 3.3 V octal D-type flip-flop # 18. Contents | 1 | General description 1 | |------|------------------------------------| | 2 | Features | | 3 | Ordering information 2 | | 4 | Functional diagram 2 | | 5 | Pinning information 4 | | 5.1 | Pinning | | 5.2 | Pin description 4 | | 6 | Functional description 5 | | 7 | Limiting values 5 | | 8 | Recommended operating conditions 5 | | 9 | Static characteristics 6 | | 10 | Dynamic characteristics | | 11 | Waveforms | | 12 | Package outline | | 13 | Abbreviations | | 14 | Revision history | | 15 | Legal information 16 | | 16 | Data sheet status | | 16.1 | Definitions | | 16.2 | Disclaimers | | 16.3 | Trademarks16 | | 17 | Contact information 16 | | 18 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.