Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## 78M6618 Octal Power and **Energy Measurement IC** ### **DATA SHEET** March 2011 DS 6618 005 #### **DESCRIPTION** The Teridian 78M6618 is a highly integrated IC for • < 0.5% Wh Accuracy Over Wide 2000:1 independent monitoring and measurement of up to eight single-phase AC outlets. With multiple host interface options, an integrated LCD driver, and configurable I/Os, the device is ideal for metered power distribution units (PDUs) and rack enclosures for the data center, as well as intelligent power strips and subpanels in the grid-friendly digital home. At the measurement interface, the device provides 10 analog inputs for interfacing to voltage and current sensors. Scaled voltages from the sensors are fed to our Single Converter Technology<sup>®</sup> that uses a 21-bit delta-sigma ADC, independent 32-bit compute engine (CE), digital temperature compensation. and precision voltage references to provide better than 0.5% accuracy over a wide 2000:1 dynamic range. The integrated MPU core and 128KB of flash memory provides a flexible means of configuration, postprocessing, data formatting, interfacing to host processor through a UART or SPI™ interface, displaying output data to an LCD, or using DIO pins for intelligent relay control. Complete firmware for common applications is available from Teridian and can be loaded into the IC during manufacturing test. Alternatively, a complete array of ICE, development tools, and programming libraries are available to allow customization MPU code for each application. #### **FEATURES** - Current Range and Over Temperature - Exceeds IEC 62053/ANSI C12.20 Standards - Voltage Reference < 40ppm/°C</li> - 10 Sensor Inputs-V3P3 Referenced - 21-Bit Delta-Sigma ADC with Independent 32-Bit Compute Engine (CE) - 8-Bit MPU (80515), One Clock Cycle per Instruction with 4KB MPU XRAM - 128KB Flash with Security - Integrated ICE for MPU Debug - 32kHz Time Base with Hardware Watchdog Timer - UART and High-Speed Slave SPI Host Interface **Options** - Up to 19 General-Purpose 5V Tolerant I/O Pins - LCD Driver (Up to 70 Pixels) - Packaged in a Lead(Pb)-Free/RoHS-Compliant (6/6) 68-Pin QFN - Robust Sub-Metering Application Firmware: - True RMS Calculations for Current, Voltage, Line Frequency, Real Power, Reactive Power, Apparent Power, and Power Factor - Accumulated Watt-Hours, Kilowatt-Hours, and Cost - o Intelligent Switch Control at Zero Crossings - Digital Temperature Compensation - Phase Compensation (±15°) - o Quick Calibration Routines - o 46-64Hz Line Frequency Range with Same Calibration - Programmable Alarm Thresholds - o High-Level UART Communication Protocols - o High-Level SPI Communication Protocols Single Converter Technology is a registered trademark of Maxim Integrated Products, Inc. SPI is a trademark of Motorola, Inc. # **Table of Contents** | 1 | Hard | ware Functional Description | | |---|------|-----------------------------------------|---| | | 1.1 | Hardware Overview | | | | 1.2 | Device Reset | | | | 1.3 | Power Management | | | | | 1.3.1 Voltage Regulator | | | | | 1.3.2 Power Fault Management | | | | | 1.3.3 BROWNOUT | | | | | 1.3.4 SLEEP mode | | | | 1.4 | Analog Front End (AFE) | | | | | 1.4.1 Analog Current and Voltage Inputs | | | | 1.5 | Digital Computation Engine (CE) | | | | 1.6 | 80515 MPU Core | | | | | 1.6.1 SFR | | | | 1.7 | XRAM | | | | 1.8 | IORAM | | | | 1.9 | FLASH | | | | | 1.9.1 Program Security | | | | 1.10 | Oscillator | 9 | | | | PLL and Internal Clock Generation | | | | | Real-Time Clock (RTC) | | | | | Hardware Watchdog Timer | | | | | Temperature Sensor | | | | | General Purpose Digital I/O | | | | | LCD Drivers EEPROM Interface | | | | | SPI Slave Port | | | | | Test Port | | | | | UARTs | | | | 1.20 | 1.20.1 UART1 (OPT TX/OPT RX) | | | | 1 21 | In Circuit Emulator (ICE) Port | | | _ | | · · · | | | 2 | | trical Specifications | | | | 2.1 | Absolute Maximum Ratings | | | | 2.2 | Recommended External Components | | | | 2.3 | Recommended Operating Conditions | | | | 2.4 | Performance Specifications | | | | | 2.4.1 Input Logic Levels | | | | | 2.4.2 Output Logic Levels | | | | | 2.4.3 Power-Fault Comparator | | | | | 2.4.4 Battery Monitor | | | | | 2.4.5 Supply Current | | | | | 2.4.6 V3P3D Switch | | | | | 2.4.7 2.5 V Voltage Regulator | | | | | 2.4.8 Low-Power Voltage Regulator | | | | | 2.4.9 Crystal Oscillator | | | | | 2.4.10 LCD DAC | | | | | 2.4.11 LCD Drivers | | | | | 2.4.12 Optical Interface | | | | | 2.4.14 VREF | | | | | 2.4.15 ADC Converter, V3P3A Referenced | | | | 2.5 | Timing Specifications | | | | ۷.5 | 2.5.1 Flash Memory | | | | | 2.5.2 EEPROM Interface | | | | | 2.5.3 RESET | | | | | 2.5.4 RTC | | | | | 2.5.5 SPI Slave Port (MISSION Mode) | | | | | 2.5.5 | | | 3 | Packaging | 24 | |---|----------------------------------------------------------|----| | | 3.1 68-Pin QFN Package | 24 | | | 3.1.1 Pinout | 24 | | | 3.1.2 68-Pin QFN Package Outline | 25 | | | 3.1.3 Recommended PCB Land Pattern for the QFN-68 Packag | | | 4 | Pin Descriptions | 27 | | | 4.1 Power and Ground Pins | 27 | | | 4.2 Analog Pins | 27 | | | 4.2 Analog Pins4.3 Digital Pins | 28 | | 5 | I/O Equivalent Circuits | | | 6 | Ordering Information | 30 | | 7 | Contact Information | 30 | | 8 | Appendix A: Acronyms | 31 | | 9 | Revision History | 32 | ## **Figures** | Figure 1: 78M6618 IC Functional Block Diagram | 6 | |------------------------------------------------------------------|----| | Figure 2: AFE Block Diagram | | | Figure 3: SPI Slave Port: Typical Read and Write Operations | | | Figure 4: SPI Slave Port (MISSION Mode) Timing | | | Figure 5: Pinout for QFN-68 Package | | | Figure 6: QFN-68 Package Outline (Top, Bottom, and Side View) | | | Figure 7: PCB Land Pattern for QFN 68 Package | 26 | | Figure 8: I/O Equivalent Circuits | 29 | | Tables | | | Table 1: SPI Command Description | 12 | | Table 2: Absolute Maximum Ratings | | | Table 3: Recommended External Components | | | Table 4: Recommended Operating Conditions | | | Table 5: Input Logic Levels | | | Table 6: Output Logic Levels | | | Table 7: Power-Fault Comparator Performance Specifications | | | Table 8: Battery Monitor Performance Specifications (BME= 1) | | | Table 9: Supply Current Performance Specifications | | | Table 10: V3P3D Switch Performance Specifications | | | Table 11: 2.5 V Voltage Regulator Performance Specifications | | | Table 12: Low-Power Voltage Regulator Performance Specifications | | | Table 13: Crystal Oscillator Performance Specifications | | | Table 14: LCD DAC Performance Specifications | | | Table 15: LCD Driver Performance Specifications | | | Table 17: Temperature Sensor Performance Specifications | | | Table 18: VREF Performance Specifications | | | Table 19: ADC Converter Performance Specifications | | | Table 20: Flash Memory Timing Specifications | | | Table 21: EEPROM Interface Timing | | | Table 22: RESET Timing | | | Table 23: RTC Range | | | Table 24: SPI Slave Port (MISSION Mode) Timing | | | Table 25: Recommended PCB Land Pattern Dimensions | 26 | | Table 26: Power and Ground Pins | | | Table 27: Analog Pins | | | Table 28: Digital Pins | | | Table 29: Ordering Information | | | - | | ## 1 Hardware Functional Description #### 1.1 Hardware Overview The Teridian 78M6618 single-chip measurement and monitoring IC integrates all the primary AC measurement and control blocks required to implement an 8-outlet single-phase PDU with per outlet metering and intelligent relay control The 78M6618 includes: - A ten-input analog front end (AFE) - An independent digital computation engine (CE) - An 8051-compatible microprocessor (MPU) which executes one instruction per clock cycle (80515) - A precision voltage reference - A temperature sensor - RAM and Flash memory - A variety of I/O pins - LCD drivers Various current sensor technologies are supported including Current Transformers (CT), Resistive Shunts and Rogowski coils. In a sub-metering application, the 32-bit compute engine (CE) of the 78M6618 sequentially process the samples from the analog inputs on pins IA, IB, IC, ID, IE, IF, IG, IH, VA, VB and performs calculations to measure active energy (Wh) and reactive energy (VARh), as well as $A^2h$ and $V^2h$ for four-quadrant measurement. These measurements are then accessed by the MPU, processed further, and output via the peripheral devices available to the MPU. In addition to the temperature-trimmed ultra-precision voltage reference, the on-chip digital temperature compensation mechanism includes a temperature sensor and associated controls for correction of undesirable temperature effects on measurement accuracy. Temperature-dependent external components such as a crystal oscillator and current sensors can be characterized and their correction factors can be programmed to produce measurements with exceptional accuracy over the industrial temperature range. A block diagram of the 78M6618 IC is shown in Figure 1. A detailed description of the various functional blocks follows. Figure 1: 78M6618 IC Functional Block Diagram #### 1.2 Device Reset When the RESET pin is pulled high, all digital activity stops. Only the oscillator and RTC module continue to run. Additionally, all IORAM bits are set to their default states. As long as V1 (the input voltage at the power fault block) is greater than VBIAS, the internal 2.5 V regulator will continue to provide power to the digital section. Once initiated, the reset mode will persist until the reset timer times out. This will occur in 4096 cycles of the crystal clock after RESET goes low, at which time the MPU will begin executing its preboot and boot sequences from address 0x0000. ### 1.3 Power Management ### 1.3.1 Voltage Regulator The 78M6618 provides an on chip voltage regulator to create a 2.5V supply for the digital logic. This regulator can be run off of the V3P3SYS or VBAT inputs depending upon power availability. ### 1.3.2 Power Fault Management The 78M6618 includes both hardware and software controlled power fault management. V1 is connected to a comparator to monitor system power fault conditions. When the output of the comparator falls (V1<VBIAS) the device will enter BROWNOUT mode if there is sufficient voltage on VBAT. If there is not sufficient voltage on VBAT then the part will enter RESET mode. #### 1.3.3 BROWNOUT In BROWNOUT mode the AFE, CE and other analog circuits are disabled leaving only the non-metering digital circuits running. The MPU is reduced to the crystal clock rate (32kHz). From BROWNOUT the 78M6618 SW may choose to voluntarily enter other power management modes. See the 78M6618 Programmer's Reference Manual for more information regarding the programmability of the 78M6618 power management modes. If the overhead on VBAT is insufficient to maintain the BROWNOUT mode then the device will attempt to enter SLEEP mode. If power is restored the device will return to normal (mission mode) operation once the PLL has settled. #### 1.3.4 SLEEP Mode SLEEP mode provides the savings in battery current as only the Oscillator, and RTC functions are active. As the CPU is disabled in SLEEP, the device can only wake up from SLEEP by the restoration of power or RTC autowake. ### 1.4 Analog Front End (AFE) The AFE functions as a data acquisition system, controlled by the MPU. The main blocks in the AFE consist of an input multiplexer, a delta-sigma A/D converter, a FIR(Finite Impulse Response) filter and a voltage reference. The metrology input signals (IA→IH, VA, VB, VBAT and TEMP) are multiplexed before being sampled by the ADC. The ADC output is decimated by the FIR filter and the results are stored in XRAM where they can be accessed by the CE and the MPU. The AFE is programmable for various system requirements including but not limited to: - Programmable Input Multiplexer settings - Voltage reference, Battery and Temperature monitors inputs - Programmable ADC sampling rate - Programmable FIR length/resolution Figure 2: AFE Block Diagram See the 78M6618 Programmer's Reference Manual for more information regarding the programmability of the 78M6618 AFE. #### 1.4.1 Analog Current and Voltage Inputs Pins *IA*, *IB*, *IC*, *ID*, *IE*, *IF*, *IG*, *IH*, *VA*, *VB* are analog inputs the AFE that provide support for measuring current and voltage in a variety of ways. Various current sensor technologies are supported including Current Transformers (CT), Resistive Shunts and Rogowski coils. ## 1.5 Digital Computation Engine (CE) The CE, a dedicated 32-bit digital signal processor, performs the precision computations necessary to accurately measure energy. Typically CE calculations and processes include: - Scaling of the processed samples based on calibration coefficients. - Frequency-insensitive delay cancellation on all channels - 90° phase shifter (for narrowband VAR calculations). - Monitoring of the input signal frequency (for frequency and phase information). - Monitoring of the input signal amplitude (for sag detection). - Multiplication of each voltage and current sample to obtain the energy per sample. - RTM(Real Time Monitor) for debug purposes - Pulse Generators used to output CE status indicators (e.g. SAG) directly to designated DIO pins. Due to the custom nature and complexity of the CE, generally, pre-compiled CE code is provided by Teridian as a part of the available reference firmware and is not modified by the user. Please contact Teridian support for more information regarding CE code. See the 78M6618 Programmer's Reference Manual for more information on interfacing to and configuration of the 78M6618 CE. #### 1.6 80515 MPU Core The 78M6618 includes an 80515 MPU (8-bit, 8051-compatible) that processes most instructions in one clock cycle. The 80515 architecture eliminates redundant bus states and implements parallel execution of fetch and execution phases. Normally, a machine cycle is aligned with a memory fetch, therefore, most of the 1-byte instructions are performed in a single machine cycle (MPU clock cycle). This leads to an 8x average performance improvement (in terms of MIPS) over the Intel® 8051 device running at the same clock frequency. See the *78M6618 Programmer's Reference Manual* for more information regarding the programmability of MPU Memory Organization, Special Function Registers, Interrupts, Counters, and other CPU controls. #### 1.6.1 SFR Several custom Special Function Registers (SFR) registers are implemented in the 78M6618's 80515 MPU. See the *78M6618 Programmer's Reference Manual* for more information regarding the mapping of functionality to specific SFR and IORAM addresses. #### **1.7 XRAM** The CE and MPU share a single, general purpose 4 KB RAM (also referred to as XRAM) for data. The XRAM is natively accessible as 32bit words from the CE and on 8 bit boundaries from the CPU. The XRAM is accessed by the CPU through addresses 0x0000 to 0x0FFF. #### 1.8 IORAM The MPU accesses most of its external input and output functionality as well as programmable functionality through memory mapped IO (IORAM). The IORAM is accessed by the CPU as data addresses 0x2000 to 0x20FF. See the *78M6618 Programmer's Reference Manual* for more information regarding the mapping of functionality to specific IORAM addresses. #### 1.9 FLASH The 78M6618 includes 128 KB of on-chip Flash memory. For read/write access from the CPU, the flash is broken into four 32 KB banks that are managed by SFR settings. For erasing of the flash memory from the CPU the flash is segmented into individual 1024-byte pages and also controlled by SFR settings. See the 78M6618 Programmer's Reference Manual for more information regarding the use of flash and the mapping of functionality to specific SFR settings. #### 1.9.1 Program Security The 78M6618 has functionality to guarantee the security of the user's MPU and CE program code. When enabled, the security feature limits the ICE to global Flash erase operations only. All other ICE operations are blocked. Security is enabled by MPU code that is executed in a pre-boot interval before the primary boot sequence begins. Once security is enabled, the only way to disable it is to perform a global erase of the Flash, followed by a chip reset. #### 1.10 Oscillator The 78M6618 oscillator drives a standard 32.768 kHz watch crystal. These crystals are accurate and do not require a high-current oscillator circuit. The 78M6618 oscillator has been designed specifically to handle these crystals and is compatible with their high impedance and limited power handling capability. The oscillator is powered directly and only from the VBAT pin, which therefore must be connected to a DC voltage source not to exceed 4 V. The oscillator requires approximately 100 nA, which is negligible compared to the internal leakage of a battery Since the oscillator is self-biasing, an external resistor must not be connected across the crystal. ### 1.11 PLL and Internal Clock Generation Timing for the device is derived from the 32.768 kHz crystal oscillator output. The PLL and on-chip timing functions provide several clocks which include: - The MPU clock (CKMPU) - The emulator clock (2 x CKMPU) - The clock for the CE (CKCE) - The delta-sigma ADC and FIR clock(CKADC, CKFIR) These internal clocks can be adjusted for various programmable rates which affect device functionality. See the *78M6618 Programmer's Reference Manual* for more information regarding the programmability of the 78M6618 PLL and internal clock generation modules. ### 1.12 Real-Time Clock (RTC) The RTC circuit is driven directly by the crystal oscillator. The RTC consists of a counter chain and output registers. The counter chain consists of registers for seconds, minutes, hours, day of week, day of month, month, and year (including leap years). See the *78M6618 Programmer's Reference Manual* for more information regarding the use of the *78M6618 RTC*. ### 1.13 Hardware Watchdog Timer In addition to the basic watchdog timer included in the 80515 MPU, an independent, robust, fixed-duration, watchdog timer (WDT) is included in the device. It uses the crystal oscillator as its time base and must be refreshed by the MPU firmware at least every 1.5 seconds. When not refreshed on time the WDT overflows, and the part is reset as if the RESET pin were pulled high, except that the IORAM bits will be maintained. 4096 oscillator cycles (or 125 ms) after the WDT overflow, the MPU will be launched from program address 0x0000. Asserting ICE\_E will deactivate the WDT. The WDT can also be disabled by tying the V1 pin to V3P3. This also deactivates V1 power fault detection. Since there is no method in firmware to disable the crystal oscillator or the WDT, it is guaranteed that whatever state the part might find itself in, upon watchdog overflow, the part will be reset to a known state. Figure 3: Functions Defined by V1 ### 1.14 Temperature Sensor The device includes an on-chip temperature sensor for determining the temperature of the bandgap reference. The primary use of the temperature data is to determine the magnitude of compensation required to offset the thermal drift in the system. See the *78M6618 Programmer's Reference Manual* for more information regarding the use of the *78M6618 Temperature Sensor*. ### 1.15 General Purpose Digital I/O The 78M6618 includes up to 19 pins of general-purpose digital I/O. When configured as inputs, these pins are 5V compatible (no current-limiting resistors are needed). On reset or power-up, all DIO pins are inputs until they are configured for the desired direction under MPU control. The Digital I/O pins can be categorized as follows: ``` DIO1/OPT_RX, DIO2/OPT_TX (2 pins) UART/DIO pin DIO3 (1 pin ) Dedicated DIO pin DIO4/SEG24 -- DIO11/SEG31 (8 pins) LCD/DIO pins DIO13/SEG33 -- DIO19/SEG39 (7 pins) LCD/DIO pins DIO43/SEG63 (1 pin ) LCD/DIO pin ``` #### 1.16 LCD Drivers The 78M6618 contains a total of 35 dedicated and multiplexed LCD drivers which are grouped as follows: - 11 dedicated LCD segment drivers. - 3 drivers multiplexed with the ICE interface (E\_TCLK, E\_RST, E\_RXTX). - 1 driver multiplexed with auxiliary signal CKTEST (SEG19). - 4 drivers multiplexed with the SPI port (PCLK, PSDO, PCSZ, PSDI). - 16 drivers multiplexed with general purpose DIO pins. - 2 common drivers for multiplexing (50%, or 100% duty cycle) always available. With a minimum of 15 driver pins always available and a total of 35 driver pins in the maximum configuration, the device is capable of driving between 30 to 70 pixels of LCD display. At eight pixels per digit, this corresponds to 3 to 8 digits. The following dedicated and multi-use pins can be assigned as LCD segment pins for the 78M6618: - 11 dedicated LCD segment pins: SEG0 to SEG2, SEG7, SEG8, SEG12, SEG14 to SEG18. - 8 dual-function pins: SEG3/PCLK, SEG4/PSDO, SEG5/PCSZ, SEG6/PSDI, E\_RXTX/SEG9, E\_TCLK/SEG10, E\_RST/SEG11, and SEG19/CKTEST. - 16 combined DIO and segment pins: SEG24/DIO4 to SEG31/DIO11, SEG33/DIO13 to SEG39/DIO19, and SEG63/DIO43. Of which, DIO7/SEG27 through DIO15/SEG35 can be used for controlling relays. See the *78M6618 Programmer's Reference Manual* for more information regarding the programmability of the 78M6618 LCD drivers. See the 78M6618 Hardware Design Guidelines for more information regarding connecting the 78M6618 LCD drivers to LCDs. #### 1.17 EEPROM Interface The 78M6618 provides hardware support for an optional two-pin or a three-wire ( $\mu$ -wire) EEPROM interface. #### **Two-Pin EEPROM Interface** The dedicated 2-pin serial interface communicates with external EEPROM devices. The interface is multiplexed onto the DIO4 (SCK) and DIO5 (SDA) pins. #### Three-Wire (μ-Wire) EEPROM Interface A 500 kHz three-wire interface, using SDATA, SCK and a DIO pin for CS is also available. See the *78M6618 Programmer's Reference Manual* for more information regarding the programmability of the 78M6618 EEPROM interfaces. See the *78M6618 Hardware Design Guidelines* for more information regarding connecting the 78M6618 EEPROM interfaces to various EEPROM. #### 1.18 SPI Slave Port The slave SPI port communicates directly with the MPU data bus and is able to directly read and write XRAM and IORAM locations. It is also able to send commands to the MPU. The interface to the slave port consists of the PCSZ, PCLK, PSDI and PSDO pins. These pins are multiplexed with the LCD segment driver pins SEG3 to SEG6. A typical SPI transaction is as follows. While PCSZ is high, the port is held in an initialized/reset state. During this state, PSDO is held in HiZ state and all transitions on PCLK and PSDI are ignored. When PCSZ falls, the port will begin the transaction on the first rising edge of PCLK. A transaction consists of an 8-bit command, a 16-bit address and then one or more bytes of data. The transaction ends when PCSZ is raised. Some transactions may consist of a command only. The last SPI command and address (if part of the command) are available in the IORAM. The SPI port supports data transfers at up to 1 Mb/s. The SPI commands are described in Table 1 and Figure 4 illustrates the SPI Interface read and write timing. | Command | Description | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 11xx xxxx ADDR D0 DN | Output data on PSDO is read from RAM starting with byte at ADDR. ADDR will auto-increment until PCSZ is raised. MPU SPI interrupt is generated | | 1100 0000 ADDR D0 DN | Output data on PSDO is read from RAM starting with byte at ADDR. ADDR will auto-increment until PCSZ is raised. No MPU SPI interrupt is generated | | 10xx xxxx ADDR D0 DN | Input data on PSDI is written to RAM starting with byte at ADDR. ADDR will auto-increment until PCSZ is raised. MPU SPI interrupt is generated | | 1000 0000 ADDR D0 DN | Input data on PSDI is written to RAM starting with byte at ADDR. ADDR will auto-increment until PCSZ is raised. No MPU SPI interrupt is generated | | CMD ADDR DO DN | CMD and ADDR are available to the CPU in IORAM DO DN are ignored. MPU SPI interrupt is generated | Figure 4: SPI Slave Port: Typical Read and Write Operations Since the addresses are in 16-bit format, any type of XRAM data can be accessed: CE, MPU or IORAM but not SFRs or the 80515-internal register bank. See the *78M6618 Programmer's Reference Manual* for more information regarding the mapping and use of SPI functions. #### 1.19 Test Port One out of 16 digital or 8 analog signals can be selected to be output on the TMUXOUT pin. See the 78M6618 Programmer's Reference Manual for more information regarding the use of TMUXOUT. #### **1.20 UARTs** The 78M6618 includes two UARTs (UART0 and UART1) that can be programmed to communicate with a variety of external devices. The UARTs are dedicated 2-wire serial interfaces, which can communicate at rates up to 38,400 bits/s. All UART transfers are programmable for parity enable, parity, 2 stop bits/1 stop bit and XON/XOFF options for variable communication baud rates from 300 to 38,400 bps. See the 78M6618 Programmer's Reference Manual for more information regarding the use of the UART resources. #### 1.20.1 UART1 (OPT TX/OPT RX) The device includes an interface to implement an IR/optical port on UART1. The pin OPT\_TX is designed to directly drive an external LED for transmitting data on an optical link. The pin OPT\_RX has the same threshold as the RX(UART0) pin, but can also be used to sense the input from an external photo detector used as the receiver for the optical link. Alternately, the UART1 may be interfaced with a standard level UART transceiver. Contact Teridian support for more information. ### 1.21 In Circuit Emulator (ICE) Port The 78M6618 implements an In Circuit Emulator(ICE) port for debug and programming of the device. To enable the use of the port the ICE\_E pin must be pulled high. In this mode the SEG11,SEG10 and SEG9 pins are repurposed and the E\_RST, E\_TCLK and E\_RXTX pins respectively. Please contact Teridian support for more information regarding the use of the ICE interface for device programming and debug. ## 2 Electrical Specifications ## 2.1 Absolute Maximum Ratings Table 2 shows the absolute maximum ranges for the device. Stresses beyond Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation at these or any other conditions beyond those indicated under recommended operating conditions (Section 4.3) is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GNDA. **Table 2: Absolute Maximum Ratings** | Voltage and Current | | |----------------------------------------------|--------------------------------------------| | Supplies and Ground Pins | | | V3P3SYS, V3P3A | -0.5 V to 4.6 V | | VBAT | -0.5 V to 4.6 V | | GNDD | -0.5 V to +0.5 V | | Analog Output Pins | | | V3P3D | -10 mA to 10 mA,<br>-0.5 V to 4.6 V | | VREF | -10 mA to +10 mA,<br>-0.5 V to V3P3A+0.5 V | | V2P5 | -10 mA to +10 mA,<br>-0.5 V to 3.0 V | | Analog Input Pins | · | | IA, IB, IC, ID, IE, IF, IG, IH, VA, VB, V1 | -10 mA to +10 mA<br>-0.5 V to V3P3A+0.5 V | | XIN, XOUT | -10 mA to +10 mA<br>-0.5 V to 3.0 V | | All Other Pins | | | Configured as SEG or COM drivers | -1 mA to +1 mA,<br>-0.5 to V3P3D+0.5 | | Configured as Digital Inputs | -10 mA to +10 mA,<br>-0.5 to 6 V | | Configured as Digital Outputs | -15 mA to +15 mA,<br>-0.5 V to V3P3D+0.5 V | | All other pins | -0.5 V to V3P3D+0.5 V | | Temperature and ESD St | ress | | Operating Junction Temperature (peak, 100ms) | +140°C | | Operating Junction Temperature (continuous) | +125°C | | Storage Temperature Range | -45°C to +165°C | | Lead Temperature (soldering, 10s) | +300°C | | Soldering Temperature (reflow) | +260°C | | ESD Stress on All Pins | ±4kV | ## 2.2 Recommended External Components **Table 3: Recommended External Components** | Name | From | То | Function | Value | Unit | |------|---------|------|-----------------------------------------------------------------------------------------------------------|-----------|------| | C1 | V3P3A | AGND | Bypass capacitor for 3.3 V supply | ≥0.1 ±20% | μF | | C2 | V3P3D | DGND | Bypass capacitor for 3.3 V output | 0.1 ±20% | μF | | CSYS | V3P3SYS | DGND | Bypass capacitor for V3P3SYS | ≥1.0 ±30% | μF | | C2P5 | V2P5 | DGND | Bypass capacitor for V2P5 | 0.1 ±20% | μF | | XTAL | XIN | XOUT | 32.768 kHz crystal – electrically similar to ECS .327-12.5-17X or Vishay XT26T, load capacitance 12.5 pF. | 32.768 | kHz | | CXS | XIN | AGND | Load capacitor for crystal (depends on crystal specs and board parasitics). | 33 ±10% | pF | | CXL | XOUT | AGND | Load capacitor for crystal (depends on crystal specs and board parasitics). | 15 ±10% | pF | #### Notes: - 1. AGND and DGND should be connected together. - 2. V3P3SYS and V3P3A should be connected together. ## 2.3 Recommended Operating Conditions **Table 4: Recommended Operating Conditions** | Parameter | Condition | Min | Тур | Max | Unit | | |-----------------------------------------------|----------------------------------------------------|-----------------------|-----|------------|-------------|--| | V3P3SYS, V3P3A: 3.3 V Supply Voltage | Normal Operation | 3.0 | 3.3 | 3.6 | V | | | /3P3A and V3P3SYS must be at the same voltage | Battery Backup | 0 | | 3.6 | V | | | VBAT | No Battery | Externally Connect to | | ect to V3 | V3P3SYS | | | | Battery Backup:<br>BRN and LCD modes<br>SLEEP mode | 3.0<br>2.0 | | 3.8<br>3.8 | <b>&gt;</b> | | | Operating Temperature | | -40 | | +85 | ºC | | ## 2.4 Performance Specifications ## 2.4.1 Input Logic Levels **Table 5: Input Logic Levels** | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|------------------|----------------|-----|-----------------|----------------| | Digital high-level input voltage <sup>a</sup> , V <sub>IH</sub> | | 2 | | | V | | Digital low-level input voltage <sup>a</sup> , V <sub>IL</sub> | | | | 0.8 | V | | Input pull-up current, IIL E_RXTX, E_RST, CKTEST Other digital inputs | VIN=0 V, ICE_E=1 | 10<br>10<br>-1 | 0 | 100<br>100<br>1 | μΑ<br>μΑ<br>μΑ | | Input pull down current, IIH ICE_E RESET Other digital inputs | VIN = V3P3D | 10<br>10<br>-1 | 0 | 100<br>100<br>1 | μΑ<br>μΑ<br>μΑ | <sup>&</sup>lt;sup>a</sup> In battery powered modes, digital inputs should be below 0.3 V or above 2.5 V to minimize battery current. ## 2.4.2 Output Logic Levels **Table 6: Output Logic Levels** | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------|----------------------------|-----------|-----|-----|------| | Digital high-level output voltage V <sub>OH</sub> | $I_{LOAD} = 1 \text{ mA}$ | V3P3D-0.4 | | | V | | | $I_{LOAD} = 15 \text{ mA}$ | V3P3D-0.6 | | | V | | Digital low-level output voltage V <sub>OL</sub> | $I_{LOAD} = 1 \text{ mA}$ | 0 | | 0.4 | V | | | I <sub>LOAD</sub> = 15 mA | | | 0.8 | V | | OPT_TX Voн (V3P3D-OPT_TX) | ISOURCE=1 mA | | | 0.4 | V | | OPT_TX Vol | ISINK=20 mA | | | 0.7 | V | ## 2.4.3 Power-Fault Comparator **Table 7: Power-Fault Comparator Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------------------------|------|---------|------------|----------| | Offset Voltage: V1-VBIAS | | -20 | | +15 | mV | | Hysteresis Current: V1 | Vin = VBIAS - 100 mV | 0.8 | | 1.2 | μА | | Response Time: V1 | ±100 mV overdrive<br>Voltage at V1 rising<br>Voltage at V1 falling | 10 | 8<br>37 | 100<br>100 | μs<br>μs | | WDT Disable Threshold: V1-V3P3A | | -400 | | -10 | mV | ## 2.4.4 Battery Monitor Table 8: Battery Monitor Performance Specifications (BME= 1) | Parameter | | Condition | Min | Тур | Max | Unit | |---------------|------------------------------------------------------------|--------------------------------------|--------|----------------|--------|----------| | Load Resistor | | | 27 | 45 | 63 | kΩ | | LSB Value | [ <i>M40MHZ</i> , <i>M26MHZ</i> ]<br>= [00], [10], or [11] | FIR_LEN=0(L=138)<br>FIR_LEN=1(L=288) | (-10%) | -48.7<br>-5.35 | (+10%) | μV<br>μV | | LSB value | [ <i>M40MHZ</i> , <i>M26MHZ</i> ]<br>= [01] | FIR_LEN=0(L=186)<br>FIR_LEN=1(L=384) | (-10%) | -19.8<br>-2.26 | (+10%) | μV<br>μV | | Offset Error | | | -200 | 0 | +100 | mV | ## 2.4.5 Supply Current **Table 9: Supply Current Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|-------------------------------------------------------------------------------------------|------|-----|------|------| | V3P3SYS current (CE off) | Normal Operation, | | 4.2 | 6.35 | mA | | V3P3SYS current (CE on) | V3P3A = V3P3SYS = 3.3 V<br>-CKMPU = 614 kHz | | 8.4 | 9.6 | mA | | V3P3A current | No Flash Memory write | | 3.3 | 3.8 | mA | | VBAT current | RTM_E=0, ECK_DIS=1,<br>ADC_E=1, ICE_E=0 | -400 | | +400 | nA | | V3P3SYS current,<br>Write Flash | Normal Operation as above, except write Flash at maximum rate, $CE\_E = 0$ , $ADC\_E = 0$ | | 9.1 | 12 | mA | | VBAT current | VBAT=3.6 V<br>BROWNOUT mode<br>LCD Mode, LCD DAC off | | 52 | 250 | μΑ | | | <25°C | | 11 | 20 | μΑ | | | over temperature<br>LCD Mode, LCD DAC on | | 15 | 30 | μА | | | <25°C | | 16 | 25 | μΑ | | | over temperature | | 21 | 35 | μΑ | | | SLEEP Mode, 25°C | | 0.5 | 1 | μΑ | | | SLEEP Mode, over temperature | | 0.7 | 1.5 | μΑ | ### 2.4.6 V3P3D Switch Table 10: V3P3D Switch Performance Specifications | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------------|-----------------------------|-----|-----|-----|------| | On resistance – V3P3SYS to V3P3D | I <sub>V3P3D</sub> ≤ 1 mA | | 9 | 15 | Ω | | On resistance – VBAT to V3P3D | I <sub>V3P3D</sub> ≤ 1 mA | | 32 | 50 | Ω | ### 2.4.7 2.5 V Voltage Regulator Table 11: 2.5 V Voltage Regulator Performance Specifications | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------|------------------------------------------------------|-----|-----|-----|------| | V2P5 | Iload = 0 | 2.3 | 2.5 | 2.7 | V | | V2P5 load regulation | Iload = 0 mA to 5 mA | | | 40 | mV | | Voltage overhead V3P3-V2P5 | Iload = 5 mA, reduce V3P3<br>until V2P5 drops 200 mV | | | 470 | mV | | PSSR ΔV2P5/ΔV3P3 | RESET=0, iload=0 | -2 | | +2 | mV/V | ## 2.4.8 Low-Power Voltage Regulator Unless otherwise specified, V3P3SYS = V3P3A = 0. **Table 12: Low-Power Voltage Regulator Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------|-----|-----|-----|------| | V2P5 | ILOAD = 0 | 2.3 | 2.5 | 2.7 | V | | V2P5 load regulation | ILOAD = 0 mA to 1 mA | | | 30 | mV | | VBAT voltage requirement | ILOAD = 1 mA, reduce VBAT until REG_LP_OK = 0 | | | 3.0 | V | | PSRR ΔV2P5/ΔVBAT | ILOAD = 0 | -50 | | 50 | mV/V | ## 2.4.9 Crystal Oscillator **Table 13: Crystal Oscillator Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------------|-------------------|-----|-----|--------|----------| | Maximum Output Power to Crystal 4 | Crystal connected | | | 1 | μW | | XIN to XOUT Capacitance 1 | | | | 3 | рF | | Capacitance to DGND <sup>1</sup> XIN XOUT | RTCA_ADJ = 0 | | | 5<br>5 | pF<br>pF | ### 2.4.10 LCD DAC **Table 14: LCD DAC Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|------------------------|-----|-----|-----|------| | VLCD Voltage | $1 \le LCD\_DAC \le 7$ | -10 | | +10 | % | | $V_{LCD} = V3P3 \cdot (1 - 0.059 \cdot LCD_DAC) - 0.019V$ | | | | | | #### 2.4.11 LCD Drivers The information in Table 15 applies to all COM and SEG pins with $LCD\_DAC[2:0] = 000$ . **Table 15: LCD Driver Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------------|------|-----|------|------| | VLC2 Voltage | With respect to VLCD <sup>1</sup> | -0.1 | | +0.1 | V | | VLC0 Voltage,<br>½ bias | With respect to VLC2/2 | -4 | | +1 | % | | VLC0 Impedance | $\Delta$ ILOAD = 100 $\mu$ A (Isink) | | 9 | 15 | kΩ | | | $\Delta$ ILOAD = -100 $\mu$ A (Isource) | | 9 | 15 | L/77 | <sup>&</sup>lt;sup>1</sup>VLCD is V3P3SYS in MISSION mode and VBAT in BROWNOUT and LCD modes. ### 2.4.12 Optical Interface **Table 16: Optical Interface Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|----------------|-----|-----|-----|------| | OPT_TX Voн (V3P3D-OPT_TX) | ISOURCE = 1 mA | | | 0.4 | ٧ | | OPT_TX Vol | ISINK = 20 mA | | | 0.7 | ٧ | ### 2.4.13 Temperature Sensor Table 17 shows the performance for the temperature sensor. The LSB values do not include the 8-bit left shift at CE input. **Table 17: Temperature Sensor Performance Specifications** | Parameter | | Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------|------------------|-----------------|-----------------|--------| | Nominal relationsh | ip: $N(T) = S_n^*(T-T_n) + N_n$ | , T <sub>n</sub> = 25°C | | | | | | Nominal<br>Sensitivity (S <sub>n</sub> ) | [ <i>M</i> 26 <i>MHZ</i> , <i>M</i> 40 <i>MH</i> ] = [00], [01], or [11] | FIR_LEN=0 (L=138)<br>FIR_LEN=1 (L=288) | | -104<br>-947 | | LSB/ºC | | $S_{n} = -0.00107 \cdot \left(\frac{L}{3}\right)^{3}$ | [ <i>M26MHZ</i> , <i>M40MHZ</i> ] = [10] | FIR_LEN=0 (L=186) | | -255 | | | | Nominal Offset (N <sub>n</sub> ) <sup>4</sup> | [ <i>M26MHZ</i> , <i>M40MH</i> ] = [00], [01], or [11] | FIR_LEN=0 (L=138)<br>FIR_LEN=1 (L=288) | | 49641<br>451200 | | LSB | | $N_{n} = 0.510 \cdot \left(\frac{L}{3}\right)^{3}$ | [ <i>M</i> 26 <i>MHZ</i> , <i>M</i> 40 <i>MHZ</i> ] = [10] | FIR_LEN=0 (L=186) | | 121500 | | | | Temperature Error | . 2 | $T_n = 25$ °C, | -10 <sup>1</sup> | | 10 <sup>1</sup> | ºC | | $ERR = T - \left\{ \frac{(N(T) - N_n)}{S_n} + T_n \right\}$ | | $T = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not production tested. $<sup>^2</sup>$ N<sub>n</sub> is measured at T<sub>n</sub> during measurement calibration and is stored in MPU or CE for use in temperature calculations. ## 2.4.14 VREF Table 18 shows the performance specifications for VREF. Unless otherwise specified, $VREF\_DIS = 0$ . **Table 18: VREF Performance Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|-----------------------------|-------|-----------------| | VREF output voltage, VREF(22) | Ta = 22ºC | 1.193 | 1.195 | 1.197 | V | | VREF chop step | | | | 40 | mV | | VREF power supply sensitivity ΔVREF / ΔV3P3A | V3P3A = 3.0 to 3.6 V | -1.5 | | 1.5 | mV/V | | VREF input impedance | VREF_DIS = 1,<br>VREF = 1.3 to 1.7 V | 100 | | | kΩ | | VREF output impedance | CAL =1,<br>ILOAD = 10 μA, -10 μA | | | 2.5 | kΩ | | VNOM definition <sup>2</sup> | VNOM(T) = VREF(22) + (7) | T - 22)TC1 + | $+(T-22)^2$ | TC2 | V | | VNOM temperature coefficients:<br>TC1<br>TC2 | | 3.18-( | (52.46- <i>TR</i><br>-0.444 | PIMT) | μV/ºC<br>μV/°C² | | $\frac{\text{VREF(T) deviation from VNOM(T)}}{\text{VREF}(T) - \text{VNOM}(T)} \frac{10^6}{\max( T - 22 , 40)}$ | | -40 <sup>1</sup> | | +401 | PPM/ºC | | VREF aging | | | ±25 | | PPM/<br>year | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not production tested. <sup>&</sup>lt;sup>2</sup> This relationship describes the nominal behavior of VREF at different temperatures. ### 2.4.15 ADC Converter, V3P3A Referenced Table 19 shows the performance specifications for the ADC converter, V3P3A referenced. For this data, *FIR\_LEN*=0, *VREF\_DIS*=0 and LSB values do not include the 9-bit left shift at the CE input. **Table 19: ADC Converter Performance Specifications** | Parameter | | Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------|-------------------|-----------------|------------| | Recommended Input Range (Vin-V3P3A) | | | -250 | | 250 | mV<br>peak | | Voltage to Current Crosstalk $\frac{10^6 *Vcrosstalk}{Vin} \cos(\angle Vin - \angle Vcrosstalk)$ | | Vin = 200 mV peak,<br>65 Hz, on VA.<br>Vcrosstalk = largest<br>measurement on IA or IB | -10 <sup>1</sup> | | 10 <sup>1</sup> | μV/V | | THD (First 10 har<br>250 mV-pk<br>20 mV-pk | monics) <sup>1</sup> : | Vin=65 Hz,<br>64 kpts FFT, Blackman-<br>Harris window<br>CKCE = 5 MHz | | | -75<br>-90 | dB<br>dB | | Input Impedance | | Vin = 65 Hz | 40 | | 90 | kΩ | | Temperature coef | fficient of Input | Vin = 65 Hz | | 1.7 | | Ω/°C | | LSB size $V_{LSB} = V_{REF} \cdot \frac{1.25}{4.75} \cdot \left(\frac{3}{L}\right)^{3}$ | [ <i>M40MHZ</i> ,<br><i>M26MHZ</i> ] =<br>[00], [10], or [11] | FIR_LEN=0<br>FIR_LEN=1 | | 3231<br>355 | | nV/<br>LSB | | L = FIR length | [ <i>M40MHZ</i> ,<br><i>M26MHZ</i> ] =<br>[01] | FIR_LEN=0 | | 1319 | | nV/<br>LSB | | Digital Full Scale $\left(\frac{L}{3}\right)^3$ | [ <i>M40MHZ</i> ,<br><i>M26MHZ</i> ] =<br>[00], [10], or [11] | FIR_LEN=0<br>FIR_LEN=1 | | ±97336<br>±884736 | | LSB | | L = FIR length | [M40MHZ,<br>M26MHZ] =<br>[01] | FIR_LEN=0 | | ±238328 | | LSB | | ADC Gain Error versus %Power Supply Variation $\frac{10^6 \Delta Nout_{PK} 357nV/V_{IN}}{100 \Delta V 3P3A/3.3}$ | | Vin=200 mV pk, 65 Hz<br>V3P3A=3.0 V, 3.6 V | | | 50 | ppm/% | | Input Offset (Vin- | V3P3A) | | -10 | | 10 | mV | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not production tested. ## 2.5 Timing Specifications ## 2.5.1 Flash Memory **Table 20: Flash Memory Timing Specifications** | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|----------------|--------|-----|-----|--------| | Flash write cycles | -40°C to +85°C | 20,000 | | | Cycles | | Flash data retention | 25°C | 100 | | | Years | | Flash data retention | 85°C | 10 | | | Years | | Flash byte write operations between page or mass erase operations | | | | 2 | Cycles | | Write Time per Byte | | | | 42 | μS | | Page Erase (1024 bytes) | | | | 20 | ms | | Mass Erase | | | | 200 | ms | ### 2.5.2 EEPROM Interface **Table 21: EEPROM Interface Timing** | Parameter | Condition | Min | Тур | Max | Unit | |------------------------------------------|-----------------------------------------|-----|-----|-----|------| | Write Clock frequency (I <sup>2</sup> C) | CKMPU = 4.9152 MHz,<br>Using interrupts | | 78 | | kHz | | | CKMPU = 4.9152 MHz, bit-banging DIO4/5 | | 150 | | kHz | | Write Clock frequency (3-wire) | CKMPU = 4.9152 MHz | | 500 | | kHz | ### 2.5.3 **RESET** **Table 22: RESET Timing** | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|-----------|-----|-----|----------------|------| | Reset pulse width | | 5 | | | μS | | Reset pulse fall time | | | | 1 <sup>1</sup> | μS | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not production tested. ### 2.5.4 RTC Table 23: RTC Range | Parameter | Condition | Min | Тур | Max | Unit | |----------------|-----------|------|-----|------|------| | Range for date | | 2000 | | 2255 | year | ## 2.5.5 SPI Slave Port (MISSION Mode) Table 24: SPI Slave Port (MISSION Mode) Timing | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------|----------------------------------------|-----|-----|-----|------| | t <sub>SPlcyc</sub> PCLK cycle time | | 1 | | | μS | | t <sub>SPILead</sub> Enable lead time | | 15 | | | ns | | t <sub>SPILag</sub> Enable lag time | | 0 | | | ns | | t <sub>SPIW</sub> PCLK pulse width: | | | | | | | High | | 40 | | | ns | | Low | | 40 | | | ns | | t <sub>SPISCK</sub> PCSZ to first PCLK fall | Ignore if PCLK is low when PCSZ falls. | 2 | | | ns | | t <sub>SPIDIS</sub> Disable time | | 0 | | | ns | | t <sub>SPIEV</sub> PCLK to Data Out | | | | 15 | ns | | t <sub>SPISU</sub> Data input setup time | | 10 | | | ns | | t <sub>SPIH</sub> Data input hold time | | 5 | | | ns | Figure 5: SPI Slave Port (MISSION Mode) Timing ## 3 Packaging ### 3.1 68-Pin QFN Package #### **3.1.1 Pinout** Figure 6: Pinout for QFN-68 Package ## 3.1.2 68-Pin QFN Package Outline Figure 7: QFN-68 Package Outline (Top, Bottom, and Side View) #### NOTE: Controlling dimensions are in mm Pin length is nominally 0.4mm (min. 0.3 mm, max 0.4 mm).