Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # QUAD CHANNEL T1/E1/J1 SHORT HAUL LINE INTERFACE UNIT IDT82V2044E #### **FEATURES:** - Four channel T1/E1/J1 short haul line interfaces - Supports HPS (Hitless Protection Switching) for 1+1 protection without external relays - Programmable T1/E1/J1 switchability allowing one bill of material for any line condition - Single 3.3 V power supply with 5 V tolerance on digital interfaces - Meets or exceeds specifications in - ANSI T1.102, T1.403 and T1.408 - ITU I.431, G.703, G.736, G.775 and G.823 - ETSI 300-166, 300-233 and TBR 12/13 - AT&T Pub 62411 - Per channel software selectable on: - Wave-shaping templates - Line terminating impedance (T1:100 $\Omega$ , J1:110 $\Omega$ , E1:75 $\Omega$ /120 $\Omega$ ) - Adjustment of arbitrary pulse shape - JA (Jitter Attenuator) position (receive path or transmit path) - Single rail/dual rail system interfaces - B8ZS/HDB3/AMI line encoding/decoding - Active edge of transmit clock (TCLK) and receive clock (RCLK) - Active level of transmit data (TDATA) and receive data (RDATA) - Receiver or transmitter power down - High impedance setting for line drivers - PRBS (Pseudo Random Bit Sequence) generation and detection with 2<sup>15</sup>-1 PRBS polynomials for E1 - QRSS (Quasi Random Sequence Signals) generation and detection with 2<sup>20</sup>-1 QRSS polynomials for T1/J1 - 16-bit BPV (Bipolar Pulse Violation)/Excess Zero/PRBS or QRSS error counter - Analog loopback, Digital loopback, Remote loopback and Inband loopback - · Adaptive receive sensitivity up to -20 dB - Non-intrusive monitoring per ITU G.772 specification - · Short circuit protection for line drivers - LOS (Loss Of Signal) detection with programmable LOS levels - AIS (Alarm Indication Signal) detection - JTAG interface - Supports serial control interface, Motorola and Intel Non-Multiplexed interfaces - Package: IDT82V2044E: 128-pin TQFP #### **DESCRIPTION:** The IDT82V2044E can be configured as a quad T1, quad E1 or quad J1 Line Interface Unit. The IDT82V2044E performs clock/data recovery, AMI/B8ZS/HDB3 line decoding and detects and reports the LOS conditions. An integrated Adaptive Equalizer is available to increase the receive sensitivity and enable programming of LOS levels. In transmit path, there is an AMI/B8ZS/HDB3 encoder and Waveform Shaper. There is one Jitter Attenuator for each channel, which can be placed in either the receive path or the transmit path. The Jitter Attenuator can also be disabled. The IDT82V2044E supports both Single Rail and Dual Rail system interfaces and both serial and parallel control interfaces. To facilitate the network maintenance, a PRBS/QRSS generation/detection circuit is integrated in each channel, and different types of loopbacks can be set on a per channel basis. Four different kinds of line terminating impedance, $75\Omega$ , $100\Omega$ , $110\Omega$ and $120\Omega$ are selectable on a per channel basis. The chip also provides driver short-circuit protection and supports JTAG boundary scanning. The IDT82V2044E can be used in SDH/SONET, LAN, WAN, Routers, Wireless Base Stations, IADs, IMAs, IMAPs, Gateways, Frame Relay Access Devices, CSU/DSU equipment, etc. # **FUNCTIONAL BLOCK DIAGRAM** Figure-1 Block Diagram # **TABLE OF CONTENTS** | 1 | IDT8 | 2V2044E PIN CONFIGURATIONS | 8 | | | | | | |---|------|----------------------------------------------------|----|--|--|--|--|--| | 2 | | DESCRIPTION | | | | | | | | 3 | | CTIONAL DESCRIPTION | | | | | | | | | 3.1 | T1/E1/J1 MODE SELECTION | | | | | | | | | 3.2 | TRANSMIT PATH | | | | | | | | | | 3.2.1 TRANSMIT PATH SYSTEM INTERFACE | | | | | | | | | | 3.2.2 ENCODER | | | | | | | | | | 3.2.3 PULSE SHAPER | | | | | | | | | | 3.2.3.1 Preset Pulse Templates | | | | | | | | | | 3.2.3.2 User-Programmable Arbitrary Waveform | | | | | | | | | | 3.2.4 TRANSMIT PATH LINE INTERFACE | | | | | | | | | | 3.2.5 TRANSMIT PATH POWER DOWN | | | | | | | | | 3.3 | RECEIVE PATH | 19 | | | | | | | | | 3.3.1 RECEIVE INTERNAL TERMINATION | | | | | | | | | | 3.3.2 LINE MONITOR | | | | | | | | | | 3.3.3 ADAPTIVE EQUALIZER | | | | | | | | | | 3.3.4 RECEIVE SENSITIVITY | | | | | | | | | | 3.3.5 DATA SLICER | | | | | | | | | | 3.3.6 CDR (Clock & Data Recovery) | | | | | | | | | | 3.3.7 DECODER | | | | | | | | | | 3.3.8 RECEIVE PATH SYSTEM INTERFACE | | | | | | | | | | 3.3.9 RECEIVE PATH POWER DOWN | | | | | | | | | 0.4 | 3.3.10 G.772 NON-INTRUSIVE MONITORING | | | | | | | | | 3.4 | JITTER ATTENUATION FUNCTION PEOCRIPTION | | | | | | | | | | 3.4.1 JITTER ATTENUATION FUNCTION DESCRIPTION | | | | | | | | | 0.5 | 3.4.2 JITTER ATTENUATOR PERFORMANCE | | | | | | | | | 3.5 | LOS AND AIS DETECTION | | | | | | | | | | 3.5.1 LOS DETECTION | | | | | | | | | 0.0 | 3.5.2 AIS DETECTION | | | | | | | | | 3.6 | TRANSMIT AND DETECT INTERNAL PATTERNS | | | | | | | | | | 3.6.1 TRANSMIT ALL ZEDOS | | | | | | | | | | 3.6.2 TRANSMIT ALL ZEROS | | | | | | | | | 2.7 | | | | | | | | | | 3.7 | LOOPBACK | | | | | | | | | | 3.7.2 DIGITAL LOOPBACK | | | | | | | | | | 3.7.3 REMOTE LOOPBACK | | | | | | | | | | 3.7.4 INBAND LOOPBACK | | | | | | | | | | 3.7.4.1 Transmit Activate/Deactivate Loopback Code | 21 | | | | | | | | | 3.7.4.2 Receive Activate/Deactivate Loopback Code | | | | | | | | | | 3.7.4.3 Automatic Remote Loopback | | | | | | | | | 3.8 | ERROR DETECTION/COUNTING AND INSERTION | | | | | | | | | | | | | | | | | | | | 3.8.1 DEFINITION OF LINE CODING ERROR | 28 | |---|------|--------------------------------------------------|----| | | | 3.8.2 ERROR DETECTION AND COUNTING | | | | | 3.8.3 BIPOLAR VIOLATION AND PRBS ERROR INSERTION | | | | 3.9 | LINE DRIVER FAILURE MONITORING | 29 | | | 3.10 | MCLK AND TCLK | 30 | | | | 3.10.1 MASTER CLOCK (MCLK) | 30 | | | | 3.10.2 TRANSMIT CLOCK (TCLK) | 30 | | | 3.11 | MICROCONTROLLER INTERFACES | | | | | 3.11.1 PARALLEL MICROCONTROLLER INTERFACE | 31 | | | | 3.11.2 SERIAL MICROCONTROLLER INTERFACE | 31 | | | 3.12 | INTERRUPT HANDLING | 32 | | | 3.13 | 5V TOLERANT I/O PINS | 32 | | | 3.14 | RESET OPERATION | 32 | | | 3.15 | POWER SUPPLY | 32 | | 4 | PROC | GRAMMING INFORMATION | 33 | | | 4.1 | REGISTER LIST AND MAP | 33 | | | 4.2 | REGISTER DESCRIPTION | 35 | | | | 4.2.1 GLOBAL REGISTERS | | | | | 4.2.2 JITTER ATTENUATION CONTROL REGISTER | | | | | 4.2.3 TRANSMIT PATH CONTROL REGISTERS | 38 | | | | 4.2.4 RECEIVE PATH CONTROL REGISTERS | 40 | | | | 4.2.5 NETWORK DIAGNOSTICS CONTROL REGISTERS | | | | | 4.2.6 INTERRUPT CONTROL REGISTERS | 45 | | | | 4.2.7 LINE STATUS REGISTERS | | | | | 4.2.8 INTERRUPT STATUS REGISTERS | 49 | | | | 4.2.9 COUNTER REGISTERS | | | | | 4.2.10 TRANSMIT AND RECEIVE TERMINATION REGISTER | 51 | | 5 | IEEE | STD 1149.1 JTAG TEST ACCESS PORT | 52 | | | 5.1 | JTAG INSTRUCTIONS AND INSTRUCTION REGISTER | 53 | | | 5.2 | JTAG DATA REGISTER | 53 | | | | 5.2.1 DEVICE IDENTIFICATION REGISTER (IDR) | 53 | | | | 5.2.2 BYPASS REGISTER (BR) | 53 | | | | 5.2.3 BOUNDARY SCAN REGISTER (BSR) | 53 | | | | 5.2.4 TEST ACCESS PORT CONTROLLER | 54 | | 6 | TEST | SPECIFICATIONS | 56 | | 7 | MICR | OCONTROLLER INTERFACE TIMING CHARACTERISTICS | 68 | | | 7.1 | SERIAL INTERFACE TIMING | | | | 7.2 | PARALLEL INTERFACE TIMING | | | | | | | # **LIST OF TABLES** | Table-1 | Pin Description | 9 | |----------|-------------------------------------------------------------|----| | Table-2 | Transmit Waveform Value For E1 75 $\Omega$ | 15 | | Table-3 | Transmit Waveform Value For E1 120 $\Omega$ | 16 | | Table-4 | Transmit Waveform Value For T1 0~133 ft | 16 | | Table-5 | Transmit Waveform Value For T1 133~266 ft | 16 | | Table-6 | Transmit Waveform Value For T1 266~399 ft | 16 | | Table-7 | Transmit Waveform Value For T1 399~533 ft | 17 | | Table-8 | Transmit Waveform Value For T1 533~655 ft | 17 | | Table-9 | Transmit Waveform Value For J1 0~655 ft | 17 | | Table-10 | Impedance Matching for Transmitter | 18 | | Table-11 | Impedance Matching for Receiver | 19 | | Table-12 | Criteria of Starting Speed Adjustment | 22 | | Table-13 | LOS Declare and Clear Criteria, Adaptive Equalizer Disabled | 23 | | Table-14 | LOS Declare and Clear Criteria, Adaptive Equalizer Enabled | | | Table-15 | AIS Condition | | | Table-16 | Criteria for Setting/Clearing the PRBS_S Bit | 25 | | Table-17 | EXZ Definition | | | Table-18 | Interrupt Event | 32 | | Table-19 | Global Register List and Map | 33 | | Table-20 | Per Channel Register List and Map | 34 | | Table-21 | ID: Chip Revision Register | 35 | | Table-22 | RST: Reset Register | 35 | | Table-23 | GCF0: Global Configuration Register 0 | 35 | | Table-24 | GCF1: Global Configuration Register 1 | 36 | | Table-25 | INTCH: Interrupt Channel Indication Register | 36 | | Table-26 | JACF: Jitter Attenuator Configuration Register | 37 | | Table-27 | TCF0: Transmitter Configuration Register 0 | 38 | | Table-28 | TCF1: Transmitter Configuration Register 1 | 38 | | Table-29 | TCF2: Transmitter Configuration Register 2 | 39 | | Table-30 | TCF3: Transmitter Configuration Register 3 | 39 | | Table-31 | TCF4: Transmitter Configuration Register 4 | 39 | | Table-32 | RCF0: Receiver Configuration Register 0 | 40 | | Table-33 | RCF1: Receiver Configuration Register 1 | 40 | | Table-34 | RCF2: Receiver Configuration Register 2 | 41 | | Table-35 | MAINT0: Maintenance Function Control Register 0 | 42 | | Table-36 | MAINT1: Maintenance Function Control Register 1 | 42 | | Table-37 | MAINT2: Maintenance Function Control Register 2 | 43 | | Table-38 | MAINT3: Maintenance Function Control Register 3 | 43 | | Table-39 | MAINT4: Maintenance Function Control Register 4 | 43 | | Table-40 | MAINT5: Maintenance Function Control Register 5 | 43 | | | | | | Table-41 | MAINT6: Maintenance Function Control Register 6 | 44 | |----------|---------------------------------------------------------------|----| | Table-42 | INTM0: Interrupt Mask Register 0 | 45 | | Table-43 | INTM1: Interrupt Mask Register 1 | 45 | | Table-44 | INTES: Interrupt Trigger Edges Select Register | 46 | | Table-45 | STAT0: Line Status Register 0 (real time status monitor) | 47 | | Table-46 | STAT1: Line Status Register 1 (real time status monitor) | 48 | | Table-47 | INTS0: Interrupt Status Register 0 | 49 | | Table-48 | INTS1: Interrupt Status Register 1 | 49 | | Table-49 | CNT0: Error Counter L-byte Register 0 | 50 | | Table-50 | CNT1: Error Counter H-byte Register 1 | 50 | | Table-51 | TERM: Transmit and Receive Termination Configuration Register | 51 | | Table-52 | Instruction Register Description | 53 | | Table-53 | Device Identification Register Description | 53 | | Table-54 | TAP Controller State Description | 54 | | Table-55 | Absolute Maximum Rating | 56 | | Table-56 | Recommended Operation Conditions | 56 | | Table-57 | Power Consumption | 57 | | Table-58 | DC Characteristics | 57 | | Table-59 | E1 Receiver Electrical Characteristics | 58 | | Table-60 | T1/J1 Receiver Electrical Characteristics | 59 | | Table-61 | E1 Transmitter Electrical Characteristics | 60 | | Table-62 | T1/J1 Transmitter Electrical Characteristics | 61 | | Table-63 | Transmitter and Receiver Timing Characteristics | 62 | | Table-64 | Jitter Tolerance | 63 | | Table-65 | Jitter Attenuator Characteristics | 65 | | Table-66 | JTAG Timing Characteristics | 67 | | Table-67 | Serial Interface Timing Characteristics | 68 | | Table-68 | Non_multiplexed Motorola Read Timing Characteristics | 69 | | Table-69 | Non_multiplexed Motorola Write Timing Characteristics | 70 | | Table-70 | Non_multiplexed Intel Read Timing Characteristics | 71 | | Table-71 | Non_multiplexed Intel Write Timing Characteristics | 72 | | | | | # **LIST OF FIGURES** | Figure-1 | Block Diagram | | |-----------|--------------------------------------------|----| | Figure-2 | IDT82V2044E TQFP128 Package Pin Assignment | | | Figure-3 | E1 Waveform Template Diagram | | | Figure-4 | E1 Pulse Template Test Circuit | | | Figure-5 | DSX-1 Waveform Template | 14 | | Figure-6 | T1 Pulse Template Test Circuit | | | Figure-7 | Receive Path Function Block Diagram | 19 | | Figure-8 | Transmit/Receive Line Circuit | | | Figure-9 | Monitoring Receive Line in Another Chip | 20 | | Figure-10 | Monitor Transmit Line in Another Chip | | | Figure-11 | G.772 Monitoring Diagram | | | Figure-12 | Jitter Attenuator | 22 | | Figure-13 | LOS Declare and Clear | | | Figure-14 | Analog Loopback | 26 | | Figure-15 | Digital Loopback | 26 | | Figure-16 | Remote Loopback | 26 | | Figure-17 | Auto Report Mode | 28 | | Figure-18 | Manual Report Mode | 29 | | Figure-19 | TCLK Operation Flowchart | | | Figure-20 | Serial Processor Interface Function Timing | 31 | | Figure-21 | JTAG Architecture | 52 | | Figure-22 | JTAG State Diagram | 55 | | Figure-23 | Transmit System Interface Timing | 63 | | Figure-24 | Receive System Interface Timing | 63 | | Figure-25 | E1 Jitter Tolerance Performance | 64 | | Figure-26 | T1/J1 Jitter Tolerance Performance | 64 | | Figure-27 | E1 Jitter Transfer Performance | 66 | | Figure-28 | T1/J1 Jitter Transfer Performance | 66 | | Figure-29 | JTAG Interface Timing | 67 | | Figure-30 | Serial Interface Write Timing | | | Figure-31 | Serial Interface Read Timing with SCLKE=1 | | | Figure-32 | Serial Interface Read Timing with SCLKE=0 | 68 | | Figure-33 | Non_multiplexed Motorola Read Timing | 69 | | Figure-34 | Non_multiplexed Motorola Write Timing | | | Figure-35 | Non_multiplexed Intel Read Timing | 71 | | Figure-36 | Non_multiplexed Intel Write Timing | 72 | #### 1 IDT82V2044E PIN CONFIGURATIONS Figure-2 IDT82V2044E TQFP128 Package Pin Assignment #### **2 PIN DESCRIPTION** #### **Table-1 Pin Description** | Name | Type | TQFP128 | | | | | Description | | | |--------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Transmit and Receive Line Interface | | | | | | | | | | TTIP1 TTIP2 TTIP3 TTIP4 TRING1 TRING2 TRING3 TRING4 | Output<br>Analog | 104<br>114<br>48<br>58<br>103<br>113<br>47<br>57 | TTIPn¹/TRINGn: Transmit Bipolar Tip/Ring for Channel 1~4 These pins are the differential line driver outputs and can be set to high impedance state globally or individually. A logic high on THZ pin turns all these pins into high impedance state. When THZ bit (TCF1, 03H)² is set to '1', the TTIPn/TRINGn in the corresponding channel is set to high impedance state. In summary, these pins will become high impedance in the following conditions: THZ pin is high: all TTIPn/TRINGn enter high impedance. THZn bit is set to 1: the corresponding TTIPn/TRINGn become high impedance; Loss of MCLK: all TTIPn/TRINGn pins become high impedance (exceptions: Remote Loopback; Transmit internal pattern by MCLK); Transmitter path power down: the corresponding TTIPn/TRINGn become high impedance; After software reset; pin reset and power on: all TTIPn/TRINGn enter high impedance. | | | | | | | | RTIP1<br>RTIP2<br>RTIP3<br>RTIP4<br>RRING1<br>RRING2<br>RRING3<br>RRING4 | Input<br>Analog | 109<br>119<br>53<br>63<br>108<br>118<br>52<br>62 | RTIPn/RRINGn: Receive Bipolar Tip/Ring for Channel 1~4 These pins are the differential line receiver inputs. | | | | | | | | | | <u> </u> | | Т | ransmit and | d Receive Digital Data | Interface | | | | TD1/TDP1 TD2/TDP2 TD3/TDP3 TD4/TDP4 TDN1 TDN2 TDN3 TDN4 | Input | 96<br>90<br>80<br>74<br>95<br>89<br>79<br>73 | Transmit and Receive Digital Data Interface TDn: Transmit Data for Channel 1~4 In Single Rail Mode, the NRZ data to be transmitted is input on these pins. Data on TDn is sampled into the device on the active edge of TCLKn. The active edge of TCLKn is selected by the TCLK_SEL bit (TCF0, 02H). Data is encoded by AMI, HDB3 or B8ZS line code rules before being transmitted to the line. In this mode, TDNn should be connected to ground. TDPn/TDNn: Positive/Negative Transmit Data for Channel 1~4 In Dual Rail Mode, the NRZ data to be transmitted is input on these pins. Data on TDPn/TDNn is sampled into the device on the active edge of TCLKn. The active edge of the TCLKn is selected by the TCLK_SEL bit (TCF0, 02H) The line code in Dual Rail Mode is as follows: | | | | | | | | | | | | TDPn | TDNn | Output Pulse | | | | | | | | | 0 | 0 | Space | | | | | | | | | 0 | 1 | Positive Pulse | | | | | | | | | 1 | 0 | Negative Pulse | | | | | | | | | 1 | 1 | Space | | | | | TCLK1<br>TCLK2<br>TCLK3<br>TCLK4 | Input | 97<br>91<br>82<br>75 | These pins | s input 1.54<br>d into the d | evice on the | 1/J1 mode or 2.048 MH | z for E1 mode transmit clock. The transmit data on TDn/TDPn or TDNn If TCLKn is missing <sup>3</sup> and the TCLKn missing interrupt is not masked, | | | #### Notes: - 1. The footprint 'n' (n = $1\sim4$ ) represents one of the four channels. - 2. The name and address of the registers that contain the preceding bit. Only the address of channel 1 register is listed, the rest addresses are represented by '...'. Users can find these omitted addresses in the *Register Description* section. - 3. TCLKn missing: the state of TCLKn continues to be high level or low level over 70 clock cycles. | Name | Туре | TQFP128 | Description | | | | | | | |----------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | RD1/RDP1 | Output | 93 | RDn: Receive Data for Channel 1~4 | | | | | | | | RD2/RDP2 | • | 87 | In Single Rail Mode, the NRZ receive data is output on these pins. Data is decoded according to AMI, HDB3 or B8ZS line code | | | | | | | | RD3/RDP3 | | 77 | rules. The active level on RDn pin is selected by the RD_INV bit (RCF0, 07H). | | | | | | | | RD4/RDP4 | | 71 | | | | | | | | | 014/2214 | | | CVn: Code Violation for Channel 1~4 | | | | | | | | CV1/RDN1 | | 92 | In Single Rail Mode, the BPV/CV errors in received data streams will be reported by driving pin CVn to high level for a full clo | | | | | | | | CV2/RDN2 | | 86<br>76 | cycle. The B8ZS/HDB3 line code violation can be indicated when the B8ZS/HDB3 decoder is enabled. When AMI decoder is | | | | | | | | CV3/RDN3<br>CV4/RDN4 | | 76<br>70 | elected, the bipolar violation can be indicated. | | | | | | | | CV4/INDIN4 | | 10 | RDPn/RDNn: Positive/Negative Receive Data for Channel 1~4 | | | | | | | | | | | n Dual Rail Mode with Clock & Data Recovery (CDR), these pins output the NRZ data with the recovered clock. An active level | | | | | | | | | | | on RDPn indicates the receipt of a positive pulse on RTIPn/RRINGn while an active level on RDNn indicates the receipt of a neg- | | | | | | | | | | | ative pulse on RTIPn/RRINGn. The active level on RDPn/RDNn is selected by the RD_INV bit (RCF0, 07H). When CDR is | | | | | | | | | | | disabled, these pins directly output the raw RZ sliced data. The output data on RDn and RDPn/RDNn is updated on the active | | | | | | | | | | | edge of RCLKn. | | | | | | | | RCLK1 | Output | 94 | RCLKn: Receive Clock for Channel 1~4 | | | | | | | | RCLK2 | | 88 | These pins output 1.544 MHz for T1/J1 mode or 2.048 MHz for E1 mode receive clock. Under LOS conditions, if AISE bit | | | | | | | | RCLK3 | | 78 | (MAINTO, 0AH) is '1', RCLKn is derived from MCLK. | | | | | | | | RCLK4 | | 72 | In clock recovery mode, these pins provide the clock recovered from the signal received on RTIPn/RRINGn. The receive data | | | | | | | | | | | (RDn in Single Rail Mode or RDPn/RDNn in Dual Rail Mode) is updated on the active edge of RCLKn. The active edge is selected by the RCLK_SEL bit (RCF0, 07H). | | | | | | | | | | | If clock recovery is bypassed, RCLKn is the exclusive OR(XOR) output of the Dual Rail sliced data RDPn and RDNn. This signal | | | | | | | | | | | can be used in the applications with external clock recovery circuitry. | | | | | | | | MCLK | Input | 10 | MCLK: Master Clock | | | | | | | | | | | MCLK is an independent, free-running reference clock. It is a single reference for all operation modes and provides selectable | | | | | | | | | | | 1.544 MHz or 37.056 MHz for T1/J1 operating mode, while 2.048 MHz or 49.152 MHz for E1 operating mode. | | | | | | | | | | | The reference clock is used to generate several internal reference signals: | | | | | | | | | | | Timing reference for the integrated clock recovery unit. | | | | | | | | | | | Timing reference for the integrated digital jitter attenuator. The integrated digital jitter attenuator. | | | | | | | | | | | Timing reference for microcontroller interface. Generation of RCLKn signal during a loss of signal condition. | | | | | | | | | | | <ul> <li>Generation of RCLKn signal during a loss of signal condition.</li> <li>Reference clock during Transmit All Ones (TAO) and all zeros condition. When sending PRBS/QRSS or Inband Loopback</li> </ul> | | | | | | | | | | | code, either MCLK or TCLKn can be selected as the reference clock. | | | | | | | | | | | Reference clock for ATAO and AIS. | | | | | | | | | | | The loss of MCLK will turn all the four TTIP/TRING into high impedance status. | | | | | | | | MCLKS | Input | 40 | MCLKS: Master Clock Select | | | | | | | | | - | | If 2.048 MHz (E1) or 1.544 MHz (T1/J1) is selected as the MCLK, this pin should be connected to ground; and if the 49.152 MHz | | | | | | | | | | | (E1) or 37.056 MHz (T1/J1) is selected as the MCLK, this pin should be pulled high. | | | | | | | | LOS1 | Output | 128 | LOSn: Loss of Signal Output for Channel 1~4 | | | | | | | | LOS2 | | 1 | These pins are used to indicate the loss of received signals. When LOSn pin becomes high, it indicates the loss of received sig- | | | | | | | | LOS3 | | 2 | nals in channel n. The LOSn pin will become low automatically when valid received signal is detected again. The criteria of loss | | | | | | | | LOS4 | | 3 | of signal are described in 3.5 LOS AND AIS DETECTION. | | | | | | | | _ <del></del> | | T - | Control Interface | | | | | | | | P/S | Input | 8 | P/S: Parallel or Serial Control Interface Select | | | | | | | | | | | Level on this pin determines which control mode is selected to control the device as follows: | | | | | | | | | | | | | | | | | | | | | | P/S Control Interface | | | | | | | | | | | High Parallel Microcontroller Interface | | | | | | | | | | | Low Serial Microcontroller Interface | | | | | | | | | | | The pariet microsportroller interface consists of CO COLK CDL CDO and COLKS size. Descriptions of the Colks o | | | | | | | | | | | The serial microcontroller interface consists of $\overline{CS}$ , SCLK, SDI, SDO and SCLKE pins. Parallel microcontroller interface consists of $\overline{CS}$ , A[7:0], D[7:0], $\overline{DS}/\overline{RD}$ and R/W/WR pins. The device supports non-multiplexed parallel interface as follows: | | | | | | | | | | | | | | | | | | | | | | P/S̄, INT/MOT Microcontroller Interface | | | | | | | | | | | 10 Motorola non-multiplexed | | | | | | | | | | | 11 Intel non-multiplexed | | | | | | | | | | | | | | | | | | | Name | Туре | TQFP128 | Description | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT/MOT | Input | 6 | INT/MOT: Intel or Motorola Microcontroller Interface Select In microcontroller mode, the parallel microcontroller interface is configured for Motorola compatible microcontrollers when this pin is low, or for Intel compatible microcontrollers when this pin is high. | | <u>CS</u> | Input | 32 | CS: Chip Select In microcontroller mode, this pin is asserted low by the microcontroller to enable microcontroller interface. For each read or write operation, this pin must be changed from high to low, and will remain low until the operation is over. | | SCLK | Input | 33 | SCLK: Shift Clock In serial microcontroller mode, signal on this pin is the shift clock for the serial interface. Configuration data on pin SDI is sampled on the rising edges of SCLK. Configuration and status data on pin SDO is clocked out of the device on the rising edges of SCLK if pin SCLKE is low, or on the falling edges of SCLK if pin SCLKE is high. | | In parallel I operation (I the device. | | 34 | RD: Read Operation In parallel Intel microcontroller interface mode, this pin is asserted low by the microcontroller to initiate a read cycle. Data is out | | SDI/R/W/WR | Input | 35 | put to D[7:0] from the device during a read operation. SDI: Serial Data Input In serial microcontroller mode, data is input on this pin. Input data is sampled on the rising edges of SCLK. R/W: Read/Write Select In parallel Motorola microcontroller interface mode, this pin is low for write operation and high for read operation. | | | | | WR: Write Operation In parallel Intel microcontroller interface mode, this pin is asserted low by the microcontroller to initiate a write cycle. Data of D[7:0] is sampled into the device during a write operation. | | SDO | Output | 36 | SDO: Serial Data Output In serial microcontroller mode, signal on this pin is the output data of the serial interface. Configuration and status data on pin SDO is clocked out of the device on the active edge of SCLK. | | INT: Interrupt Request This pin outputs the general interrupt request for all interrupt sources. If IN sources will be masked. And these interrupt sources also can be masked 12H). Interrupt status is reported via byte INT_CH (INTCH, 80H), registers Output characteristics of this pin can be defined to be push-pull (active | | 37 | INT: Interrupt Request This pin outputs the general interrupt request for all interrupt sources. If INTM_GLB bit (GCF0, 40H) is set to '1' all the interrupt sources will be masked. And these interrupt sources also can be masked individually via registers (INTM0, 11H) and (INTM1 12H). Interrupt status is reported via byte INT_CH (INTCH, 80H), registers (INTS0, 16H) and (INTS1, 17H). Output characteristics of this pin can be defined to be push-pull (active high or low) or be open-drain (active low) by bit INT_PIN[1:0] (GCF0, 40H). | | D7 | | 15<br>16<br>17<br>18<br>19 | | | A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | Input | 24<br>25<br>26<br>27<br>28<br>29<br>30<br>31 | An: Address Bus 7~0 These pins function as an address bus of the microcontroller interface. | | RST | Input | 38 | RST: Hardware Reset The chip is reset if a low signal is applied on this pin for more than 100ns. All the drivers output are in high-impedance state all the internal flip-flops are reset and all the registers are initialized to their default values. | | Name | Type | TQFP128 | Description | | | | | | | |----------------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | THZ | Input | 4 | THZ: Transmit Driver Enable | | | | | | | | | | | This pin enables or disables all transmitter drivers on a global basis. A low level on this pin enables the drivers while a high level | | | | | | | | | | | turns all drivers into high impedance state. Note that functionality of internal circuits is not affected by signal on this pin. | | | | | | | | REF | Input | 43 | REF: Reference Resistor | | | | | | | | | | | An external resistor $(3 \text{ K}\Omega, 1\%)$ is used to connect this pin to ground to provide a standard reference current for internal circuit. | | | | | | | | SCLKE | Input | 5 | SCLKE: Serial Clock Edge Select | | | | | | | | | | | Signal on this pin determines the active edge of SCLK to output SDO. The active clock edge is selected as shown below: | | | | | | | | | | | 0011/5 | | | | | | | | | | | SCLKE SCLK | | | | | | | | | | | Low Rising edge is active edge | | | | | | | | | | | High Falling edge is active edge | | | | | | | | | | | JTAG Signals | | | | | | | | TRST | Input | 123 | TRST: JTAG Test Port Reset | | | | | | | | | Pullup | | This is the active low asynchronous reset to the JTAG Test Port. This pin has an internal pull-up resistor. To ensure deterministic | | | | | | | | | | | operation of the test logic, TMS should be held high while the signal applied to TRST changes from low to high. | | | | | | | | | | | For normal signal processing, this pin should be connected to ground. | | | | | | | | TMS | Input | 124 | TMS: JTAG Test Mode Select This pip is used to control the test legic state machine and is compled on the riging edges of TCK. TMC has an internal pull up | | | | | | | | | Pullup | | This pin is used to control the test logic state machine and is sampled on the rising edges of TCK. TMS has an internal pull-up resistor. | | | | | | | | TCK | Input | 127 | TCK: JTAG Test Clock | | | | | | | | | | | This pin is the input clock for JTAG. The data on TDI and TMS is clocked into the device on the rising edges of TCK while the | | | | | | | | | | | data on TDO is clocked out of the device on the falling edges of TCK. When TCK is idle at a low level, all stored-state devices | | | | | | | | | | | contained in the test logic will retain their state indefinitely. | | | | | | | | TDO | Output | 126 | DO: JTAG Test Data Output | | | | | | | | | Tri-state | | This is a tri-state output signal and used for reading all the serial configuration and test data from the test logic. The data on TDO is clocked out of the device on the falling edges of TCK. | | | | | | | | TDI | Input | 125 | TDI: JTAG Test Data Input | | | | | | | | .5. | Pullup | 120 | his pin is used for loading instructions and data into the test logic and has an internal pullup resistor. The data on TDI is clocked | | | | | | | | | | | to the device on the rising edges of TCK. | | | | | | | | | | | Power Supplies and Grounds | | | | | | | | VDDIO | - | 13, 22 | 3.3V I/O Power Supply | | | | | | | | | | 68, 81<br>99 | | | | | | | | | GNDIO | <del> _</del> | | I/O Ground | | | | | | | | GNDIO | | 69, 83 | /O Ground | | | | | | | | | | 98 | | | | | | | | | VDDT1 | - | | 3.3V Power Supply for Transmitter Driver | | | | | | | | VDDT2 | | 111, 112 | | | | | | | | | VDDT3<br>VDDT4 | | 45, 46<br>55, 56 | | | | | | | | | GNDT1 | - | | Analog Ground for Transmitter Driver | | | | | | | | GNDT2 | | 115, 116 | . maiog - cana io. Hallomitto Diffor | | | | | | | | GNDT3 | | 49, 50 | | | | | | | | | GNDT4 | | 59, 60 | | | | | | | | | VDDA | - | | 3.3V Analog Core Power Supply | | | | | | | | GNDA | - | | Core Analog Ground | | | | | | | | VDDD | - | 9, 85 | 3.3V Digital Core Power Supply | | | | | | | | GNDD | - | 11, 84 | Core Digital Ground | | | | | | | | VDDR1 | - | 110 | 3.3V Power Supply for Receiver | | | | | | | | VDDR2<br>VDDR3 | | 120<br>54 | | | | | | | | | VDDR3<br>VDDR4 | | 64 | | | | | | | | | 155117 | | U-7 | | | | | | | | | Name | Туре | TQFP128 | Description | | | | | | |-------|--------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------|--|--|--|--|--| | GNDR1 | - | 107 | Analog Ground for Receiver | | | | | | | GNDR2 | | 117 | | | | | | | | GNDR3 | | 51 | | | | | | | | GNDR4 | | 61 | | | | | | | | | | | Others | | | | | | | IC | IC - 39 IC: Internal Connection 7 Internal Use. These pins should be connected to ground when in normal operation. | | | | | | | | | IC | IC - 42 IC: Internal Connection Internal Use. This pin should be left open when in normal operation. | | | | | | | | | NC | - | 65, 66<br>67, 100 | NC: No Connection | | | | | | #### 3 FUNCTIONAL DESCRIPTION #### 3.1 T1/E1/J1 MODE SELECTION The IDT82V2044E can be used as a four-channel E1LIU or a four-channel T1/J1 LIU. In E1 application, the T1E1 bit (**GCF0, 40H**) should be set to '0'. In T1/J1 application, the T1E1 bit should be set to '1'. #### 3.2 TRANSMIT PATH The transmit path of each channel of the IDT82V2044E consists of an Encoder, an optional Jitter Attenuator, a Waveform Shaper, a Line Driver and a Programmable Transmit Termination. #### 3.2.1 TRANSMIT PATH SYSTEM INTERFACE The transmit path system interface consists of TCLKn pin, TDn/TDPn pin and TDNn pin. In E1 mode, the TCLKn is a 2.048 MHz clock. In T1/J1 mode, the TCLKn is a 1.544 MHz clock. If the TCLKn is missing for more than 70 MCLK cycles, an interrupt will be generated if it is not masked. Transmit data is sampled on the TDn/TDPn and TDNn pins by the active edge of TCLKn. The active edge of TCLKn can be selected by the TCLK\_SEL bit (TCF0, 02H...). And the active level of the data on TDn/TDPn and TDNn can be selected by the TD\_INV bit (TCF0, 02H...). The transmit data from the system side can be provided in two different ways: Single Rail and Dual Rail. In Single Rail mode, only TDn pin is used for transmitting data and the T\_MD[1] bit (**TCF0, 02H...**) should be set to '0'. In Dual Rail Mode, both TDPn and TDNn pins are used for transmitting data, the T\_MD[1] bit (**TCF0, 02H...**) should be set to '1'. #### 3.2.2 ENCODER When T1/J1 mode is selected, in Single Rail mode, the Encoder can be selected to be a B8ZS encoder or an AMI encoder by setting T\_MD[0] bit (TCF0, 02H...). When E1 mode is selected, in Single Rail mode, the Encoder can be configured to be a HDB3 encoder or an AMI encoder by setting T\_MD[0] bit (TCF0, 02H...). In both T1/J1 mode and E1 mode, when Dual Rail mode is selected (bit T\_MD[1] is '1'), the Encoder is by-passed. In the Dual Rail mode, a logic '1' on the TDPn pin and a logic '0' on the TDNn pin results in a negative pulse on the TTIPn/TRINGn; a logic '0' on TDPn pin and a logic '1' on TDNn pin results in a positive pulse on the TTIPn/TRINGn. If both TDPn and TDNn are logic '1' or logic '0', the TTIPn/TRINGn outputs a space (Refer to TDn/TDPn, TDNn Pin Description). #### 3.2.3 PULSE SHAPER The IDT82V2044E provides two ways of manipulating the pulse shape before sending it. One is to use preset pulse templates; the other is to use user-programmable arbitrary waveform template. #### 3.2.3.1 Preset Pulse Templates For E1 applications, the pulse shape is shown in Figure-3 according to the G.703 and the measuring diagram is shown in Figure-4. In internal impedance matching mode, if the cable impedance is $75\,\Omega$ , the PULS[3:0] bits (**TCF1, 03H...**) should be set to '0000'; if the cable impedance is 120 $\Omega$ , the PULS[3:0] bits (**TCF1, 03H...**) should be set to '0001'. In external impedance matching mode, for both E1/75 $\Omega$ and E1/120 $\Omega$ cable impedance, PULS[3:0] should be set to '0001'. Figure-3 E1 Waveform Template Diagram Figure-4 E1 Pulse Template Test Circuit For T1 applications, the pulse shape is shown in Figure-5 according to the T1.102 and the measuring diagram is shown in Figure-6. This also meets the requirement of G.703, 2001. The cable length is divided into five grades, and there are five pulse templates used for each of the cable length. The pulse template is selected by PULS[3:0] bits (TCF1, 03H...). Figure-5 DSX-1 Waveform Template Figure-6 T1 Pulse Template Test Circuit For J1 applications, the PULS[3:0] (**TCF1, 03H...**) should be set to '0111'. Table-10 lists these values. #### 3.2.3.2 User-Programmable Arbitrary Waveform When the PULS[3:0] bits are set to '11xx', user-programmable arbitrary waveform generator mode can be used in the corresponding channel. This allows the transmitter performance to be tuned for a wide variety of line condition or special application. Each pulse shape can extend up to 4 UIs (Unit Interval), addressed by UI[1:0] bits (TCF3, 05H...) and each UI is divided into 16 sub-phases, addressed by the SAMP[3:0] bits (TCF3, 05H...). The pulse amplitude of each phase is represented by a binary byte, within the range from +63 to -63, stored in WDAT[6:0] bits (TCF4, 06H...) in signed magnitude form. The most positive number +63 (D) represents the maximum positive amplitude of the transmit pulse while the most negative number -63 (D) represents the maximum negative amplitude of the transmit pulse. Therefore, up to 64 bytes are used. For each channel, a 64 bytes RAM is available. There are eight standard templates which are stored in a local ROM. User can select one of them as reference and make some changes to get the desired waveform. User can change the wave shape and the amplitude to get the desired pulse shape. In order to do this, firstly, users can choose a set of waveform value from the following eight tables, which is the most similar to the desired pulse shape. Table-2, Table-3, Table-4, Table-5, Table-6, Table-7, Table-8 and Table-9 list the sample data and scaling data of each of the eight templates. Then modify the corresponding sample data to get the desired transmit pulse shape. Secondly, through the value of SCAL[5:0] bits increased or decreased by 1, the pulse amplitude can be scaled up or down at the percentage ratio against the standard pulse amplitude if needed. For different pulse shapes, the value of SCAL[5:0] bits and the scaling percentage ratio are different. The following eight tables list these values. Do the followings step by step, the desired waveform can be programmed, based on the selected waveform template: - (1). Select the UI by UI[1:0] bits (**TCF3, 05H...**) - (2). Specify the sample address in the selected UI by SAMP [3:0] bits (TCF3, 05H...) - (3).Write sample data to WDAT[6:0] bits (TCF4, 06H...). It contains the data to be stored in the RAM, addressed by the selected UI and the corresponding sample address. - (4). Set the RW bit (**TCF3**, **05H**...) to '0' to implement writing data to RAM, or to '1' to implement read data from RAM - (5).Implement the Read from RAM/Write to RAM by setting the DONE bit (TCF3, 05H...) Repeat the above steps until all the sample data are written to or read from the internal RAM. (6). Write the scaling data to SCAL[5:0] bits (**TCF2, 04H...**) to scale the amplitude of the waveform based on the selected standard pulse amplitude When more than one UI is used to compose the pulse template, the overlap of two consecutive pulses could make the pulse amplitude overflow (exceed the maximum limitation) if the pulse amplitude is not set properly. This overflow is captured by DAC\_OV\_IS bit (INTS1, 17H...), and, if enabled by the DAC\_OV\_IM bit (INTM1, 12H...), an interrupt will be generated. The following tables give all the sample data based on the preset pulse templates in detail for reference. For preset pulse templates, scaling up/down against the pulse amplitude is not supported. - 1.Table-2 Transmit Waveform Value For E1 75 Ω - 2.Table-3 Transmit Waveform Value For E1 120 Ω - 3.Table-4 Transmit Waveform Value For T1 0~133 ft - 4.Table-5 Transmit Waveform Value For T1 133~266 ft - 5.Table-6 Transmit Waveform Value For T1 266~399 ft - 6.Table-7 Transmit Waveform Value For T1 399~533 ft - 7.Table-8 Transmit Waveform Value For T1 533~655 ft - 8.Table-9 Transmit Waveform Value For J1 0~655 ft Table-2 Transmit Waveform Value For E1 75 $\Omega$ | Sample | UI 1 | UI 2 | UI 3 | UI 4 | |--------|---------|---------|---------|---------| | 1 | 0000000 | 0000000 | 0000000 | 0000000 | | 2 | 0000000 | 0000000 | 0000000 | 0000000 | | 3 | 0000000 | 0000000 | 0000000 | 0000000 | | 4 | 0001100 | 0000000 | 0000000 | 0000000 | | 5 | 0110000 | 0000000 | 0000000 | 0000000 | | 6 | 0110000 | 0000000 | 0000000 | 0000000 | | 7 | 0110000 | 0000000 | 0000000 | 0000000 | | 8 | 0110000 | 0000000 | 0000000 | 0000000 | | 9 | 0110000 | 0000000 | 0000000 | 0000000 | | 10 | 0110000 | 0000000 | 0000000 | 0000000 | | 11 | 0110000 | 0000000 | 0000000 | 0000000 | | 12 | 0110000 | 0000000 | 0000000 | 0000000 | | 13 | 0000000 | 0000000 | 0000000 | 0000000 | | 14 | 0000000 | 0000000 | 0000000 | 0000000 | | 15 | 0000000 | 0000000 | 0000000 | 0000000 | | 16 | 0000000 | 0000000 | 0000000 | 0000000 | SCAL[5:0] = 100001 (default), One step change of this value of SCAL[5:0] results in 3% scaling up/down against the pulse amplitude. Table-3 Transmit Waveform Value For E1 120 $\Omega$ | Sample | UI 1 | UI 2 | UI 3 | UI 4 | | | |--------------------------------------------------------------------------|---------|---------|---------|---------|--|--| | 1 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 2 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 3 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 4 | 0001111 | 0000000 | 0000000 | 0000000 | | | | 5 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 6 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 7 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 8 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 9 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 10 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 11 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 12 | 0111100 | 0000000 | 0000000 | 0000000 | | | | 13 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 14 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 15 | 0000000 | 0000000 | 0000000 | 0000000 | | | | 16 | 0000000 | 0000000 | 0000000 | 0000000 | | | | SCALIS:01 = 100001 (default). One step change of this value of SCALIS:01 | | | | | | | SCAL[5:0] = 100001 (default), One step change of this value of SCAL[5:0] results in 3% scaling up/down against the pulse amplitude. Table-4 Transmit Waveform Value For T1 0~133 ft | UI 1 | UI 2 | UI 3 | UI 4 | |---------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0010111 | 1000010 | 0000000 | 0000000 | | 0100111 | 1000001 | 0000000 | 0000000 | | 0100111 | 0000000 | 0000000 | 0000000 | | 0100110 | 0000000 | 0000000 | 0000000 | | 0100101 | 0000000 | 0000000 | 0000000 | | 0100101 | 0000000 | 0000000 | 0000000 | | 0100101 | 0000000 | 0000000 | 0000000 | | 0100100 | 0000000 | 0000000 | 0000000 | | 0100011 | 0000000 | 0000000 | 0000000 | | 1001010 | 0000000 | 0000000 | 0000000 | | 1001010 | 0000000 | 0000000 | 0000000 | | 1001001 | 0000000 | 0000000 | 0000000 | | 1000111 | 0000000 | 0000000 | 0000000 | | 1000101 | 0000000 | 0000000 | 0000000 | | 1000100 | 0000000 | 0000000 | 0000000 | | 1000011 | 0000000 | 0000000 | 0000000 | | | 0010111<br>0100111<br>0100111<br>0100110<br>0100101<br>010010 | 0010111 1000010 0100111 1000001 0100111 1000000 0100110 0000000 0100101 0000000 0100101 0000000 0100101 0000000 0100101 0000000 0100101 0000000 0100101 0000000 1001010 0000000 1001010 0000000 1001011 0000000 1000101 0000000 1000101 0000000 1000101 0000000 1000100 0000000 | 0010111 1000010 0000000 0100111 1000001 0000000 0100111 0000000 0000000 0100110 0000000 0000000 0100101 0000000 0000000 0100101 0000000 0000000 0100101 0000000 0000000 0100101 0000000 0000000 0100101 0000000 0000000 1001010 0000000 0000000 1001010 0000000 0000000 1001011 0000000 0000000 1000101 0000000 0000000 1000101 0000000 0000000 1000101 0000000 0000000 | SCAL[5:0] = 110110<sup>1</sup> (default), One step change of this value of SCAL[5:0] results in 2% scaling up/down against the pulse amplitude. Table-5 Transmit Waveform Value For T1 133~266 ft | Sample | UI 1 | UI 2 | UI 3 | UI 4 | |--------|---------|-------------|---------|---------| | 1 | 0011011 | 1000011 | 0000000 | 0000000 | | 2 | 0101110 | 1000010 | 0000000 | 0000000 | | 3 | 0101100 | 1000001 | 0000000 | 0000000 | | 4 | 0101010 | 0000000 | 0000000 | 0000000 | | 5 | 0101001 | 0000000 | 0000000 | 0000000 | | 6 | 0101000 | 0000000 | 0000000 | 0000000 | | 7 | 0100111 | 0000000 | 0000000 | 0000000 | | 8 | 0100110 | 0000000 | 0000000 | 0000000 | | 9 | 0100101 | 0000000 | 0000000 | 0000000 | | 10 | 1010000 | 0000000 | 0000000 | 0000000 | | 11 | 1001111 | 0000000 | 0000000 | 0000000 | | 12 | 1001101 | 0000000 | 0000000 | 0000000 | | 13 | 1001010 | 0000000 | 0000000 | 0000000 | | 14 | 1001000 | 0000000 | 0000000 | 0000000 | | 15 | 1000110 | 0000000 | 0000000 | 0000000 | | 16 | 1000100 | 0000000 | 0000000 | 0000000 | | | | See Table-4 | | | Table-6 Transmit Waveform Value For T1 266~399 ft | Sample | UI 1 | UI 2 | UI 3 | UI 4 | | | | |--------|-------------|---------|---------|---------|--|--|--| | 1 | 0011111 | 1000011 | 0000000 | 0000000 | | | | | 2 | 0110100 | 1000010 | 0000000 | 0000000 | | | | | 3 | 0101111 | 1000001 | 0000000 | 0000000 | | | | | 4 | 0101100 | 0000000 | 0000000 | 0000000 | | | | | 5 | 0101011 | 0000000 | 0000000 | 0000000 | | | | | 6 | 0101010 | 0000000 | 0000000 | 0000000 | | | | | 7 | 0101001 | 0000000 | 0000000 | 0000000 | | | | | 8 | 0101000 | 0000000 | 0000000 | 0000000 | | | | | 9 | 0100101 | 0000000 | 0000000 | 0000000 | | | | | 10 | 1010111 | 0000000 | 0000000 | 0000000 | | | | | 11 | 1010011 | 0000000 | 0000000 | 0000000 | | | | | 12 | 1010000 | 0000000 | 0000000 | 0000000 | | | | | 13 | 1001011 | 0000000 | 0000000 | 0000000 | | | | | 14 | 1001000 | 0000000 | 0000000 | 0000000 | | | | | 15 | 1000110 | 0000000 | 0000000 | 0000000 | | | | | 16 | 1000100 | 0000000 | 0000000 | 0000000 | | | | | | See Table-4 | | | | | | | <sup>1.</sup> In T1 mode, when arbitrary pulse for short haul application is configured, users should write '110110' to SCAL[5:0] bits if no scaling is required. Table-7 Transmit Waveform Value For T1 399~533 ft | Sample | UI 1 | UI 2 | UI 3 | UI 4 | | | | | | | |--------|---------|-------------|---------|-------------|--|--|--|--|--|--| | 1 | 0100000 | 1000011 | 0000000 | 0000000 | | | | | | | | 2 | 0111011 | 1000010 | 0000000 | 0000000 | | | | | | | | 3 | 0110101 | 1000001 | 0000000 | 0000000 | | | | | | | | 4 | 0101111 | 0000000 | 0000000 | 0000000 | | | | | | | | 5 | 0101110 | 0000000 | 0000000 | 0000000 | | | | | | | | 6 | 0101101 | 0000000 | 0000000 | 0000000 | | | | | | | | 7 | 0101100 | 0000000 | 0000000 | 0000000 | | | | | | | | 8 | 0101010 | 0000000 | 0000000 | 0000000 | | | | | | | | 9 | 0101000 | 0000000 | 0000000 | 0000000 | | | | | | | | 10 | 1011000 | 0000000 | 0000000 | 0000000 | | | | | | | | 11 | 1011000 | 0000000 | 0000000 | 0000000 | | | | | | | | 12 | 1010011 | 0000000 | 0000000 | 0000000 | | | | | | | | 13 | 1001100 | 0000000 | 0000000 | 0000000 | | | | | | | | 14 | 1001000 | 0000000 | 0000000 | 0000000 | | | | | | | | 15 | 1000110 | 0000000 | 0000000 | 0000000 | | | | | | | | 16 | 1000100 | 0000000 | 0000000 | 0000000 | | | | | | | | | | See Table-4 | | See Table-4 | | | | | | | Table-8 Transmit Waveform Value For T1 533~655 ft | Sample | UI 1 | UI 2 | UI 3 | UI 4 | | | |-------------|---------|---------|---------|---------|--|--| | 1 | 0100000 | 1000011 | 0000000 | 0000000 | | | | 2 | 0111111 | 1000010 | 0000000 | 0000000 | | | | 3 | 0111000 | 1000001 | 0000000 | 0000000 | | | | 4 | 0110011 | 0000000 | 0000000 | 0000000 | | | | 5 | 0101111 | 0000000 | 0000000 | 0000000 | | | | 6 | 0101110 | 0000000 | 0000000 | 0000000 | | | | 7 | 0101101 | 0000000 | 0000000 | 0000000 | | | | 8 | 0101100 | 0000000 | 0000000 | 0000000 | | | | 9 | 0101001 | 0000000 | 0000000 | 0000000 | | | | 10 | 1011111 | 0000000 | 0000000 | 0000000 | | | | 11 | 1011110 | 0000000 | 0000000 | 0000000 | | | | 12 | 1010111 | 0000000 | 0000000 | 0000000 | | | | 13 | 1001111 | 0000000 | 0000000 | 0000000 | | | | 14 | 1001001 | 0000000 | 0000000 | 0000000 | | | | 15 | 1000111 | 0000000 | 0000000 | 0000000 | | | | 16 | 1000100 | 0000000 | 0000000 | 0000000 | | | | See Table-4 | | | | | | | Table-9 Transmit Waveform Value For J1 0~655 ft | Sample | UI 1 | UI 2 | UI 3 | UI 4 | | | | |--------------------------------------------------------------------------|---------|---------|---------|---------|--|--|--| | 1 | 0010111 | 1000010 | 0000000 | 0000000 | | | | | 2 | 0100111 | 1000001 | 0000000 | 0000000 | | | | | 3 | 0100111 | 0000000 | 0000000 | 0000000 | | | | | 4 | 0100110 | 0000000 | 0000000 | 0000000 | | | | | 5 | 0100101 | 0000000 | 0000000 | 0000000 | | | | | 6 | 0100101 | 0000000 | 0000000 | 0000000 | | | | | 7 | 0100101 | 0000000 | 0000000 | 0000000 | | | | | 8 | 0100100 | 0000000 | 0000000 | 0000000 | | | | | 9 | 0100011 | 0000000 | 0000000 | 0000000 | | | | | 10 | 1001010 | 0000000 | 0000000 | 0000000 | | | | | 11 | 1001010 | 0000000 | 0000000 | 0000000 | | | | | 12 | 1001001 | 0000000 | 0000000 | 0000000 | | | | | 13 | 1000111 | 0000000 | 0000000 | 0000000 | | | | | 14 | 1000101 | 0000000 | 0000000 | 0000000 | | | | | 15 | 1000100 | 0000000 | 0000000 | 0000000 | | | | | 16 | 1000011 | 0000000 | 0000000 | 0000000 | | | | | SCAL[5:0] = 110110 (default), One step change of this value of SCAL[5:0] | | | | | | | | SCAL[5:0] = 110110 (default), One step change of this value of SCAL[5:0 results in 2% scaling up/down against the pulse amplitude. #### 3.2.4 TRANSMIT PATH LINE INTERFACE The transmit line interface consists of TTIPn pin and TRINGn pin. The impedance matching can be realized by the internal impedance matching circuit or the external impedance matching circuit. If T\_TERM[2] is set to '0', the internal impedance matching circuit will be selected. In this case, the T\_TERM[1:0] bits (TERM, 1AH...) can be set to choose 75 $\Omega$ , 100 $\Omega$ , 110 $\Omega$ or 120 $\Omega$ internal impedance of TTIPn/TRINGn. If T\_TERM[2] is set to '1', the internal impedance matching circuit will be disabled. In this case, the external impedance matching circuit will be used to realize the impedance matching. For T1/J1 mode, the external impedance matching circuit for the transmitter is not supported. Figure-8 shows the appropriate external components to connect with the cable for one channel. Table-10 is the list of the recommended impedance matching for transmitter. The TTIPn/TRINGn can be turned into high impedance globally by pulling THZ pin to high or individually by setting the THZ bit (**TCF1, 03H...**) to '1'. In this state, the internal transmit circuits are still active. Besides, in the following cases, TTIPn/TRINGn will also become high impedance: - Loss of MCLK: all TTIPn/TRINGn pins become high impedance; - Loss of TCLKn: corresponding TTIPn/TRINGn become HZ (exceptions: Remote Loopback; Transmit internal pattern by MCLK); - Transmit path power down; - After software reset; pin reset and power on. Table-10 Impedance Matching for Transmitter | Cable Configuration | Internal Termination | | | External Termination | | | |---------------------|----------------------|-----------|----------------|----------------------|-----------|----------------| | | T_TERM[2:0] | PULS[3:0] | R <sub>T</sub> | T_TERM[2:0] | PULS[3:0] | R <sub>T</sub> | | E1/75 Ω | 000 | 0000 | | 1XX | 0001 | 9.4 Ω | | E1/120 Ω | 001 | 0001 | | 1// | 0001 | 5.4 12 | | T1/0~133 ft | | 0010 | | | | | | T1/133~266 ft | | 0011 | $0 \Omega$ | | | | | T1/266~399 ft | 010 | 0100 | 0 52 | | | | | T1/399~533 ft | | 0101 | | - | - | - | | T1/533~655 ft | | 0110 | 1 | | | | | J1/0~655 ft | 011 | 0111 | 1 | | | | Note: The precision of the resistors should be better than ± 1% #### 3.2.5 TRANSMIT PATH POWER DOWN The transmit path can be powered down individually by setting the T\_OFF bit (**TCF0, 02H...**) to '1'. In this case, the TTIPn/TRINGn pins are turned into high impedance. #### 3.3 RECEIVE PATH The receive path consists of Receive Internal Termination, Monitor Gain, Amplitude/Wave Shape Detector, Digital Tuning Controller, Adaptive Equalizer, Data Slicer, CDR (Clock and Data Recovery), Optional Jitter Attenuator, Decoder and LOS/AIS Detector. Refer to Figure-7. #### 3.3.1 RECEIVE INTERNAL TERMINATION The impedance matching can be realized by the internal impedance matching circuit or the external impedance matching circuit. If R\_TERM[2] is set to '0', the internal impedance matching circuit will be selected. In this case, the R\_TERM[1:0] bits (**TERM, 1AH...**) can be set to choose 75 $\Omega$ , 100 $\Omega$ , 110 $\Omega$ or 120 $\Omega$ internal impedance of RTIPn/RRINGn. If R\_TERM[2] is set to '1', the internal impedance matching circuit will be disabled. In this case, the external impedance matching circuit will be used to realize the impedance matching. Figure-8 shows the appropriate external components to connect with the cable for one channel. Table-11 is the list of the recommended impedance matching for receiver. Figure-7 Receive Path Function Block Diagram **Table-11 Impedance Matching for Receiver** | Cable Configuration | Internal Termina | tion | External Te | rmination | |---------------------|------------------|----------------|-------------|----------------| | | R_TERM[2:0] | R <sub>R</sub> | R_TERM[2:0] | R <sub>R</sub> | | E1/75 Ω | 000 | 120 Ω | 1XX | 75 Ω | | E1/120 Ω | 001 | | | 120 Ω | | T1 | 010 | | | 100 Ω | | J1 | 011 | | | 110 Ω | Note: 1. Common decoupling capacitor 2. Cp 0-560 (pF) 3. D1 - D8, Motorola - MBR0540T1; International Rectifier - 11DQ04 or 10BQ060 Figure-8 Transmit/Receive Line Circuit #### 3.3.2 LINE MONITOR In both T1/J1 and E1 short haul applications, the non-intrusive monitoring on channels located in other chips can be performed by tapping the monitored channel through a high impedance bridging circuit. Refer to Figure-9 and Figure-10. After a high resistance bridging circuit, the signal arriving at the RTIPn/RRINGn is dramatically attenuated. To compensate this attenuation, the Monitor Gain can be used to boost the signal by 22 dB, 26 dB and 32 dB, selected by MG[1:0] bits (RCF2, 09H...). For normal operation, the Monitor Gain should be set to 0 dB. Figure-9 Monitoring Receive Line in Another Chip Figure-10 Monitor Transmit Line in Another Chip #### 3.3.3 ADAPTIVE EQUALIZER The Adaptive Equalizer can be enabled to increase the receive sensitivity and to allow programming of the LOS level up to -24 dB. See section 3.5 LOS AND AIS DETECTION. It can be enabled or disabled by setting EQ\_ON bit to '1' or '0' (**RCF1, 08H...**). #### 3.3.4 RECEIVE SENSITIVITY The Receive Sensitivity for both E1 and T1/J1 is -10 dB. With the Adaptive Equalizer enabled, the receive sensitivity will be -20 dB. #### 3.3.5 DATA SLICER The Data Slicer is used to generate a standard amplitude mark or a space according to the amplitude of the input signals. The threshold can be 40%, 50%, 60% or 70%, as selected by the SLICE[1:0] bits (**RCF2**, **09H...**). The output of the Data Slicer is forwarded to the CDR (Clock & Data Recovery) unit or to the RDPn/RDNn pins directly if the CDR is disabled. #### 3.3.6 CDR (Clock & Data Recovery) The CDR is used to recover the clock from the received signals. The recovered clock tracks the jitter in the data output from the Data Slicer and keeps the phase relationship between data and clock during the absence of the incoming pulse. The CDR can also be by-passed in the Dual Rail mode. When CDR is by-passed, the data from the Data Slicer is output to the RDPn/RDNn pins directly. #### 3.3.7 DECODER In T1/J1 applications, the R\_MD[1:0] bits (**RCF0, 07H...**) is used to select the AMI decoder or B8ZS decoder. In E1 applications, the R\_MD[1:0] bits (**RCF0, 07H...**) are used to select the AMI decoder or HDB3 decoder. #### 3.3.8 RECEIVE PATH SYSTEM INTERFACE The receive path system interface consists of RCLKn pin, RDn/RDPn pin and RDNn pin. In E1 mode, the RCLKn outputs a recovered 2.048 MHz clock. In T1/J1 mode, the RCLKn outputs a recovered 1.544 MHz clock. The received data is updated on the RDn/RDPn and RDNn pins on the active edge of RCLKn. The active edge of RCLKn can be selected by the RCLK\_SEL bit (RCF0, 07H...). And the active level of the data on RDn/RDPn and RDNn can also be selected by the RD\_INV bit (RCF0, 07H...). The received data can be output to the system side in two different ways: Single Rail or Dual Rail, as selected by R\_MD bit [1] (RCF0, 07H...). In Single Rail mode, only RDn pin is used to output data and the RDNn/CVn pin is used to report the received errors. In Dual Rail Mode, both RDPn pin and RDNn pin are used for outputting data. In the receive Dual Rail mode, the CDR unit can be by-passed by setting R\_MD[1:0] to '11' (binary). In this situation, the output data from the Data Slicer will be output to the RDPn/RDNn pins directly, and the RCLKn outputs the exclusive OR (XOR) of the RDPn and RDNn. #### 3.3.9 RECEIVE PATH POWER DOWN The receive path can be powered down individually by setting R\_OFF bit (RCF0, 07H...) to '1'. In this case, the RCLKn, RDn/RDPn, RDPn and LOSn will be logic low. #### 3.3.10 G.772 NON-INTRUSIVE MONITORING In applications using only three channels, channel 1 can be configured to monitor the data received or transmitted in any one of the remaining channels. The MON[3:0] bits (**GCF1**, **60H**) determine which channel and which direction (transmit/receive) will be monitored. The monitoring is non-intrusive per ITU-T G.772. Figure-11 illustrates the concept. The monitored line signal (transmit or receive) goes through Channel 1's Clock and Data Recovery. The signal can be observed digitally at the RCLK1, RD1/RDP1 and RDN1. If Channel 1 is configured to Remote Loopback while in the Monitoring mode, the monitored data will be output on TTIP1/TRING1. Figure-11 G.772 Monitoring Diagram #### 3.4 JITTER ATTENUATOR There is one Jitter Attenuator in each channel of the LIU. The Jitter Attenuator can be deployed in the transmit path or the receive path, and can also be disabled. This is selected by the JACF[1:0] bits (JACF, 01H...). #### 3.4.1 JITTER ATTENUATION FUNCTION DESCRIPTION The Jitter Attenuator is composed of a FIFO and a DPLL, as shown in Figure-12. The FIFO is used as a pool to buffer the jittered input data, then the data is clocked out of the FIFO by a de-jittered clock. The depth of the FIFO can be 32 bits, 64 bits or 128 bits, as selected by the JADP[1:0] bits (JACF, 01H...). Consequently, the constant delay of the Jitter Attenuator will be 16 bits, 32 bits or 64 bits. Deeper FIFO can tolerate larger jitter, but at the expense of increasing data latency time. Figure-12 Jitter Attenuator In E1 applications, the Corner Frequency of the DPLL can be 0.9 Hz or 6.8 Hz, as selected by the JABW bit (JACF, 01H...). In T1/J1 applications, the Corner Frequency of the DPLL can be 1.25 Hz or 5.00 Hz, as selected by the JABW bit (JACF, 01H...). The lower the Corner Frequency is, the longer time is needed to achieve synchronization. When the incoming data moves faster than the outgoing data, the FIFO will overflow. This overflow is captured by the JAOV\_IS bit (INTS1, 17H...). If the incoming data moves slower than the outgoing data, the FIFO will underflow. This underflow is captured by the JAUD\_IS bit (INTS1, 17H...). For some applications that are sensitive to data corruption, the JA limit mode can be enabled by setting JA\_LIMIT bit (JACF, 01H...) to '1'. In the JA limit mode, the speed of the outgoing data will be adjusted automatically when the FIFO is close to its full or emptiness. The criteria of starting speed adjustment are shown in Table-12. The JA limit mode can reduce the possibility of FIFO overflow and underflow, but the quality of jitter attenuation is deteriorated. #### 3.4.2 JITTER ATTENUATOR PERFORMANCE The performance of the Jitter Attenuator in the IDT82V2044E meets the ITU-T1.431, G.703, G.736-739, G.823, G.824, ETSI 300011, ETSI TBR12/13, AT&T TR62411 specifications. Details of the Jitter Attenuator performance is shown in Table-64 Jitter Tolerance and Table-65 Jitter Attenuator Characteristics. **Table-12 Criteria of Starting Speed Adjustment** | FIFO Depth | Criteria for Adjusting Data Outgoing Speed | |------------|--------------------------------------------| | 32 Bits | 2 bits close to its full or emptiness | | 64 Bits | 3 bits close to its full or emptiness | | 128 Bits | 4 bits close to its full or emptiness | #### 3.5 LOS AND AIS DETECTION #### 3.5.1 LOS DETECTION The Loss of Signal Detector monitors the amplitude of the incoming signal level and pulse density of the received signal on RTIPn and RRINGn. #### LOS declare (LOS=1) A LOS is detected when the incoming signal has "no transitions", i.e., when the signal level is less than Q dB below nominal for N consecutive pulse intervals. Here N is defined by LAC bit (MAINTO, 0AH...). LOS will be declared by pulling LOSn pin to high (LOS=1) and LOS interrupt will be generated if it is not masked. #### LOS clear (LOS=0) The LOS is cleared when the incoming signal has "transitions", i.e., when the signal level is greater than P dB below nominal and has an average pulse density of at least 12.5% for M consecutive pulse intervals, starting with the receipt of a pulse. Here M is defined by LAC bit (MAINTO, 0AH...). LOS status is cleared by pulling LOSn pin to low. Figure-13 LOS Declare and Clear #### · LOS detect level threshold With the Adaptive Equalizer off, the amplitude threshold Q is fixed on 800 mVpp, while P=Q+200 mVpp (200 mVpp is the LOS level detect hysteresis). With the Adaptive Equalizer on, the value of Q can be selected by LOS[4:0] bit (RCF1, 08H...), while P=Q+4 dB (4 dB is the LOS level detect hysteresis). Refer to Table 33, "RCF1: Receiver Configuration Register 1," on page 40 for LOS[4:0] bit values available. #### · Criteria for declare and clear of a LOS detect The detection supports the ANSI T1.231 and I.431 for T1/J1 mode and G.775 and ETSI 300233/I.431 for E1 mode. The criteria can be selected by LAC bit (MAINTO, 0AH...) and T1E1 bit (GCF0, 40H). Table-13 and Table-14 summarize LOS declare and clear criteria for both with and without the Adaptive Equalizer enabled. #### · All Ones output during LOS On the system side, the RDPn/RDNn will reflect the input pulse "transition" at the RTIPn/RRINGn side and output recovery clock (but the quality of the output clock can not be guaranteed when the input level is lower than the maximum receive sensitivity) when AISE bit (MAINTO, 0AH...) is 0; or output All Ones as AIS when AISE bit (MAINTO, 0AH...) is 1. In this case RCLKn output is replaced by MCLK. On the line side, the TTIPn/TRINGn will output All Ones as AIS when ATAO bit (MAINTO, 0AH...) is 1. The All Ones pattern uses MCLK as the reference clock. LOS indicator is always active for all kinds of loopback modes. | T-1-1- 40 L 00 | D I | Ol O. '( '- | A -1 4" | C | District of | |----------------|-------------|-----------------|----------|-----------|-------------| | Table-13 LOS | Declare and | Clear Criteria. | Adaptive | Equalizer | Disabled | | Cont | rol bit | LOS declare threshold | LOS clear threshold | |---------|--------------|---------------------------------|----------------------------------------------------------------------------| | T1E1 | LAC | ] | | | 1=T1/J1 | 0=T1.231 | Level < 800 mVpp<br>N=175 bits | Level > 1 Vpp M=128 bits 12.5% mark density <100 consecutive zeroes | | 1-11/31 | 1=1.431 | Level < 800 mVpp<br>N=1544 bits | Level > 1 Vpp M=128 bits 12.5% mark density <100 consecutive zeroes | | 0=E1 | 0=G.775 | Level < 800 mVpp<br>N=32 bits | Level > 1 Vpp M=32 bits 12.5% mark density <16 consecutive zeroes | | V-L1 | 1=I.431/ETSI | Level < 800 mVpp<br>N=2048 bits | Level > 1 Vpp<br>M=32 bits<br>12.5% mark density<br><16 consecutive zeroes | Table-14 LOS Declare and Clear Criteria, Adaptive Equalizer Enabled | | Control bit | | LOS declare threshold | LOS clear threshold | Note | | | |---------|-------------|--------|----------------------------------------------|---------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------| | T1E1 | L, | AC | LOS[4:0] | Q (dB) | | | | | | 0 | T1.231 | 00000<br>00001<br><br>01010<br>01011 - 11111 | -4<br>-6<br><br>-24<br>Reserved | Level < Q<br>N=175 bits | Level > Q+ 4dB<br>M=128 bits<br>12.5% mark density<br><100 consecutive zeroes | | | 1=T1/J1 | 1 | - | 00000<br><br>00110 | -4<br>-16 | Level < Q M=128 b<br>N=1544 bits 12.5% m | Level > Q+ 4dB M=128 bits 12.5% mark density <100 consecutive zeroes I.431 Level detect range is - | I.431 Level detect range is -18 to -30 dB. | | | | 1.431 | 00111<br>01010<br>01011 - 11111 | -18<br>-24<br>Reserved | | | Ç | | | | - | 00000<br><br>00010 | -4<br><br>-8 | Level < Q | Level > Q+ 4dB<br>M=32 bits | | | 0=E1 | 0 | G.775 | 00011<br><br>01010<br>01011 - 11111 | -10<br><br>-24<br>Reserved | N=32 bits 12 <1 | 12.5% mark density <16 consecutive zeroes | G.775 Level detect range is -9 to -35 dB. | | | 1 | 1.431/ | 00000<br>00001<br><br>01010 | -4<br>-6<br><br>-24 | Level < Q<br>N=2048 bits | Level > Q+ 4dB<br>M=32 bits<br>12.5% mark density<br><16 consecutive zeroes | I.431 Level detect range is -6 to -20 dB. | | | | | 01011 - 11111 | Reserved | | TO CONSECUTIVE ZEIDES | | #### 3.5.2 AIS DETECTION The Alarm Indication Signal can be detected by the IDT82V2044E when the Clock&Data Recovery unit is enabled. The status of AIS detection is reflected in the AIS\_S bit (STAT0, 14H...). In T1/J1 applications, the criteria for declaring/clearing AIS detection are in compliance with the ANSI T1.231. In E1 applications, the criteria for declaring/clearing AIS detection comply with the ITU G.775 or the ETSI 300233, as selected by the LAC bit (MAINT0, 0AH...). Table-15 summarizes different criteria for AIS detection Declaring/Clearing. #### **Table-15 AIS Condition** | | ITU G.775 for E1<br>(LAC bit is set to '0' by default) | ETSI 300233 for E1<br>(LAC bit is set to '1') | ANSI T1.231 for T1/J1 | |-----------------|-------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------| | AIS<br>detected | Less than 3 zeros contained in each of two consecutive 512-bit streams are received | | Less than 9 zeros contained in an 8192-bit stream (a ones density of 99.9% over a period of 5.3ms) | | AIS<br>cleared | 3 or more zeros contained in each of two consecutive 512-bit streams are received | | 9 or more zeros contained in an 8192-bit stream are received | #### 3.6 TRANSMIT AND DETECT INTERNAL PATTERNS The internal patterns (All Ones, All Zeros, PRBS/QRSS pattern and Activate/Deactivate Loopback Code) will be generated and detected by the IDT82V2044E. TCLKn is used as the reference clock by default. MCLK can also be used as the reference clock by setting the PATT\_CLK bit (MAINTO, 0AH...) to '1'. If the PATT\_CLK bit (MAINT0, 0AH...) is set to '0' and the PATT[1:0] bits (MAINT0, 0AH...) are set to '00', the transmit path will operate in normal mode. #### 3.6.1 TRANSMIT ALL ONES In transmit direction, the All Ones data can be inserted into the data stream when the PATT[1:0] bits (MAINTO, 0AH...) are set to '01'. The transmit data stream is output from TTIPn/TRINGn. In this case, either TCLKn or MCLK can be used as the transmit clock, as selected by the PATT\_CLK bit (MAINTO, 0AH...). #### 3.6.2 TRANSMIT ALL ZEROS If the PATT\_CLK bit (MAINT0, 0AH...) is set to '1', the All Zeros will be inserted into the transmit data stream when the PATT[1:0] bits (MAINT0, 0AH...) are set to '00'. #### 3.6.3 PRBS/QRSS GENERATION AND DETECTION A PRBS/QRSS will be generated in the transmit direction and detected in the receive direction by IDT82V2044E. The QRSS is $2^{20}$ -1 for T1/J1 applications and the PRBS is $2^{15}$ -1 for E1 applications, with maximum zero restrictions according to the AT&T TR62411 and ITU-T 0.151. When the PATT[1:0] bits (MAINTO, 0AH...) are set to '10', the PRBS/QRSS pattern will be inserted into the transmit data stream with the MSB first. The PRBS/QRSS pattern will be transmitted directly or invertedly. The PRBS/QRSS in the received data stream will be monitored. If the PRBS/QRSS has reached synchronization status, the PRBS\_S bit (STAT0, 14H...) will be set to '1', even in the presence of a logic error rate less than or equal to 10<sup>-1</sup>. The criteria for setting/clearing the PRBS\_S bit are shown in Table-16. Table-16 Criteria for Setting/Clearing the PRBS S Bit | PRBS/QRSS<br>Detection | 6 or less than 6 bit errors detected in a 64 bits hopping window. | |------------------------|-------------------------------------------------------------------| | PRBS/QRSS<br>Missing | More than 6 bit errors detected in a 64 bits hopping window. | PRBS data can be inverted through setting the PRBS\_INV bit (MAINTO, 0AH...). Any change of PRBS\_S bit will be captured by PRBS\_IS bit (INTS0, 16H...). The PRBS\_IES bit (INTES, 13H...) can be used to determine whether the '0' to '1' change of PRBS\_S bit will be captured by the PRBS\_IS bit or any changes of PRBS\_S bit will be captured by the PRBS\_IS bit. When the PRBS\_IS bit is '1', an interrupt will be generated if the PRBS\_IM bit (INTM0, 11H...) is set to '1'. The received PRBS/QRSS logic errors can be counted in a 16-bit counter if the ERR\_SEL [1:0] bits (MAINT6, 10H...) are set to '00'. Refer to Refer to 3.8 ERROR DETECTION/COUNTING AND INSERTION for the operation of the error counter. #### 3.7 LOOPBACK To facilitate testing and diagnosis, the IDT82V2044E provides four different loopback configurations: Analog Loopback, Digital Loopback, Remote Loopback and Inband Loopback. #### 3.7.1 ANALOG LOOPBACK When the ALP bit (MAINT1,0BH...) is set to '1', the corresponding channel is configured in Analog Loopback mode. In this mode, the transmit signals are looped back to the Receiver Internal Termination in the receive path then output from RCLKn, RDn, RDPn/RDNn. At the same time, the transmit signals are still output to TTIPn/TRINGn in transmit direction. Figure-14 shows the process. #### 3.7.2 DIGITAL LOOPBACK When the DLP bit (MAINT1,0BH...) is set to '1', the corresponding channel is configured in Digital Loopback mode. In this mode, the transmit signals are looped back to the jitter attenuator (if enabled) and decoder in receive path, then output from RCLKn, RDn, RDPn/RDNn. At the same time, the transmit signals are still output to TTIPn/TRINGn in transmit direction. Figure-15 shows the process. Both Analog Loopback mode and Digital Loopback mode allow the sending of the internal patterns (All Ones, All Zeros, PRBS, etc.) which will overwrite the transmit signals. In this case, either TCLKn or MCLK can be used as the reference clock for internal patterns transmission. #### 3.7.3 REMOTE LOOPBACK When the RLP bit (MAINT1,0BH...) is set to '1', the corresponding channel is configured in Remote Loopback mode. In this mode, the recovered clock and data output from Clock and Data Recovery on the receive path is looped back to the jitter attenuator (if enabled) and Waveform Shaper in transmit path. Figure-16 shows the process.