# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# DUAL CHANNEL E1 SHORT HAUL LINE INTERFACE UNIT

## **FEATURES:**

- Dual channel E1 short haul line interfaces
- Supports HPS (Hitless Protection Switching) for 1+1 protection without external relays
- Single 3.3 V power supply with 5 V tolerance on digital interfaces
- Meets or exceeds specifications in
  - ANSI T1.102
  - ITU I.431, G.703, G.736, G.775 and G.823
  - ETSI 300-166, 300-233 and TBR12/13
- Software programmable or hardware selectable on:
  - Wave-shaping templates
  - Line terminating impedance (E1: 75  $\Omega$ /120  $\Omega$ )
  - Adjustment of arbitrary pulse shape
  - JA (Jitter Attenuator) position (receive path or transmit path)
  - Single rail/dual rail system interfaces
  - HDB3/AMI line encoding/decoding
  - Active edge of transmit clock (TCLK) and receive clock (RCLK)
  - Active level of transmit data (TDATA) and receive data (RDATA)
  - Receiver or transmitter power down
  - High impedance setting for line drivers

- PRBS (Pseudo Random Bit Sequence) generation and detection with 2<sup>15</sup>-1 PRBS polynomials
- 16-bit BPV (Bipolar Pulse Violation) / Excess Zero/ PRBS error counter
- Analog loopback, Digital loopback, Remote loopback
- Adaptive receive sensitivity up to -20 dB (Host Mode only)
- Non-intrusive monitoring per ITU G.772 specification
- Short circuit protection and internal protection diode for line drivers
- LOS (Loss Of Signal) detection with programmable LOS levels (Host Mode only)
- AIS (Alarm Indication Signal) detection
- JTAG interface
- Supports serial control interface, Motorola and Intel Non-Multiplexed interfaces and hardware control mode
- Pin compatible to 82V2082 T1/E1/J1 Long Haul/Short Haul LIU and 82V2042E T1/E1/J1 Short Haul LIU
- Available in 80-pin TQFP Green package options available

# **DESCRIPTION:**

The IDT82V2052E is a dual channel E1 Line Interface Unit. The IDT82V2052E performs clock/data recovery, AMI/HDB3 line decoding and detects and reports the LOS conditions. An integrated Adaptive Equalizer is available to increase the receive sensitivity and enable programming of LOS levels. In transmit path, there is an AMI/HDB3 encoder and Waveform Shaper. There is one Jitter Attenuator, which can be placed in either the receive path or the transmit path. The Jitter Attenuator can also be disabled. The IDT82V2052E supports both Single Rail and Dual Rail system interfaces. To facilitate the network maintenance, a PRBS generation/detection circuit is integrated in the chip, and different types of loopbacks can be set

according to the applications. Two different kinds of line terminating impedance, 75  $\Omega$  and 120  $\Omega$  are selectable on a per channel basis. The chip also provides driver short-circuit protection and internal protection diode and supports JTAG boundary scanning. The chip can be controlled by either software or hardware.

The IDT82V2052E can be used in LAN, WAN, Routers, Wireless Base Stations, IADs, IMAs, IMAPs, Gateways, Frame Relay Access Devices, CSU/DSU equipment, etc.

## FUNCTIONAL BLOCK DIAGRAM



Figure-1 Block Diagram

# 

# **Table of Contents**

| 1 | IDT82 | 2V2052E PIN CONFIGURATIONS                    | 8  |
|---|-------|-----------------------------------------------|----|
| 2 | PIN D | ESCRIPTION                                    | 9  |
| 3 | FUNC  | TIONAL DESCRIPTION                            | 17 |
|   | 3.1   | CONTROL MODE SELECTION                        | 17 |
|   | 3.2   | TRANSMIT PATH                                 | 17 |
|   |       | 3.2.1 TRANSMIT PATH SYSTEM INTERFACE          | 17 |
|   |       | 3.2.2 ENCODER                                 | 17 |
|   |       | 3.2.3 PULSE SHAPER                            | 17 |
|   |       | 3.2.3.1 Preset Pulse Templates                |    |
|   |       | 3.2.3.2 User-Programmable Arbitrary Waveform  |    |
|   |       | 3.2.4 TRANSMIT PATH LINE INTERFACE            |    |
|   |       | 3.2.5 TRANSMIT PATH POWER DOWN                | 20 |
|   | 3.3   | RECEIVE PATH                                  |    |
|   |       | 3.3.1 RECEIVE INTERNAL TERMINATION            | 20 |
|   |       | 3.3.2 LINE MONITOR                            | 21 |
|   |       | 3.3.3 ADAPTIVE EQUALIZER                      |    |
|   |       | 3.3.4 RECEIVE SENSITIVITY                     |    |
|   |       | 3.3.5 DATA SLICER                             |    |
|   |       | 3.3.6 CDR (Clock & Data Recovery)             | 22 |
|   |       | 3.3.7 DECODER                                 |    |
|   |       | 3.3.8 RECEIVE PATH SYSTEM INTERFACE           |    |
|   |       | 3.3.9 RECEIVE PATH POWER DOWN                 |    |
|   |       | 3.3.10 G.772 NON-INTRUSIVE MONITORING         |    |
|   | 3.4   | JITTER ATTENUATOR                             |    |
|   |       | 3.4.1 JITTER ATTENUATION FUNCTION DESCRIPTION |    |
|   |       | 3.4.2 JITTER ATTENUATOR PERFORMANCE           |    |
|   | 3.5   | LOS AND AIS DETECTION                         | 25 |
|   |       | 3.5.1 LOS DETECTION                           | 25 |
|   |       | 3.5.2 AIS DETECTION                           | 26 |
|   | 3.6   | TRANSMIT AND DETECT INTERNAL PATTERNS         | 27 |
|   |       | 3.6.1 TRANSMIT ALL ONES                       | 27 |
|   |       | 3.6.2 TRANSMIT ALL ZEROS                      | 27 |
|   |       | 3.6.3 PRBS GENERATION AND DETECTION           | 27 |
|   | 3.7   | LOOPBACK                                      | 27 |
|   |       | 3.7.1 ANALOG LOOPBACK                         |    |
|   |       | 3.7.2 DIGITAL LOOPBACK                        | 27 |
|   |       | 3.7.3 REMOTE LOOPBACK                         | 27 |

|   | 3.8  | ERROR DETECTION/COUNTING AND INSERTION                                                         |    |
|---|------|------------------------------------------------------------------------------------------------|----|
|   |      | 3.8.1 DEFINITION OF LINE CODING ERROR                                                          |    |
|   |      | 3.8.2 ERROR DETECTION AND COUNTING                                                             |    |
|   | ~ ~  | 3.8.3 BIPOLAR VIOLATION AND PRBS ERROR INSERTION                                               |    |
|   | 3.9  | LINE DRIVER FAILURE MONITORING                                                                 |    |
|   | 3.10 |                                                                                                |    |
|   |      | 3.10.1 MASTER CLOCK (MCLK)                                                                     |    |
|   | 3.11 | 3.10.2 TRANSMIT CLOCK (TCLK)<br>MICROCONTROLLER INTERFACES                                     |    |
|   | 3.11 | 3.11.1 PARALLEL MICROCONTROLLER INTERFACE                                                      |    |
|   |      | 3.11.2 SERIAL MICROCONTROLLER INTERFACE                                                        |    |
|   | 3.12 | INTERRUPT HANDLING                                                                             |    |
|   | 3.12 | 5V TOLERANT I/O PINS                                                                           |    |
|   | 3.14 | RESET OPERATION                                                                                |    |
|   | 3.15 | POWER SUPPLY                                                                                   |    |
| 4 |      | GRAMMING INFORMATION                                                                           |    |
| 4 | 4.1  | REGISTER LIST AND MAP                                                                          |    |
|   | 4.2  | Reserved Registers                                                                             |    |
|   | 4.3  | REGISTER DESCRIPTION                                                                           |    |
|   | 4.0  | 4.3.1 GLOBAL REGISTERS                                                                         |    |
|   |      | 4.3.2 TRANSMIT AND RECEIVE TERMINATION REGISTER                                                |    |
|   |      | 4.3.3 JITTER ATTENUATION CONTROL REGISTER                                                      | 39 |
|   |      | 4.3.4 TRANSMIT PATH CONTROL REGISTERS                                                          | 40 |
|   |      | 4.3.5 RECEIVE PATH CONTROL REGISTERS                                                           |    |
|   |      | 4.3.6 NETWORK DIAGNOSTICS CONTROL REGISTERS                                                    |    |
|   |      | 4.3.7 INTERRUPT CONTROL REGISTERS                                                              |    |
|   |      | 4.3.8 LINE STATUS REGISTERS                                                                    |    |
|   |      | 4.3.9 INTERRUPT STATUS REGISTERS                                                               | -  |
|   |      | 4.3.10 COUNTER REGISTERS                                                                       | -  |
| 5 |      | OWARE CONTROL PIN SUMMARY                                                                      |    |
| 6 |      | STD 1149.1 JTAG TEST ACCESS PORT                                                               |    |
|   | 6.1  | JTAG INSTRUCTIONS AND INSTRUCTION REGISTER                                                     |    |
|   | 6.2  | JTAG DATA REGISTER                                                                             |    |
|   |      | 6.2.1 DEVICE IDENTIFICATION REGISTER (IDR)                                                     |    |
|   |      | 6.2.2 BYPASS REGISTER (BR)                                                                     |    |
|   |      | <ul><li>6.2.3 BOUNDARY SCAN REGISTER (BSR)</li><li>6.2.4 TEST ACCESS PORT CONTROLLER</li></ul> |    |
| _ |      |                                                                                                |    |
| 7 |      | SPECIFICATIONS                                                                                 |    |
| 8 |      | OCONTROLLER INTERFACE TIMING CHARACTERISTICS                                                   |    |
|   | 8.1  | SERIAL INTERFACE TIMING                                                                        |    |
|   | 8.2  | PARALLEL INTERFACE TIMING                                                                      | 66 |

# **List of Tables**



| Table-1  | Pin Description                                               | 9  |
|----------|---------------------------------------------------------------|----|
| Table-2  | Transmit Waveform Value For E1 75 Ohm                         | 19 |
| Table-3  | Transmit Waveform Value For E1 120 Ohm                        | 19 |
| Table-4  | Impedance Matching for Transmitter                            | 20 |
| Table-5  | Impedance Matching for Receiver                               | 21 |
| Table-6  | Criteria of Starting Speed Adjustment                         | 24 |
| Table-7  | LOS Declare and Clear Criteria, Adaptive Equalizer Disabled   | 25 |
| Table-8  | LOS Declare and Clear Criteria, Adaptive Equalizer Enabled    | 26 |
| Table-9  | AIS Condition                                                 |    |
| Table-10 | Criteria for Setting/Clearing the PRBS_S Bit                  | 27 |
| Table-11 | EXZ Definition                                                | 30 |
| Table-12 | Interrupt Event                                               | 34 |
| Table-13 | Global Register List and Map                                  | 36 |
| Table-14 | Per Channel Register List and Map                             | 37 |
| Table-15 | ID: Device Revision Register                                  | 38 |
| Table-16 | RST: Reset Register                                           | 38 |
| Table-17 | GCF: Global Configuration Register                            | 38 |
| Table-18 | INTCH: Interrupt Channel Indication Register                  | 38 |
| Table-19 | TERM: Transmit and Receive Termination Configuration Register | 39 |
| Table-20 | JACF: Jitter Attenuation Configuration Register               | 39 |
| Table-21 | TCF0: Transmitter Configuration Register 0                    | 40 |
| Table-22 | TCF1: Transmitter Configuration Register 1                    | 40 |
| Table-23 | TCF2: Transmitter Configuration Register 2                    | 41 |
| Table-24 | TCF3: Transmitter Configuration Register 3                    | 41 |
| Table-25 | TCF4: Transmitter Configuration Register 4                    | 41 |
| Table-26 | RCF0: Receiver Configuration Register 0                       | 42 |
| Table-27 | RCF1: Receiver Configuration Register 1                       | 42 |
| Table-28 | RCF2: Receiver Configuration Register 2                       | 43 |
| Table-29 | MAINT0: Maintenance Function Control Register 0               | 43 |
| Table-30 | MAINT1: Maintenance Function Control Register 1               | 44 |
| Table-31 | MAINT6: Maintenance Function Control Register 6               | 44 |
| Table-32 | INTM0: Interrupt Mask Register 0                              |    |
| Table-33 | INTM1: Interrupt Masked Register 1                            |    |
| Table-34 | INTES: Interrupt Trigger Edge Select Register                 |    |
| Table-35 | STAT0: Line Status Register 0 (real time status monitor)      |    |
| Table-36 | STAT1: Line Status Register 1 (real time status monitor)      |    |
| Table-37 | INTS0: Interrupt Status Register 0                            | 48 |
| Table-38 | INTS1: Interrupt Status Register 1                            |    |
| Table-39 | CNT0: Error Counter L-byte Register 0                         |    |
| Table-40 | CNT1: Error Counter H-byte Register 1                         |    |
| Table-41 | Hardware Control Pin Summary                                  | 50 |

| Table-42 | Instruction Register Description                      | 53 |
|----------|-------------------------------------------------------|----|
| Table-43 | Device Identification Register Description            |    |
| Table-44 | TAP Controller State Description                      | 54 |
| Table-45 | Absolute Maximum Rating                               | 56 |
| Table-46 | Recommended Operation Conditions                      | 56 |
| Table-47 | Power Consumption                                     | 57 |
| Table-48 | DC Characteristics                                    | 57 |
| Table-49 | Receiver Electrical Characteristics                   | 58 |
| Table-50 | Transmitter Electrical Characteristics                | 59 |
| Table-51 | Transmitter and Receiver Timing Characteristics       | 60 |
| Table-52 | Jitter Tolerance                                      | 61 |
| Table-53 | Jitter Attenuator Characteristics                     | 62 |
| Table-54 | JTAG Timing Characteristics                           | 63 |
| Table-55 | Serial Interface Timing Characteristics               | 65 |
| Table-56 | Non-Multiplexed Motorola Read Timing Characteristics  | 66 |
| Table-57 | Non-Multiplexed Motorola Write Timing Characteristics | 67 |
| Table-58 | Non-Multiplexed Intel Read Timing Characteristics     | 68 |
| Table-59 | Non-Multiplexed Intel Write Timing Characteristics    | 69 |

# **List of Figures**



| Figure-1  | Block Diagram                                    | 2  |
|-----------|--------------------------------------------------|----|
| Figure-2  | IDT82V2052E TQFP80 Package Pin Assignment        |    |
| Figure-3  | E1 Waveform Template Diagram                     |    |
| Figure-4  | E1 Pulse Template Test Circuit                   |    |
| Figure-5  | Receive Path Function Block Diagram              |    |
| Figure-6  | Transmit/Receive Line Circuit                    |    |
| Figure-7  | Monitoring Receive Line in Another Chip          |    |
| Figure-8  | Monitor Transmit Line in Another Chip            |    |
| Figure-9  | G.772 Monitoring Diagram                         |    |
| Figure-10 | Jitter Attenuator                                | 24 |
| Figure-11 | LOS Declare and Clear                            |    |
| Figure-12 | Analog Loopback                                  |    |
| Figure-13 | Digital Loopback                                 |    |
| Figure-14 | Remote Loopback                                  |    |
| Figure-15 | Auto Report Mode                                 |    |
| Figure-16 | Manual Report Mode                               |    |
| Figure-17 | TCLK Operation Flowchart                         |    |
| Figure-18 | Serial Microcontroller Interface Function Timing |    |
| Figure-19 | JTAG Architecture                                |    |
| Figure-20 | JTAG State Diagram                               | 55 |
| Figure-21 | Transmit System Interface Timing                 |    |
| Figure-22 | Receive System Interface Timing                  | 61 |
| Figure-23 | E1 Jitter Tolerance Performance                  |    |
| Figure-24 | E1 Jitter Transfer Performance                   |    |
| Figure-25 | JTAG Interface Timing                            |    |
| Figure-26 | Serial Interface Write Timing                    |    |
| Figure-27 | Serial Interface Read Timing with SCLKE=1        |    |
| Figure-28 | Serial Interface Read Timing with SCLKE=0        |    |
| Figure-29 | Non-Multiplexed Motorola Read Timing             |    |
| Figure-30 | Non-Multiplexed Motorola Write Timing            | 67 |
| Figure-31 | Non-Multiplexed Intel Read Timing                |    |
| Figure-32 | Non-Multiplexed Intel Write Timing               |    |

#### IDT82V2052E

### 1 IDT82V2052E PIN CONFIGURATIONS



Figure-2 IDT82V2052E TQFP80 Package Pin Assignment

# **2 PIN DESCRIPTION**

#### Table-1 Pin Description

| Name                                 | Туре             | Pin No.              |                                                                                                                                                                                                            |                                                                                                                                                                                                                    | Descri                                                                                                                                  | ption                                                                                                           |                                                                                                                                                                                           |
|--------------------------------------|------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TTIP1<br>TTIP2                       | Analog<br>Output | 63<br>78             | TTIPn <sup>1</sup> /TRINGn: Transmit Bipolar Tip/Ring for Channel 1~2<br>These pins are the differential line driver outputs and can be set to high impedance state globally or individually. A logic high |                                                                                                                                                                                                                    |                                                                                                                                         |                                                                                                                 |                                                                                                                                                                                           |
| TRING1<br>TRING2                     |                  | 62<br>79             | the corresponding c<br>In summary, these p<br>• THZ pin is hig<br>• THZn bit is set<br>• Loss of MCLK<br>• Loss of TCLKr<br>tern by MCLK)<br>• Transmitter pa                                              | hannel is set to high imp<br>bins will become high imp<br>n: all TTIPn/TRINGn entri-<br>t to 1: the corresponding<br>: all TTIPn/TRINGn pins<br>n: the corresponding TTI<br>r;<br>th power down: the correspondent | edance state.<br>bedance in the foll<br>er high impedance<br>TTIPn/TRINGn be<br>become high impe<br>Pn/TRINGn becon<br>esponding TTIPn/ | owing conditions:<br>;;<br>ecome high impedance;<br>edance;                                                     |                                                                                                                                                                                           |
| RTIP1                                | Analog           | 67                   |                                                                                                                                                                                                            | ceive Bipolar Tip/Ring                                                                                                                                                                                             |                                                                                                                                         |                                                                                                                 |                                                                                                                                                                                           |
| RTIP2                                | Input            | 74                   | These signals are the                                                                                                                                                                                      | ne differential receiver in                                                                                                                                                                                        | outs.                                                                                                                                   |                                                                                                                 |                                                                                                                                                                                           |
| RRING1<br>RRING2                     |                  | 66<br>75             |                                                                                                                                                                                                            |                                                                                                                                                                                                                    |                                                                                                                                         |                                                                                                                 |                                                                                                                                                                                           |
| TD1/TDP1<br>TD2/TDP2<br>TDN1<br>TDN2 | I                | 37<br>23<br>36<br>24 | the device on the act<br>TDNn should be con<br><b>TDPn/TDNn: Positi</b><br>When the device is<br>on TDPn/TDNn pin                                                                                          | in single rail mode, the N<br>tive edge of TCLKn and is<br>nnected to ground.<br>ive/Negative Transmit I<br>in dual rail mode, the NF<br>is sampled into the devi<br>ATH SYSTEM INTERFAT                           | s encoded by AMI o<br>Data<br>Z data to be trans<br>ce on the active en<br>CE for details. The                                          | or HDB3 line code rules b<br>mitted for positive/negati<br>dge of TCLKn. The activ<br>line code in dual rail mo | pin. Data on TDn pin is sampled into<br>efore being transmitted. In this mode,<br>ive pulse is input on these pins. Data<br>e polarity is also selectable. Refer to<br>ide is as follows: |
|                                      |                  |                      |                                                                                                                                                                                                            | TDPn                                                                                                                                                                                                               | TDNn                                                                                                                                    | Output Pulse                                                                                                    |                                                                                                                                                                                           |
|                                      |                  |                      |                                                                                                                                                                                                            | 0                                                                                                                                                                                                                  | 0                                                                                                                                       | Space                                                                                                           |                                                                                                                                                                                           |
|                                      |                  |                      |                                                                                                                                                                                                            | 0                                                                                                                                                                                                                  | 1                                                                                                                                       | Positive Pulse                                                                                                  |                                                                                                                                                                                           |
|                                      |                  |                      |                                                                                                                                                                                                            | 1                                                                                                                                                                                                                  | 0                                                                                                                                       | Negative Pulse                                                                                                  |                                                                                                                                                                                           |
|                                      |                  |                      |                                                                                                                                                                                                            | 1                                                                                                                                                                                                                  | 1                                                                                                                                       | Space                                                                                                           | ]                                                                                                                                                                                         |
| TCLK1<br>TCLK2                       | Ι                | 38<br>22             | This pin inputs a 2.0                                                                                                                                                                                      |                                                                                                                                                                                                                    |                                                                                                                                         |                                                                                                                 | sampled into the device on the active<br>an interrupt will be generated.                                                                                                                  |

Notes:

1. The footprint 'n' (n =  $1 \sim 2$ ) represents one of the two channels.

2. The name and address of the registers that contain the preceding bit. Only the address of channel 1 register is listed, the rest addresses are represented by '...'. Users can find these omitted addresses in the *Register Description* section.

3. TCLKn missing: the state of TCLKn continues to be high level or low level over 70 MCLK cycles.

| Name                 | Туре | Pin No.  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD1/RDP1<br>RD2/RDP2 | 0    | 34<br>26 | RDn: Receive Data output for Channel 1~2<br>In single rail mode, this pin outputs NRZ data. The data is decoded according to AMI or HDB3 line code rules.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CV1/RDN1<br>CV2/RDN2 |      | 33<br>27 | CVn: Code Violation indication<br>In single rail mode, the BPV/CV errors in received data stream will be reported by driving the CVn pin to high level for a full<br>clock cycle. HDB3 line code violation can be indicated if the HDB3 decoder is enabled. When AMI decoder is selected, bipolar<br>violation will be indicated.<br>In hardware control mode, the EXZ, BPV/CV errors in received data stream are always monitored by the CVn pin if single rail<br>mode is chosen.                                                                                                                                                                                                                                                                                                                                                  |
|                      |      |          | RDPn/RDNn: Positive/Negative Receive Data output for Channel 1~2<br>In dual rail mode, these pins output the re-timed NRZ data when CDR is enabled, or directly outputs the raw RZ slicer data<br>if CDR is bypassed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      |      |          | Active edge and level select:<br>Data on RDPn/RDNn or RDn is clocked with either the rising or the falling edge of RCLKn. The active polarity is also select-<br>able. Refer to 3.3.8 RECEIVE PATH SYSTEM INTERFACE for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RCLK1<br>RCLK2       | 0    | 35<br>25 | RCLKn: Receive Clock output for Channel 1~2<br>This pin outputs a 2.048 MHz receive clock. Under LOS conditions with AIS enabled (bit AISE=1), RCLKn is derived from MCLK.<br>In clock recovery mode, this signal provides the clock recovered from the RTIPn/RRINGn signal. The receive data (RDn in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                      |      |          | single rail mode or RDPn and RDNn in dual rail mode) is clocked out of the device on the active edge of RCLKn.<br>If clock recovery is bypassed, RCLKn is the exclusive OR (XOR) output of the dual rail slicer data RDPn and RDNn. This signal can be used in applications with external clock recovery circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MCLK                 | I    | 30       | <ul> <li>MCLK: Master Clock input <ul> <li>A built-in clock system that accepts a 2.048 MHz reference clock. This reference clock is used to generate several internal reference signals:</li> <li>Timing reference for the integrated clock recovery unit.</li> <li>Timing reference for the integrated digital jitter attenuator.</li> <li>Timing reference for microcontroller interface.</li> <li>Generation of RCLKn signal during a loss of signal condition.</li> <li>Reference clock to transmit All Ones, all zeros and PRBS pattern. Note that for ATAO and AIS, MCLK is always used as the reference clock.</li> <li>Reference clock during Transmit All Ones (TAO) condition or sending PRBS in hardware control mode.</li> </ul> </li> <li>The loss of MCLK will turn TTIP/TRING into high impedance status.</li> </ul> |
| LOS1<br>LOS2         | 0    | 32<br>28 | LOSn: Loss of Signal Output for Channel 1~2<br>These pins are used to indicate the loss of received signals. When LOSn pin becomes high, it indicates the loss of received<br>signal in channel n. The LOS pin will become low automatically when valid received signal is detected again. The criteria of<br>loss of signal are described in 3.5 LOS AND AIS DETECTION.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| REF                  | I    | 71       | <b>REF: reference resister</b><br>An external resistor (3kΩ, 1%) is used to connect this pin to ground to provide a standard reference current for internal circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Name           | Туре | Pin No.                                                        |                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                              |                                                                                                                                                     |
|----------------|------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE1<br>MODE0 | I    | 9<br>10                                                        | MODE[1:0]: operation mode of con<br>The level on this pin determines whic                                                                                                                                                                                                  | trol interface select<br>th control mode is used to control the device as for                                                                                                                                            | bllows:                                                                                                                                             |
|                |      |                                                                | MODE[1:0]                                                                                                                                                                                                                                                                  | Control Interface mode                                                                                                                                                                                                   |                                                                                                                                                     |
|                |      |                                                                | 00                                                                                                                                                                                                                                                                         | Hardware interface                                                                                                                                                                                                       |                                                                                                                                                     |
|                |      |                                                                | 01                                                                                                                                                                                                                                                                         | Serial Microcontroller Interface                                                                                                                                                                                         |                                                                                                                                                     |
|                |      |                                                                | 10                                                                                                                                                                                                                                                                         | Motorola non-multiplexed                                                                                                                                                                                                 | •                                                                                                                                                   |
|                |      |                                                                | 11                                                                                                                                                                                                                                                                         | Intel non-multiplexed                                                                                                                                                                                                    | •                                                                                                                                                   |
|                |      |                                                                | <ul> <li>selection of the active edge of S</li> <li>The parallel non-multiplexed mi<br/>(Refer to 3.11 MICROCONTRO)</li> </ul>                                                                                                                                             | crocontroller interface consists of <del>CS</del> , A[5:0], D[7<br>ILLER INTERFACES for details)<br>PULSn, THZ, RCLKE, LPn[1:0], PATTn[1:0], JA[1                                                                        | :0], $\overline{\text{DS}}/\overline{\text{RD}}$ , $\overline{\text{R}}/\overline{\text{W}}/\overline{\text{WR}}$ and $\overline{\text{INT}}$ pins. |
| RCLKE          | I    | 11                                                             | RCLKE: the active edge of RCLKn<br>In hardware control mode, this pin se<br>• L= update RDPn/RDNn on the<br>• H= update RDPn/RDNn on the<br>In software control mode, this pin sho                                                                                         | select<br>lects the active edge of RCLKn<br>rising edge of RCLKn<br>falling edge of RCLKn                                                                                                                                |                                                                                                                                                     |
| RXTXM1         | I    | 14 RXTXM[1:0]: Receive and transmit path operation mode select |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                          |                                                                                                                                                     |
| RXTXM0         |      | 15                                                             | <ul> <li>In hardware control mode, these pins</li> <li>00= single rail with HDB3 coding</li> <li>01= single rail with AMI coding</li> <li>10= dual rail interface with CDR</li> <li>11= slicer mode (dual rail interfa<br/>In software control mode, these pins</li> </ul> | enabled<br>ace with CDR disabled)                                                                                                                                                                                        |                                                                                                                                                     |
| ĊS             | I    | 42                                                             | CS: Chip Select<br>In serial or parallel microcontroller int<br>or parallel microcontroller interface.                                                                                                                                                                     | erface mode, this is the active low enable signal.                                                                                                                                                                       | A low level on this pin enables serial                                                                                                              |
| LP11           |      |                                                                | LP11/LP10: Loopback mode select<br>When the chip is configured by hardw<br>• 00 = no loopback<br>• 01 = analog loopback<br>• 10 = digital loopback<br>• 11 = remote loopback                                                                                               | for channel 1<br>vare, this pin is used to select loopback operation                                                                                                                                                     | modes for channel 1.:                                                                                                                               |
| ĪNT            | 0    | 41                                                             | is set to '1', all the interrupt sources with <b>13H</b> ) and ( <b>INTM1, 14H</b> ). The inter<br><b>19H</b> ).                                                                                                                                                           | puts the general interrupt request for all interrupt<br>ill be masked. These interrupt sources can be may<br>errupt status is reported via the registers (INTCH<br>be defined to be push-pull (active high or active low | sked individually via registers (INTM0,<br>I, 21H), (INTS0, 18H) and (INTS1,                                                                        |
| LP10           | I    |                                                                | LP11/LP10: Loopback mode select<br>See above LP11.                                                                                                                                                                                                                         | for channel 1                                                                                                                                                                                                            |                                                                                                                                                     |

| Name   | Туре | Pin No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK   | I    | 46      | SCLK: Shift Clock<br>In serial microcontroller interface mode, this signal is the shift clock for the serial interface. Configuration data on SDI pin is<br>sampled on the rising edge of SCLK. Configuration and status data on SDO pin is clocked out of the device on the rising edge<br>of SCLK if SCLKE pin is low, or on the falling edge of SCLK if SCLKE pin is high.<br>In parallel non-multiplexed interface mode, this pin should be connected to ground. |
| PATT11 |      |         | <ul> <li>PATT11/PATT10: Transmit pattern select for channel 1</li> <li>In hardware control mode, this pin selects the transmit pattern</li> <li>00 = normal</li> <li>01= All Ones</li> <li>10= PRBS</li> <li>11= transmitter power down</li> </ul>                                                                                                                                                                                                                   |
| SCLKE  | I    | 45      | SCLKE: Serial Clock Edge Select<br>In serial microcontroller interface mode, this signal selects the active edge of SCLK for outputting SDO. The output data is<br>valid after some delay from the active clock edge. It can be sampled on the opposite edge of the clock. The active clock edge<br>which clocks the data out of the device is selected as shown below:                                                                                              |
|        |      |         | SCLKE SCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        |      |         | Low Rising edge is the active edge.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        |      |         | High Falling edge is the active edge.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RD     |      |         | $(\overline{RW} = 0)$ , the data on D[7:0] is sampled into the device. In a read operation ( $\overline{RW} = 1$ ), the data is driven to D[7:0] by the device.<br><b>RD: Read Strobe</b><br>In Intel parallel non-Multiplexed interface mode, the data is driven to D[7:0] by the device during low level of $\overline{RD}$ in a read operation.                                                                                                                   |
| PATT10 |      |         | PATT11/PATT10: Transmit pattern select for channel 1<br>See above PATT11.                                                                                                                                                                                                                                                                                                                                                                                            |
| SDI    | I    | 44      | SDI: Serial Data Input<br>In serial microcontroller interface mode, this signal is the input data to the serial interface. Configuration data at SDI pin is sam-<br>pled by the device on the rising edge of SCLK.                                                                                                                                                                                                                                                   |
| R/W    |      |         | <b>R/W: Read/Write Select</b><br>In Motorola parallel non-multiplexed interface mode, this pin is low for write operation and high for read operation.                                                                                                                                                                                                                                                                                                               |
| WR     |      |         | WR: Write Strobe<br>In Intel parallel non-multiplexed interface mode, this pin is asserted low by the microcontroller to initiate a write cycle. The data<br>on D[7:0] is sampled into the device in a write operation.                                                                                                                                                                                                                                              |
| LP21   |      |         | <ul> <li>LP21/LP20: loopback mode select for channel 2</li> <li>When the chip is configured by hardware, this pin is used to select loopback operation modes for channel 2:.</li> <li>00 = no loopback</li> <li>01 = analog loopback</li> <li>10 = digital loopback</li> <li>11 = remote loopback</li> </ul>                                                                                                                                                         |

| Name  | Туре | Pin No. | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDO   | 0    | 43      | SDO: Serial Data Output<br>In serial microcontroller interface mode, this signal is the output data of the serial interface. Configuration or Status data at<br>SDO pin is clocked out of the device on the rising edge of SCLK if SCLKE pin is low, or on the falling edge of SCLK if SCLKE<br>pin is high.<br>In parallel non-multiplexed interface mode, this pin should be left open. |
| LP20  | I    |         | LP21/LP20: loopback mode select for channel 2<br>See above LP21.                                                                                                                                                                                                                                                                                                                          |
| D7    | I/O  | 54      | <b>D7: Data Bus bit7</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |
| D6    | I/O  | 53      | <b>D6: Data Bus bit6</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |
| D5    | I/O  | 52      | <b>D5: Data Bus bit5</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |
| D4    | I/O  | 51      | <b>D4: Data Bus bit4</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
| PULS1 | Ι    |         | <ul> <li>PULS1: This pin is used to select the following functions for Channel 1 in Hardware control mode:</li> <li>Transmit pulse template</li> <li>Internal termination impedance (75 Ω / 120 Ω)</li> <li>Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.</li> </ul>                                                                                                               |
| D3    | I/O  | 50      | <b>D3: Data Bus bit3</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |
| D2    | I/O  | 49      | <b>D2: Data Bus bit2</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor.                                                                                                          |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |
| D1    | I/O  | 48      | D1: Data Bus bit1<br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 kΩ resistor.                                                                                                                         |
|       |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                                                                                                                         |

| Name   | Туре | Pin No. | Description                                                                                                                                                                                                                                                                      |
|--------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0     | I/O  | 47      | <b>D0: Data Bus bit0</b><br>In Intel/Motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground through a 10 k $\Omega$ resistor. |
| PULS2  | I    |         | <ul> <li>PULS2: This pin is used to select the following functions for Channel 2 in Hardware control mode:</li> <li>Transmit pulse template</li> <li>Internal termination impedance (75 Ω / 120 Ω)</li> <li>Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.</li> </ul>      |
| A5     | I    | 60      | A5: Address Bus bit5<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                  |
|        |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                |
| A4     | I    | 59      | A4: Address Bus bit4<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                  |
| RPD2   |      |         | <b>RPD2: Power down control for receiver2 in hardware control mode</b><br>0= receiver 2 normal operation<br>1= receiver 2 power down                                                                                                                                             |
| A3     | I    | 58      | A3: Address Bus bit3<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                  |
|        |      |         | In Hardware mode, this pin has to be tied to GND.                                                                                                                                                                                                                                |
| A2     | I    | 57      | A2: Address Bus bit2<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                  |
| RPD1   |      |         | <b>RPD1: Power down control for receiver1 in hardware control mode</b><br>0= receiver 1 normal operation<br>1= receiver 1 power down                                                                                                                                             |
| A1     | I    | 56      | A1: Address Bus bit1<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                  |
| PATT21 |      |         | PATT21/PATT20: Transmit pattern select for channel 2<br>In hardware control mode, this pin selects the transmit pattern<br>00 = normal<br>01= All Ones<br>10= PRBS<br>11= transmitter power down                                                                                 |
| A0     | I    | 55      | A0: Address Bus bit 0<br>In Intel/Motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface.<br>In serial microcontroller interface mode, this pin should be connected to ground.                                                 |
| PATT20 |      |         | See above                                                                                                                                                                                                                                                                        |
| TERM1  | 1    | 13      | TERMn: Selects internal or external impedance matching for channel 1 and channel 2 in hardware control mode                                                                                                                                                                      |
| TERM2  | -    | 12      | 0 = ternary interface with internal impedance matching network<br>1 = ternary interface with external impedance matching network<br>In software control mode, this pin should be connected to ground.                                                                            |

| JA1<br>JA0<br>MONT2 | 1           | 16<br>17<br>18 | JA[1:0]: Jitter attenuation position, bandwidth and the depth of FIFO select for channel 1 and channel 2 (only used in hardware control mode)         • 00 = JA is disabled         • 01 = JA in receiver, broad bandwidth, FIFO=64 bits         • 10 = JA in receiver, narrow bandwidth, FIFO=128 bits         • 11 = JA in transmitter, narrow bandwidth, FIFO=128 bits         In software control mode, this pin should be connected to ground.         See above.         MONT2: Receive Monitor gain select for channel 2         In hardware control mode with ternary interface, this pin selects the receive monitor gain of receiver: |
|---------------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MONT2               | 1           |                | MONT2: Receive Monitor gain select for channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                     | 1           | 18             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| MONTA               | 1           |                | 0= 0dB<br>1= 26dB<br>In software control mode, this pin should be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| MONT1               | -           | 19             | MONT1: Receive Monitor gain select for channel 1         In hardware control mode with ternary interface, this pin selects the receive monitor gain of receiver:         0= 0dB         1= 26dB         In software control mode, this pin should be connected to ground.                                                                                                                                                                                                                                                                                                                                                                       |
| RST                 | I           | 21             | <b>RST: Hardware Reset</b><br>The chip is forced to reset state if a low signal is input on this pin for more than 100ns. MCLK must be active during reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| THZ                 | I           | 20             | THZ: Transmitter Driver High Impedance Enable<br>This signal enables or disables all transmitter drivers on a global basis. A low level on this pin enables the driver while a high<br>level on this pin places all drivers in high impedance state. Note that the functionality of the internal circuits is not affected by<br>this signal.                                                                                                                                                                                                                                                                                                    |
|                     |             |                | JTAG Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TRST                | l<br>Pullup | 1              | TRST: JTAG Test Port Reset         This is the active low asynchronous reset to the JTAG Test Port. This pin has an internal pull-up resistor. To ensure deterministic operation of the test logic, TMS should be held high while the signal applied to TRST changes from low to high.         For normal signal processing, this pin should be connected to ground.         If JTAG is not used, this pin must be connected to ground.                                                                                                                                                                                                         |
| TMS                 | l<br>Pullup | 2              | TMS: JTAG Test Mode Select<br>This pin is used to control the test logic state machine and is sampled on the rising edge of TCK. TMS has an internal pull-<br>up resistor.<br>If JTAG is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                            |
| ТСК                 | I           | 3              | TCK: JTAG Test Clock<br>This is the input clock for JTAG. The data on TDI and TMS are clocked into the device on the rising edge of TCK while the<br>data on TDO is clocked out of the device on the falling edge of TCK. When TCK is idle at low state, all the stored-state devices<br>contained in the test logic will retain their state indefinitely.<br>If JTAG is not used, this pin may be left unconnected.                                                                                                                                                                                                                            |
| TDO                 | 0           | 4              | TDO: JTAG Test Data Output         This output pin is high impedance normally and is used for reading all the serial configuration and test data from the test logic.         The data on TDO is clocked out of the device on the falling edge of TCK.         If JTAG is not used, this pin should be left unconnected.                                                                                                                                                                                                                                                                                                                        |
| TDI                 | l<br>Pullup | 5              | TDI: JTAG Test Data Input<br>This pin is used for loading instructions and data into the test logic and has an internal pull-up resistor. The data on TDI is<br>clocked into the device on the rising edge of TCK.<br>If JTAG is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                    |
|                     |             |                | Power Supplies and Grounds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VDDIO               | -           | 7,40           | 3.3 V I/O power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GNDIO               | -           | 8,39           | I/O ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Name           | Туре   | Pin No.  | Description                                                                                          |  |  |  |
|----------------|--------|----------|------------------------------------------------------------------------------------------------------|--|--|--|
| VDDT1<br>VDDT2 | -      | 61<br>80 | 3.3 V power supply for transmitter driver                                                            |  |  |  |
| GNDT1<br>GNDT2 | -      | 64<br>77 | Analog ground for transmitter driver                                                                 |  |  |  |
| VDDR1<br>VDDR2 | -      | 68<br>73 | Power supply for receive analog circuit                                                              |  |  |  |
| GNDR1<br>GNDR2 | -      | 65<br>76 | Analog ground for receive analog circuit                                                             |  |  |  |
| VDDD           | -      | 31       | 3V digital core power supply                                                                         |  |  |  |
| GNDD           | -      | 29       | igital core ground                                                                                   |  |  |  |
| VDDA           | -      | 69       | Analog core circuit power supply                                                                     |  |  |  |
| GNDA           | -      | 72       | Analog core circuit ground                                                                           |  |  |  |
|                | Others |          |                                                                                                      |  |  |  |
| IC             | -      | 70       | IC: Internal Connection<br>Internal Use. This pin should be left open in normal operation.           |  |  |  |
| IC             | -      | 6        | IC: Internal Connection<br>Internal Use. This pin should be connected to ground in normal operation. |  |  |  |

## **3 FUNCTIONAL DESCRIPTION**

#### 3.1 CONTROL MODE SELECTION

The IDT82V2052E can be configured by software or by hardware. The software control mode supports Serial Control Interface, Motorola non-Multiplexed Control Interface and Intel non-Multiplexed Control Interface. The Control mode is selected by MODE1 and MODE0 pins as follows:

|                                               | Control Interface Mode                        |  |
|-----------------------------------------------|-----------------------------------------------|--|
| 00 Hardware interface                         |                                               |  |
| 01 Serial Microcontroller Interface.          |                                               |  |
| 10                                            | Parallel -non-Multiplexed -Motorola Interface |  |
| 11 Parallel -non-Multiplexed -Intel Interface |                                               |  |

- The serial microcontroller Interface consists of CS, SCLK, SCLKE, SDI, SDO and INT pins. SCLKE is used for the selection of active edge of SCLK.
- The parallel non-Multiplexed microcontroller Interface consists of <u>CS</u>, A[5:0], D[7:0], <u>DS/RD</u>, R/W/WR and <u>INT</u> pins.
- Hardware interface consists of PULSn, THZ, RCLKE, LPn[1:0], PATTn[1:0], JA[1:0], MONTn, TERMn, RPDn, MODE[1:0] and RXTXM[1:0] (n=1, 2). Refer to 5 HARDWARE CONTROL PIN SUM-MARY for details about hardware control.

#### 3.2 TRANSMIT PATH

The transmit path of each channel of IDT82V2052E consists of an Encoder, an optional Jitter Attenuator, a Waveform Shaper, a Line Driver and a Programmable Transmit Termination.

#### 3.2.1 TRANSMIT PATH SYSTEM INTERFACE

The transmit path system interface consists of TCLKn pin, TDn/TDPn pin and TDNn pin. TCLKn is a 2.048 MHz clock. If TCLKn is missing for more than 70 MCLK cycles, an interrupt will be generated if it is not masked.

Transmit data is sampled on the TDn/TDPn and TDNn pins by the active edge of TCLKn. The active edge of TCLKn can be selected by the TCLK\_SEL bit (**TCF0, 04H...**). And the active level of the data on TDn/TDPn and TDNn can be selected by the TD\_INV bit (**TCF0, 04H...**). In hardware control mode, the falling edge of TCLKn and the active high of transmit data are always used.

The transmit data from the system side can be provided in two different ways: Single Rail and Dual Rail. In Single Rail mode, only TDn pin is used for transmitting data and the T\_MD[1] bit (**TCF0, 04H...**) should be set to '0'. In Dual Rail Mode, both TDPn pin and TDNn pin are used for transmitting data, the T\_MD[1] bit (**TCF0, 04H...**) should be set to '1'.

#### 3.2.2 ENCODER

In Single Rail mode, the Encoder can be configured to be a HDB3 encoder or an AMI encoder by setting T\_MD[0] bit (**TCF0, 04H...**).

In Dual Rail mode, the Encoder is by-passed. In Dual Rail mode, a logic '1' on the TDPn pin and a logic '0' on the TDNn pin results in a negative pulse on the TTIPn/TRINGn; a logic '0' on TDPn pin and a logic '1' on TDNn pin results in a positive pulse on the TTIPn/TRINGn. If both TDPn and TDNn are high or low, the TTIPn/TRINGn outputs a space (Refer to TDn/TDPn, TDNn Pin Description).

In hardware control mode, the operation mode of receive and transmit path can be selected by setting RXTXM1 and RXTXM0 pins on a global basis. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.2.3 PULSE SHAPER

The IDT82V2052E provides two ways of manipulating the pulse shape before sending it. One is to use preset pulse templates; the other is to use user-programmable arbitrary waveform template.

In software control mode, the pulse shape can be selected by setting the related registers.

In hardware control mode, the pulse shape can be selected by setting PULSn pins on a per channel basis. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.2.3.1 Preset Pulse Templates

The pulse shape is shown in Figure-3 according to the G.703 and the measuring diagram is shown in Figure-4. In internal impedance matching mode, if the cable impedance is 75  $\Omega$ , the PULS[3:0] bits (**TCF1, 05H...**) should be set to '0000'; if the cable impedance is 120  $\Omega$ , the PULS[3:0] bits (**TCF1, 05H...**) should be set to '0001'. In external impedance matching mode, for both E1/75  $\Omega$  and E1/120  $\Omega$  cable impedance, PULS[3:0] should be set to '0001'.



Figure-3 E1 Waveform Template Diagram



Figure-4 E1 Pulse Template Test Circuit

#### 3.2.3.2 User-Programmable Arbitrary Waveform

When the PULS[3:0] bits are set to '11xx', user-programmable arbitrary waveform generator mode can be used in the corresponding channel. This allows the transmitter performance to be tuned for a wide variety of line condition or special application.

Each pulse shape can extend up to 4 UIs (Unit Interval), addressed by UI[1:0] bits (**TCF3, 07H...**) and each UI is divided into 16 sub-phases, addressed by the SAMP[3:0] bits (**TCF3, 07H...**). The pulse amplitude of each phase is represented by a binary byte, within the range from +63 to -63, stored in WDAT[6:0] bits (**TCF4, 08H...**) in signed magnitude form. The most positive number +63 (D) represents the maximum positive amplitude of the transmit pulse while the most negative number -63 (D) represents the maximum negative amplitude of the transmit pulse. Therefore, up to 64 bytes are used. For each channel, a 64 bytes RAM is available.

There are two standard templates which are stored in an on-chip ROM. User can select one of them as reference and make some changes to get the desired waveform.

User can change the wave shape and the amplitude to get the desired pulse shape. In order to do this, firstly, users can choose a set of waveform value from the following two tables, which is the most similar to the desired pulse shape. Table-2 and Table-3 list the sample data and scaling data of each of the two templates. Then modify the corresponding sample data to get the desired transmit pulse shape.

Secondly, through the value of SCAL[5:0] bits increased or decreased by 1, the pulse amplitude can be scaled up or down at the percentage ratio against the standard pulse amplitude if needed. For different pulse shapes, the value of SCAL[5:0] bits and the scaling percentage ratio are different. The following two tables list these values.

Do the followings step by step, the desired waveform can be programmed, based on the selected waveform template:

- (1).Select the UI by UI[1:0] bits (TCF3, 07H...)
- (2).Specify the sample address in the selected UI by SAMP [3:0] bits (TCF3, 07H...)
- (3).Write sample data to WDAT[6:0] bits (TCF4, 08H...). It contains the data to be stored in the RAM, addressed by the selected UI and the corresponding sample address.
- (4).Set the RW bit (**TCF3, 07H...**) to '0' to implement writing data to RAM, or to '1' to implement read data from RAM
- (5).Implement the Read from RAM/Write to RAM by setting the DONE bit (TCF3, 07H...)

Repeat the above steps until all the sample data are written to or read from the internal RAM.

(6).Write the scaling data to SCAL[5:0] bits (TCF2, 06H...) to scale the amplitude of the waveform based on the selected standard pulse amplitude

When more than one UI is used to compose the pulse template, the overlap of two consecutive pulses could make the pulse amplitude overflow (exceed the maximum limitation) if the pulse amplitude is not set properly. This overflow is captured by DAC\_OV\_IS bit (INTS1, 19H...), and, if enabled by the DAC\_OV\_IM bit (INTM1, 14H...), an interrupt will be generated. The following tables give all the sample data based on the preset pulse templates in detail for reference. For preset pulse templates, scaling up/ down against the pulse amplitude is not supported.

1. Table-2 Transmit Waveform Value for E1 75  $\Omega$ 

2. Table-3 Transmit Waveform Value for E1 120  $\Omega$ 

#### Table-2 Transmit Waveform Value For E1 75 Ohm

| Sample                                                                                                                              | UI 1    | UI 2    | UI 3    | UI 4    |  |
|-------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|--|
| 1                                                                                                                                   | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 2                                                                                                                                   | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 3                                                                                                                                   | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 4                                                                                                                                   | 0001100 | 0000000 | 0000000 | 0000000 |  |
| 5                                                                                                                                   | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 6                                                                                                                                   | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 7                                                                                                                                   | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 8                                                                                                                                   | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 9                                                                                                                                   | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 10                                                                                                                                  | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 11                                                                                                                                  | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 12                                                                                                                                  | 0110000 | 0000000 | 0000000 | 0000000 |  |
| 13                                                                                                                                  | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 14                                                                                                                                  | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 15                                                                                                                                  | 0000000 | 0000000 | 0000000 | 0000000 |  |
| 16 000000 000000 000000 0000000                                                                                                     |         |         |         |         |  |
| SCAL[5:0] = 100001 (default), One step change of this value of SCAL[5:0] results in 3% scaling up/down against the pulse amplitude. |         |         |         |         |  |

#### Table-3 Transmit Waveform Value For E1 120 Ohm

| Sample                                                                                                                              | UI 1                               | UI 2    | UI 3    | UI 4    |  |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------|---------|---------|--|
| 1                                                                                                                                   | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 2                                                                                                                                   | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 3                                                                                                                                   | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 4                                                                                                                                   | 0001111                            | 0000000 | 0000000 | 0000000 |  |
| 5                                                                                                                                   | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 6                                                                                                                                   | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 7                                                                                                                                   | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 8                                                                                                                                   | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 9                                                                                                                                   | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 10                                                                                                                                  | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 11                                                                                                                                  | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 12                                                                                                                                  | 0111100                            | 0000000 | 0000000 | 0000000 |  |
| 13                                                                                                                                  | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 14                                                                                                                                  | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 15                                                                                                                                  | 0000000                            | 0000000 | 0000000 | 0000000 |  |
| 16                                                                                                                                  | 16 0000000 0000000 0000000 0000000 |         |         |         |  |
| SCAL[5:0] = 100001 (default), One step change of this value of SCAL[5:0] results in 3% scaling up/down against the pulse amplitude. |                                    |         |         |         |  |

#### 3.2.4 TRANSMIT PATH LINE INTERFACE

The transmit line interface consists of TTIPn and TRINGn pins. The impedance matching can be realized by the internal impedance matching circuit or the external impedance matching circuit. If T\_TERM[2] is set to '0', the internal impedance matching circuit will be selected. In this case, the T\_TERM[1:0] bits (**TERM, 02H...**) can be set to choose 75  $\Omega$  or 120  $\Omega$  internal impedance of TTIPn/TRINGn. If T\_TERM[2] is set to '1', the internal impedance matching circuit will be disabled. In this case, the external impedance matching circuit will be used to realize the impedance matching.

Figure-6 shows the appropriate external components to connect with the cable for one channel. Table-4 is the list of the recommended impedance matching for transmitter.

In hardware control mode, TERMn pin can be used to select impedance matching for both receiver and transmitter on a per channel basis. If TERMn pin is low, internal impedance network will be used. If TERMn pin is high, external impedance network will be used. When internal impedance network is used, PULSn pins should be set to select the specific internal impedance in the corresponding channel. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

The TTIPn/TRINGn can also be turned into high impedance globally by pulling THZ pin to high or individually by setting the THZ bit (**TCF1, 05H...**) to '1'. In this state, the internal transmit circuits are still active.

In hardware control mode, TTIPn/TRINGn pins can be turned into high impedance globally by pulling THZ pin to high. Refer to 5 HARDWARE CON-TROL PIN SUMMARY for details.

Besides, in the following cases, TTIPn/TRINGn will also become high impedance:

- Loss of MCLK;
- Loss of TCLKn (exceptions: Remote Loopback; Transmit internal pattern by MCLK);
- Transmit path power down;
- After software reset; pin reset and power on.

#### Table-4 Impedance Matching for Transmitter

| Cable         | Internal Termination |           |                | External Termination |           |                |
|---------------|----------------------|-----------|----------------|----------------------|-----------|----------------|
| Configuration | T_TERM[2:0]          | PULS[3:0] | R <sub>T</sub> | T_TERM[2:0]          | PULS[3:0] | R <sub>T</sub> |
| E1 / 75 Ω     | 000                  | 0000      | 0Ω             | 1XX                  | 0001      | 9.4 Ω          |
| Ε1 / 120 Ω    | 001                  | 0001      |                |                      | 0001      |                |

Note: The precision of the resistors should be better than  $\pm 1\%$ 

#### 3.2.5 TRANSMIT PATH POWER DOWN

The transmit path can be powered down individually by setting the T\_OFF bit (**TCF0, 04H...**) to '1'. In this case, the TTIPn/TRINGn pins are turned into high impedance.

In hardware control mode, the transmit path can be powered down by setting PATTn[1:0] pins to '11' on a per channel basis. Refer to 5 HARD-WARE CONTROL PIN SUMMARY for details.

#### 3.3 RECEIVE PATH

The receive path consists of Receive Internal Termination, Monitor Gain, Amplitude/Wave Shape Detector, Digital Tuning Controller, Adaptive Equalizer, Data Slicer, CDR (Clock & Data Recovery), Optional Jitter Attenuator, Decoder and LOS/AIS Detector. Refer to Figure-5.

#### 3.3.1 RECEIVE INTERNAL TERMINATION

The impedance matching can be realized by the internal impedance matching circuit or the external impedance matching circuit. If R\_TERM[2] is set to '0', the internal impedance matching circuit will be selected. In this case, the R\_TERM[1:0] bits (**TERM, 02H...**) can be set to choose 75  $\Omega$  or 120  $\Omega$  internal impedance of RTIPn/RRINGn. If R\_TERM[2] is set to '1', the internal impedance matching circuit will be disabled. In this case, the external impedance matching circuit will be used to realize the impedance matching.

Figure-6 shows the appropriate external components to connect with the cable for one channel. Table-5 is the list of the recommended impedance matching for receiver.



Figure-5 Receive Path Function Block Diagram

#### Table-5 Impedance Matching for Receiver

|   | Cable Configuration | Internal Termination |                | Cable Configuration Internal Termination External Termination |                | mination |
|---|---------------------|----------------------|----------------|---------------------------------------------------------------|----------------|----------|
|   |                     | R_TERM[2:0]          | R <sub>R</sub> | R_TERM[2:0]                                                   | R <sub>R</sub> |          |
| Ī | E1 / 75 Ω           | 000                  | 120 Ω          | 1XX                                                           | 75 Ω           |          |
| Ī | E1 / 120 Ω          | 001                  |                |                                                               | 120 Ω          |          |



#### Note:

1. Common decoupling capacitor. One per chip

2. Cp 0-560 (pF)

3. D1 - D8, Motorola - MBR0540T1; International Rectifier - 11DQ04 or 10BQ060

4. R<sub>T</sub>/ R<sub>R</sub>: refer to Table-4 and Table-5 respecivley for R<sub>T</sub> and R<sub>R</sub> values

#### Figure-6 Transmit/Receive Line Circuit

In hardware control mode, TERMn, PULSn pins can be used to select impedance matching for both receiver and transmitter on a per channel basis. If TERMn pin is low, internal impedance network will be used. If TERMn pin is high, external impedance network will be used. When internal impedance network is used, PULSn pins should be set to select specific internal impedance for the corresponding channel. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.3.2 LINE MONITOR

The non-intrusive monitoring on channels located in other chips can be performed by tapping the monitored channel through a high impedance bridging circuit. Refer to Figure-7 and Figure-8.

After a high resistance bridging circuit, the signal arriving at the RTIPn/ RRINGn is dramatically attenuated. To compensate this attenuation, the Monitor Gain can be used to boost the signal by 22 dB, 26 dB and 32 dB, selected by MG[1:0] bits (**RCF2, 0BH...**). For normal operation, the Monitor Gain should be set to 0 dB.

In hardware control mode, MONTn pin can be used to set the Monitor Gain on a per channel basis. When MONTn pin is low, the Monitor Gain for the specific channel is 0 dB. When MONTn pin is high, the Monitor Gain for the specific channel is 26 dB. Refer to 5 HARDWARE CONTROL PIN SUM-MARY for details.



Figure-7 Monitoring Receive Line in Another Chip



Figure-8 Monitor Transmit Line in Another Chip

#### 3.3.3 ADAPTIVE EQUALIZER

The Adaptive Equalizer can be enabled to increase the receive sensitivity and to allow programming of the LOS level up to -24 dB. See section 3.5 LOS AND AIS DETECTION. It can be enabled or disabled by setting EQ\_ON bit to '1' or '0' (**RCF1, 0AH...**).

#### 3.3.4 RECEIVE SENSITIVITY

In Host mode, the Receive Sensitivity is -10 dB. With the Adaptive Equalizer enabled, the receive sensitivity will be -20 dB.

In Hardware mode, the Adaptive Equalizer can not be enabled and the receive sensitivity is fixed at -10 dB. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.3.5 DATA SLICER

The Data Slicer is used to generate a standard amplitude mark or a space according to the amplitude of the input signals. The threshold can be 40%, 50%, 60% or 70%, as selected by the SLICE[1:0] bits (**RCF2**, **0BH...**). The output of the Data Slicer is forwarded to the CDR (Clock & Data Recovery) unit or to the RDPn/RDNn pins directly if the CDR is disabled.

#### 3.3.6 CDR (Clock & Data Recovery)

The CDR is used to recover the clock and data from the received signal. The recovered clock tracks the jitter in the data output from the Data Slicer and keeps the phase relationship between data and clock during the absence of the incoming pulse. The CDR can also be by-passed in the Dual Rail mode. When CDR is by-passed, the data from the Data Slicer is output to the RDPn/RDNn pins directly.

#### 3.3.7 DECODER

The R\_MD[1:0] bits (**RCF0, 09H...**) are used to select the AMI decoder or HDB3 decoder.

When the chip is configured by hardware, the operation mode of receive and transmit path can be selected by setting RXTXM[1:0] pins on a global basis. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.3.8 RECEIVE PATH SYSTEM INTERFACE

The receive path system interface consists of RCLKn pin, RDn/RDPn pin and RDNn pin. The RCLKn outputs a recovered 2.048 MHz clock. The received data is updated on the RDn/RDPn and RDNn pins on the active edge of RCLKn. The active edge of RCLKn can be selected by the RCLK\_SEL bit (**RCF0, 09H...**). And the active level of the data on RDn/RDPn and RDNn can be selected by the RD\_INV bit (**RCF0, 09H...**).

In hardware control mode, only the active edge of RCLKn can be selected. If RCLKE is set to high, the falling edge will be chosen as the active edge of RCLKn. If RCLKE is set to low, the rising edge will be chosen as the active edge of RCLKn. The active level of the data on RDn/RDPn and RDNn is the same as that in software control mode.

The received data can be output to the system side in two different ways: Single Rail or Dual Rail, as selected by R\_MD bit [1] (**RCF0, 09H...**). In Single Rail mode, only RDn pin is used to output data and the RDNn/CVn pin is used to report the received errors. In Dual Rail Mode, both RDPn pin and RDNn pin are used for outputting data. In the receive Dual Rail mode, the CDR unit can be by-passed by setting R\_MD[1:0] to '11' (binary). In this situation, the output data from the Data Slicer will be output to the RDPn/RDNn pins directly, and the RCLKn outputs the exclusive OR (XOR) of the RDPn and RDNn. This is called receiver slicer mode. In this case, the transmit path is still operating in Dual Rail mode.

#### 3.3.9 RECEIVE PATH POWER DOWN

The receive path can be powered down individually by setting R\_OFF bit (**RCF0, 09H...**) to '1'. In this case, the RCLKn, RDn/RDPn, RDNn and LOSn will be logic low.

In hardware control mode, receiver power down can be selected by pulling RPDn pin to high on a per channel basis. Refer to 5 HARDWARE CON-TROL PIN SUMMARY for more details.

#### 3.3.10 G.772 NON-INTRUSIVE MONITORING

In applications using only one channel, channel 1 can be configured to monitor the data received or transmitted in channel 2. The MONT[1:0] bits (**GCF, 20H**) determine which direction (transmit/receive) will be monitored. The monitoring is non-intrusive per ITU-T G.772. Figure-9 illustrates the concept.

The monitored line signal (transmit or receive) goes through Channel 1's Clock and Data Recovery. The signal can be observed digitally at the RCLK1, RD1/RDP1 and RDN1. If Channel 1 is configured to Remote Loopback while in the Monitoring mode, the monitored data will be output on TTIP1/TRING1.



Figure-9 G.772 Monitoring Diagram

#### 3.4 JITTER ATTENUATOR

There is one Jitter Attenuator in each channel of the LIU. The Jitter Attenuator can be deployed in the transmit path or the receive path, and can also be disabled. This is selected by the JACF[1:0] bits (**JACF, 03H...**).

In hardware control mode, Jitter Attenuator position, bandwidth and the depth of FIFO can be selected by JA[1:0] pins on a global basis. Refer to 5 HARDWARE CONTROL PIN SUMMARY for details.

#### 3.4.1 JITTER ATTENUATION FUNCTION DESCRIPTION

The Jitter Attenuator is composed of a FIFO and a DPLL, as shown in Figure-10. The FIFO is used as a pool to buffer the jittered input data, then the data is clocked out of the FIFO by a de-jittered clock. The depth of the FIFO can be 32 bits, 64 bits or 128 bits, as selected by the JADP[1:0] bits (JACF, 03H...). In hardware control mode, the depth of FIFO can be selected by JA[1:0] pins on a global basis. Refer to 5 HARDWARE CONTROL PIN SUM-MARY for details. Consequently, the constant delay of the Jitter Attenuator will be 16 bits, 32 bits or 64 bits. Deeper FIFO can tolerate larger jitter, but at the cost of increasing data latency time.



Figure-10 Jitter Attenuator

The Corner Frequency of the DPLL can be 0.9 Hz or 6.8 Hz, as selected by the JABW bit (**JACF, 03H...**). The lower the Corner Frequency is, the longer time is needed to achieve synchronization.

When the incoming data moves faster than the outgoing data, the FIFO will overflow. This overflow is captured by the JAOV\_IS bit (**INTS1, 19H...**). If the incoming data moves slower than the outgoing data, the FIFO will underflow. This underflow is captured by the JAUD\_IS bit (**INTS1, 19H...**). For some applications that are sensitive to data corruption, the JA limit mode can be enabled by setting JA\_LIMIT bit (**JACF, 03H...**) to '1'. In the JA limit mode, the speed of the outgoing data will be adjusted automatically when the FIFO is close to its full or emptiness. The criteria of starting speed adjustment are shown in Table-6. The JA limit mode can reduce the possibility of FIFO overflow and underflow, but the quality of jitter attenuation is deteriorated.

#### Table-6 Criteria of Starting Speed Adjustment

| FIFO Depth | Criteria for Adjusting Data Outgoing Speed |
|------------|--------------------------------------------|
| 32 Bits    | 2 bits close to its full or emptiness      |
|            | 3 bits close to its full or emptiness      |
|            | 4 bits close to its full or emptiness      |

#### 3.4.2 JITTER ATTENUATOR PERFORMANCE

The performance of the Jitter Attenuator in the IDT82V2052E meets the ITU-T I.431, G.703, G.736-739, G.823, G.824, ETSI 300011, ETSI TBR12/ 13 specifications. Details of the Jitter Attenuator performance is shown in Table-52 Jitter Tolerance and Table-53 Jitter Attenuator Characteristics.

#### 3.5 LOS AND AIS DETECTION

#### 3.5.1 LOS DETECTION

The Loss of Signal Detector monitors the amplitude of the incoming signal level and pulse density of the received signal on RTIPn and RRINGn.

#### LOS declare (LOS=1)

A LOS is detected when the incoming signal has "no transitions", i.e., when the signal level is less than Q dB below nominal for N consecutive pulse intervals. Here N is defined by LAC bit (**MAINT0, 0CH...**). LOS will be declared by pulling LOSn pin to high (LOS=1) and LOS interrupt will be generated if it is not masked.

#### • LOS clear (LOS=0)

The LOS is cleared when the incoming signal has "transitions", i.e., when the signal level is greater than P dB below nominal and has an average pulse density of at least 12.5% for M consecutive pulse intervals, starting with the receipt of a pulse. Here M is defined by LAC bit (**MAINTO**, **OCH...**). LOS status is cleared by pulling LOSn pin to low.



Figure-11 LOS Declare and Clear

#### LOS detect level threshold

With the Adaptive Equalizer off, the amplitude threshold Q is fixed on 800 mVpp, while P=Q+200 mVpp (200 mVpp is the LOS level detect hysteresis).

With the Adaptive Equalizer on, the value of Q can be selected by LOS[4:0] bit (**RCF1, 0AH...**), while P=Q+4 dB (4 dB is the LOS level detect hysteresis). Refer to Table 27, "RCF1: Receiver Configuration Register 1," on page 42 for LOS[4:0] bit values available.

When the chip is configured by hardware, the Adaptive Equalizer can not be enabled and Programmable LOS levels are not available (pin 58 & pin 60 have to be set to '0').

#### Criteria for declare and clear of a LOS detect

The detection supports G.775 and ETSI 300233/I.431. The criteria can be selected by LAC bit (MAINTO, OCH...).

Table-7 and Table-8 summarize LOS declare and clear criteria for both with and without the Adaptive Equalizer enabled.

#### All Ones output during LOS

On the system side, the RDPn/RDNn will reflect the input pulse "transition" at the RTIPn/RRINGn side and output recovered clock (but the quality of the output clock can not be guaranteed when the input level is lower than the maximum receive sensitivity) when AISE bit (**MAINT0, 0CH...**) is 0; or output All Ones as AIS when AISE bit (**MAINT0, 0CH...**) is 1. In this case RCLKn output is replaced by MCLK.

On the line side, the TTIPn/TRINGn will output All Ones as AIS when ATAO bit (MAINTO, 0CH...) is 1. The All Ones pattern uses MCLK as the reference clock.

LOS indicator is always active for all kinds of loopback modes.

| Control bit (LAC) | LOS declare threshold         | LOS clear threshold                                                  |
|-------------------|-------------------------------|----------------------------------------------------------------------|
| 0 = G.775         | Level < 800 mVpp; N=32 bits   | Level > 1 Vpp; M=32 bits; 12.5% mark density; <16 consecutive zeroes |
| 1 = I.431/ETSI    | Level < 800 mVpp; N=2048 bits | Level > 1 Vpp; M=32 bits; 12.5% mark density; <16 consecutive zeroes |