Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # Low Skew, 1-to-4 Multiplexed Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer DATA SHEET ## **General Description** The ICS8305 is a low skew, 1-to-4, Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer. The ICS8305 has selectable clock inputs that accept either differential or single ended input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Outputs are forced LOW when the clock is disabled. A separate output enable pin controls whether the outputs are in the active or high impedance state. Guaranteed output and part-to-part skew characteristics make the ICS8305 ideal for those applications demanding well defined performance and repeatability. #### **Features** - Four LVCMOS / LVTTL outputs, $7\Omega$ output impedance - Selectable differential or LVCMOS / LVTTL clock inputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL $\,$ - LVCMOS\_CLK supports the following input types: LVCMOS, - Maximum output frequency: 350MHz - · Output skew: 35ps (maximum) - Part-to-part skew: 700ps (maximum) - Additive phase jitter, RMS: 0.04ps (typical) - Power supply modes: Core/Output - 3.3V/3.3V - 3.3V/2.5V - 3.3V/1.8V - 3.3V/1.5V - 0°C to 70°C ambient operating temperature - · Available in lead-free (RoHS 6) package ## **Block Diagram** # **Pin Assignment** #### ICS8305 16-Lead TSSOP 4.4mm x 3.0mm x 0.925mm package body G Package **Top View** **Table 1. Pin Descriptions** | Number | Name | Ту | <b>/pe</b> | Description | |----------------|----------------|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1, 9, 13 | GND | Power | | Power supply ground | | 2 | OE | Input | Pullup | Output enable. When LOW, outputs are in HIGH impedance state. When HIGH, outputs are active. LVCMOS/LVTTL interface levels. | | 3 | $V_{DD}$ | Power | | Power supply pin. | | 4 | CLK_EN | Input | Pullup | Synchronizing clock enable. When LOW, the output clocks are disabled. When HIGH, output clocks are enabled. LVCMOS/LVTTL interface levels. | | 5 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK | Input | Pullup/<br>Pulldown | Inverting differential clock input. VDD/2 default when left floating. | | 7 | CLK_SEL | Input | Pullup | Clock select input. When HIGH, selects CLK, nCLK inputs. When LOW, selects LVCMOS_CLK input. LVCMOS/LVTTL interface levels. | | 8 | LVCMOS_CLK | Input | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels. | | 10, 12, 14, 16 | Q3, Q2, Q1, Q0 | Output | | Single-ended clock outputs. $7\Omega$ output impedance. LVCMOS/LVTTL interface levels. | | 11, 15 | $V_{DDO}$ | Power | | Output supply pins. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. # **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | 11 | | pF | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | # **Function Tables** **Table 3. Control Input Function Table** | | Inputs | | | | | | |----|--------|---------|-----------------|---------------|--|--| | OE | CLK_EN | CLK_SEL | Selected Source | Q0:Q3 | | | | 1 | 0 | 0 | LVCMOS_CLK | Disabled; Low | | | | 1 | 0 | 1 | CLK/nCLK | Disabled; Low | | | | 1 | 1 | 0 | LVCMOS_CLK | Enabled | | | | 1 | 1 | 1 | CLK/nCLK | Enabled | | | | 0 | X | Х | | Hi-Z | | | After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. Figure 1. CLK\_EN Timing Diagram # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |------------------------------------------|----------------------------------| | Supply Voltage, V <sub>DD</sub> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>DD</sub> + 0.5V | | Outputs, V <sub>O</sub> | -0.5V to V <sub>DDO</sub> + 0.5V | | Package Thermal Impedance, $\theta_{JA}$ | 89°C/W (0 Ifpm) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | #### **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ or $1.8V \pm 0.5V$ or $1.5V \pm 5\%$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | | | | 3.135 | 3.3 | 3.465 | V | | | Outside Outside Vallage | | 2.375 | 2.5 | 2.625 | V | | $V_{DDO}$ | Output Supply Voltage | | 1.65 | 1.8 | 1.95 | V | | | | | 1.425 | 1.5 | 1.575 | V | | I <sub>DD</sub> | Power Supply Current | | | | 21 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 5 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|------------------------|------------------------------------------------|------------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High | CLK_EN,<br>CLK_SEL, OE | | 2 | | V <sub>DD</sub> + 0.3 | V | | | Voltage | LVCMOS_CLK | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low | CLK_EN,<br>CLK_SEL, OE | | -0.3 | | 0.8 | V | | | Voltage | LVCMOS_CLK | | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | CLK_EN,<br>CLK_SEL, OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | High Current | LVCMOS_CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | CLK_EN,<br>CLK_SEL, OE | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | | | Low Current | LVCMOS_CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | | | | $V_{DDO} = 3.3V \pm 5\%$ | 2.6 | | | V | | W. | Output High Vol | taga: NOTE 1 | V <sub>DDO</sub> = 2.5V ± 5% | 1.8 | | | V | | V <sub>OH</sub> | Output Flight Voi | lage, NOTE 1 | $V_{DDO} = 1.8V \pm 0.15V$ | 1.5 | | | V | | | | | $V_{DDO} = 1.5V \pm 5\%$ | V <sub>DDO</sub> - 0.3 | | | V | | | | | $V_{DDO} = 3.3V \pm 5\%$ | | | 0.5 | V | | \<br>\<br>\ | Output Low Volt | togo: NOTE 1 | V <sub>DDO</sub> = 2.5V ± 5% | | | 0.5 | V | | $V_{OL}$ | Output Low Voil | lage, NOTE I | $V_{DDO} = 1.8V \pm 0.15V$ | | | 0.4 | V | | | | | $V_{DDO} = 1.5V \pm 5\%$ | | | 0.35 | V | | I <sub>OZL</sub> | Output Hi-Z Cur | rent Low | | -5 | | | μΑ | | I <sub>OZH</sub> | Output Hi-Z Cur | rent High | | | | 5 | μA | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement Information, *Output Load Test Circuit diagrams*. Table 4C. Differential DC Characteristics, $T_A = -40 \,^{\circ}\text{C}$ to $85 \,^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------|----------------|--------------------------------|-----------|---------|------------------------|-------| | | Input High | nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | IH | Current | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | | Input Low | nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μA | | IIL | Current | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Vo | oltage; | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode<br>NOTE 1, 2 | Input Voltage; | | GND + 0.5 | | V <sub>DD</sub> – 0.85 | V | NOTE 1: $V_{\rm IL}$ should not be less than -0.3V. NOTE 2: Common mode input voltage is defined as $V_{\rm IH}$ . #### **AC Electrical Characteristics** Table 5A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C | Parameter | Symbol | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------------------------|------------------------------------------------|-----------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | tp <sub>LH</sub> | Propagation<br>Delay,<br>Low to High | LVCMOS_CLK;<br>NOTE 1A<br>CLK/nCLK;<br>NOTE 1B | | 1.75 | | 2.75 | ns | | tsk(o) | Output Skew; N | OTE 2, 6 | Measured on the Rising Edge | | | 35 | ps | | tsk(pp) | Part-to-Part Ske | w; NOTE 3, 6 | | | | 700 | ps | | tjit | Buffer Additive F<br>refer to Additive<br>Section, NOTE | | | | 0.04 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall<br>NOTE 4 | l Time; | 20% to 80% | 100 | | 700 | ps | | odc | Output Duty Ove | alo. | Ref = CLK/nCLK | 45 | | 55 | % | | ouc | Output Duty Cyc | ле | Ref = LVCMOS_CLK, $f \le 300$ MHz | 45 | | 55 | % | | t <sub>EN</sub> | Output Enable T | Time; NOTE 4 | | | | 5 | ns | | t <sub>DIS</sub> | Output Disable | Time; NOTE 4 | | | | 5 | ns | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. All parameters measured at $f \le 350$ MHz unless noted otherwise. - NOTE 1A: Measured from the $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. - NOTE 1B: Measured from the differential input crossing point to V<sub>DDO</sub>/2 of the output. - NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. - NOTE 3: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{DDO}/2$ . - NOTE 4: These parameters are guaranteed by characterization. Not tested in production. - NOTE 5: Driving only one input clock. - NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Parameter | Symbol | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------|------------------------------------------------|-----------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | tp <sub>LH</sub> | Propagation<br>Delay,<br>Low to High | LVCMOS_CLK;<br>NOTE 1A<br>CLK/nCLK;<br>NOTE 1B | | 1.8 | | 2.9 | ns | | tsk(o) | Output Skew; NO | OTE 2, 6 | Measured on the Rising Edge | | | 35 | ps | | tsk(pp) | Part-to-Part Skev | w; NOTE 3, 6 | | | | 800 | ps | | tjit | Buffer Additive P<br>refer to Additive<br>Section, NOTE 5 | | | | 0.04 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall | Time; NOTE 4 | 20% to 80% | 100 | | 700 | ps | | ada | Output Duty Ove | lo. | Ref = CLK/nCLK | 44 | | 56 | % | | odc | Output Duty Cyc | ile | Ref = LVCMOS_CLK, $f \le 300$ MHz | 44 | | 56 | % | | t <sub>EN</sub> | Output Enable T | ime; NOTE 4 | | | | 5 | ns | | t <sub>DIS</sub> | Output Disable T | ime; NOTE 4 | | | | 5 | ns | For NOTES, see Table 5A above. Table 5C. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.15V$ , $T_A = 0$ °C to 70°C | Parameter | Symbol | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------|------------------------------------------------|-----------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | tp <sub>LH</sub> | Propagation<br>Delay,<br>Low to High | LVCMOS_CLK;<br>NOTE 1A<br>CLK/nCLK;<br>NOTE 1B | | 1.95 | | 3.65 | ns | | tsk(o) | Output Skew; No | OTE 2, 6 | Measured on the Rising Edge | | | 35 | ps | | tsk(pp) | Part-to-Part Ske | w; NOTE 3, 6 | | | | 900 | ps | | tjit | Buffer Additive F<br>refer to Additive<br>Section, NOTE 5 | | | | 0.04 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall | Time; NOTE 4 | 20% to 80% | 100 | | 700 | ps | | odc | Output Duty Cyc | alo. | Ref = CLK/nCLK | 44 | | 56 | % | | ouc | Output Duty Cyc | JIE . | Ref = LVCMOS_CLK, $f \le 300$ MHz | 44 | | 56 | % | | t <sub>EN</sub> | Output Enable T | ime; NOTE 4 | | | | 5 | ns | | t <sub>DIS</sub> | Output Disable 7 | Γime; NOTE 4 | | | | 5 | ns | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. All parameters measured at $f \le 350 \text{MHz}$ unless noted otherwise. NOTE 1A: Measured from the $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. NOTE 1B: Measured from the differential input crossing point to V<sub>DDO</sub>/2 of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 3: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{DDO}/2$ . NOTE 4: These parameters are guaranteed by characterization. Not tested in production. NOTE 5: Driving only one input clock. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. Table 5D. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.5V \pm 5\%$ , $T_A = 0$ °C to 70°C | Parameter | Symbol | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequen | псу | | | | 350 | MHz | | tp <sub>LH</sub> | Propagation<br>Delay,<br>Low to High | LVCMOS_CLK;<br>NOTE 1A<br>CLK/nCLK;<br>NOTE 1B | | 2 | | 4 | ns | | tsk(o) | Output Skew; N | IOTE 2, 6 | Measured on the Rising Edge | | | 35 | ps | | tsk(pp) | Part-to-Part Ske | ew; NOTE 3, 6 | | | | 1 | ns | | tjit | Buffer Additive<br>refer to Additive<br>Section, NOTE | | | | 0.04 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fal | II Time; NOTE 4 | 20% to 80% | 200 | | 900 | ps | | odo | Output Duty Cy | ala | $f \leq 166 MHz$ | 45 | | 55 | % | | odc | Output Duty Cy | cie | f> 166MHz | 42 | | 58 | % | | t <sub>EN</sub> | Output Enable | Time; NOTE 4 | | | | 5 | ns | | t <sub>DIS</sub> | Output Disable | Time; NOTE 4 | | | | 5 | ns | For NOTES, see Table 5C above. #### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. ## **Parameter Measurement Information** 3.3V Core/3.3V LVCMOS Output Load AC Test Circuit 3.3V Core/2.5V LVCMOS Output Load AC Test Circuit 3.3V Core/1.8V LVCMOS Output Load AC Test Circuit 3.3V Core/1.5V LVCMOS Output Load AC Test Circuit **Differential Input Level** **Output Skew** # **Parameter Measurement Information, continued** Part-to-Part Skew Clock 20% $t_{\rm F}$ $t_{\rm F}$ **Output Duty Cycle/Pulse Width/Period** **Output Rise/Fall Time** **Propagation Delay** ### **Application Information** #### Recommendations for Unused Input and Output Pins #### Inputs: #### LVCMOS\_CLK Input For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the LVCMOS\_CLK input to ground. #### **CLK/nCLK Inputs** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### **LVCMOS Control Pins** All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **Outputs:** #### **LVCMOS Outputs** All unused LVCMOS outputs can be left floating. There should be no trace attached. #### Wiring the Differential Input to Accept Single Ended Levels Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set $V_1$ at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{IL}$ cannot be less than -0.3V and $V_{IH}$ cannot be more than $V_{DD}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a differential signal. Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels #### **Differential Clock Input Interface** The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figures 3A to 3F* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. Figure 3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 3C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 3D. CLK/nCLK Input Driven by a 3.3V LVDS Driver Figure 3E. CLK/nCLK Input Driven by a 3.3V HCSL Driver Figure 3F. CLK/nCLK Input Driven by a 2.5V SSTL Driver ## **Schematic Example** This application note provides general design guide using ICS8305 LVCMOS buffer. *Figure 4* shows a schematic example of the ICS8305 LVCMOS clock buffer. In this example, the input is driven by an LVCMOS driver. CLK\_EN is set at logic low to select LVCMOS\_CLK input. Figure 4. ICS8305 LVCMOS Clock Output Buffer Schematic Example # **Reliability Information** Table 6. $\theta_{\text{JA}}$ vs. Air Flow Table for a 16 Lead TSSOP | | $\theta_{JA}$ vs. Air Flow | | | |----------------------------------------------|----------------------------|-----------|-----------| | Linear Feet per Minute | 0 | 200 | 500 | | Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 89.0°C/W | 81.8°C/W | 78.1°C/W | NOTE: Most modern PCB design use multi-layered boards. The data in the second row pertains to most designs. #### **Transistor Count** The transistor count for ICS8305: 459 # **Package Outline and Package Dimensions** Package Outline - G Suffix for 16 Lead TSSOP Table 7. Package Dimensions for 16 Lead TSSOP | All Dimensions in Millimeters | | | | | | | |-------------------------------|------------|---------|--|--|--|--| | Symbol | Minimum | Maximum | | | | | | N | 16 | | | | | | | Α | | 1.20 | | | | | | A1 | 0.5 | 0.15 | | | | | | A2 | 0.80 | 1.05 | | | | | | b | 0.19 | 0.30 | | | | | | С | 0.09 | 0.20 | | | | | | D | 4.90 | 5.10 | | | | | | E | 6.40 Basic | | | | | | | E1 | 4.30 | 4.50 | | | | | | е | 0.65 Basic | | | | | | | L | 0.45 | 0.75 | | | | | | α | 0° | 8° | | | | | | aaa | | 0.10 | | | | | Reference Document: JEDEC Publication 95, MO-153 # **Ordering Information** # **Table 8. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|---------------------------|--------------------|-------------| | 8305AGLF | 8305AGLF | "Lead-Free" 16 Lead TSSOP | Tube | 0°C to 70°C | | 8305AGLFT | 8305AGLF | "Lead-Free" 16 Lead TSSOP | Tape & Reel | 0°C to 70°C | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Α | Т8 | 14 | Ordering Information table - corrected Part/Order Number typo from ICS88305AGT to ICS8305AGT. | 1/20/04 | | В | T5A - T5C | 5 & 6<br>7 | Added Additive Phase Jitter to AC Characteristics Tables. Added Additive Phase Jitter Section. | 2/26/04 | | В | T1 | 2 | Pin Description Table - corrected CLK_EN description. | 12/6/04 | | С | T4A<br>T4B<br>T5D | 1<br>4<br>4<br>7<br>10<br>11<br>16 | Features Section - added 1.5V output to Supply Mode bullet and added Lead-Free bullet. Power Supply DC Characteristics Table - added V <sub>DDO</sub> 1.5V. LVCMOS DC Characteristics Table - added V <sub>OH</sub> /V <sub>OL</sub> 1.5V. Added 3.3V/1.5V AC Characteristics Table. Added 3.3V/1.5V Output Load AC Test Circuit Drawing. Added Recommendations for Unused Input and Output Pins. Added Lead-Free part number. | 11/17/05 | | С | Т8 | 15 | Ordering Information Table - added lead-free marking. Corrected non-lead free marking from ICS8305AG to 8305AG. | 2/22/08 | | С | T5A-T5D<br>8 | 1, 12<br>6, 7<br>11<br>15 | Updated to current datasheet format Deleted HiPerClockS references. Added Note: Electrical parameters are guaranteed to Notes Updated the 'Wiring the Differential Input to Accept Single Ended Levels' section Deleted: ICS from part numbers; quantity from shipping; LF Note; disclaimer. | 9/17/12 | | С | Т8 | 1<br>15<br>17 | Features Section - removed leaded part reference Ordering Information - removed leaded parts. PDN# CQ-13-02 Updated Technical Support contact email address | | # We've Got Your Timing Solution 6024 Silver Creek Valley Road San Jose, California 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT **Technical Support** Clocks@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.