

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### GENERAL DESCRIPTION

The 83210 is a low skew, 1-to-10 HSTL Fanout Buffer. The class II HSTL outputs are balanced push-pull in design, capable of delivering 16mA into a 10pF load. This class allows both source series termination and symmetrically double parallel termination.

#### **FEATURES**

- Ten single-ended HSTL outputs
- One single-ended HSTL clock input
- Maximum input frequency: 150MHz
- Output skew: 110ps (maximum)
- Part-to-part skew: 2ns (maximum)
- 1.5V power supply
- 0°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

### **BLOCK DIAGRAM**



## PIN ASSIGNMENT



**32-Lead TQFP**7mm x 7mm x 1.0mm package body **Y package**Top View



TABLE 1. PIN DESCRIPTIONS

| Number                                       | Name                                         | Т      | уре      | Description                                                                                                                                       |
|----------------------------------------------|----------------------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3, 7, 12, 13,<br>20, 21, 28, 29           | V <sub>DD</sub>                              | Power  |          | Power supply pins.                                                                                                                                |
| 2, 5, 8, 9, 10,<br>16, 17, 24, 25, 31, 32    | GND                                          | Power  |          | Power supply ground.                                                                                                                              |
| 4                                            | nOE                                          | Input  | Pulldown | Output enable/disable input pin. When LOW, outputs Qx outputs are enabled. When HIGH, Qx outputs are disabled low. LVCMOS/LVTTL interface levels. |
| 5                                            | IN                                           | Input  |          | Single-ended reference clock input. HSTL interface levels.                                                                                        |
| 11, 14, 15,<br>18, 19, 22,<br>23, 26, 27, 30 | Q9, Q8, Q7, Q6,<br>Q5, Q4, Q3, Q2,<br>Q1, Q0 | Output |          | Single-ended HSTL clock outputs.                                                                                                                  |

NOTE: *Pulldown* refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C                | Input Capacitance       |                 |         | 4       |         | pF    |
| R                | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| C <sub>OUT</sub> | Output Pin Capacitance  |                 |         | 4.5     | 6       | pF    |
| R <sub>out</sub> | Output Impedance        |                 |         | 20      |         | Ω     |



#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_{p}$  -0.5 V to  $V_{pp}$  + 0.5 V

Outputs,  $V_{o}$  -0.5V to  $V_{pp}$  + 0.5V

Package Thermal Impedance, θ<sub>10</sub> 75.5°C/W (0 mps)

Storage Temperature,  $T_{_{STG}}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 3A. Power Supply DC Characteristics,  $V_{DD} = 1.5V \pm 8\%$ ,  $TA = 0^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter                | Test Conditions                     | Minimum | Typical | Maximum | Units |
|------------------|--------------------------|-------------------------------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage     |                                     | 1.38    | 1.5     | 1.62    | V     |
| l <sub>DD</sub>  | Power Supply Current     | Outputs Loaded @ 62.5MHz            |         | 215     | 250     | mA    |
| I <sub>DDQ</sub> | Quiescent Supply Current | $V_{_{IN}} = 0V$ , outputs disabled |         |         | 1       | mA    |

Table 3B. LVCMOS / LVTTL DC Characteristics,  $V_{_{DD}} = 1.5V \pm 8\%$ ,  $T_{A} = 0^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter          |     | Test Conditions | Minimum             | Typical | Maximum               | Units |
|-----------------|--------------------|-----|-----------------|---------------------|---------|-----------------------|-------|
| V               | Input High Voltage | nOE |                 | 0.7*V <sub>DD</sub> |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  | nOE |                 | -0.3                |         | 0.3*V <sub>DD</sub>   | V     |
| I <sub>IH</sub> | Input High Current | nOE |                 |                     |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current  | nOE |                 | -5                  |         |                       | μΑ    |

Table 3C. HSTL DC Characteristics,  $V_{dd} = 1.5V \pm 8\%$ , Ta = 0°C to 85°C

| Symbol          | Parameter           |    | Test Conditions         | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|----|-------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  | IN | V - 0.75V               | 0.85    |         | 1.8                   | V     |
| V <sub>IL</sub> | Input Low Voltage   | IN | $V_{_{REF}} = 0.75 V$   | -0.3    |         | 0.65                  | V     |
| V <sub>OH</sub> | Output High Voltage |    | I <sub>он</sub> = -16mA | 1.0     |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Output Low Voltage  |    | I <sub></sub> = 16mA    | -0.3    |         | 0.4                   | V     |



**Table 4. AC Characteristics,**  $V_{DD} = 1.5V \pm 8\%$ , Ta = 0°C to 85°C

| Symbol                          | Parameter                              | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|-----------------|---------|---------|---------|-------|
| f                               | Input Frequency                        |                 |         |         | 150     | MHz   |
| t <sub>PLH</sub>                | Propagation Delay, Low-to-High; NOTE 1 |                 | 1.0     |         | 5.5     | ns    |
| t<br>PHL                        | Propagation Delay, High-to-Low NOTE 1  |                 | 1.0     |         | 5.5     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4                 |                 |         |         | 110     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4           |                 |         |         | 2       | ns    |
| t <sub>EN</sub>                 | Output Enable Time                     |                 |         |         | 7       | ns    |
| t                               | Output Disable Time                    |                 |         |         | 7       | ns    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80%      | 250     |         | 1.3     | ns    |
|                                 | Output Duty Cycle                      | Fout ≤ 100MHz   | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                      | Fout > 100MHz   | 45      |         | 55      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the  $V_{pp}/2$  of the input to  $V_{pp}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V 2 of the output.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions at the same temperature. Using the same type of inputs on each device, the outputs are measured at  $V_{\infty}/2$  of the output.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



## PARAMETER MEASUREMENT INFORMATION





#### 1.5V OUTPUT LOAD AC TEST CIRCUIT

#### PART-TO-PART SKEW





#### **OUTPUT SKEW**

#### PROPAGATION DELAY





#### OUTPUT RISE/FALL TIME

#### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



## **APPLICATIONS INFORMATION**

#### RECOMMENDATIONS FOR UNUSED OUTPUT PINS

#### **O**UTPUTS:

**HSTL OUTPUTS** 

All unused HSTL outputs can be left floating. We recommend that there is no trace attached.

# RELIABILITY INFORMATION

## Table 5. $\theta_{_{JA}} \text{vs. Air Flow Table for 32 Lead TQFP}$

 $\theta_{_{JA}}$  by Velocity (Meters per Second)

1

2.5

Multi-Layer PCB, JEDEC Standard Test Boards

75.5°C/W

65.8°C/W

62.2°C/W

**TRANSISTOR COUNT** 

The transistor count for 83210 is: 218



### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD TQFP



TABLE 6. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |                |                |         |  |  |  |  |  |
|-----------------------------------------------|----------------|----------------|---------|--|--|--|--|--|
| OVMPOL                                        | ABA-HD         |                |         |  |  |  |  |  |
| SYMBOL                                        | МІМІМИМ        | NOMINAL        | MAXIMUM |  |  |  |  |  |
| N                                             |                | 32             |         |  |  |  |  |  |
| Α                                             |                |                | 1.20    |  |  |  |  |  |
| A1                                            | 0.05           | 0.05 0.15      |         |  |  |  |  |  |
| A2                                            | 0.95 1.00 1.05 |                |         |  |  |  |  |  |
| b                                             | 0.30 0.35 0.40 |                |         |  |  |  |  |  |
| С                                             | 0.09           |                | 0.20    |  |  |  |  |  |
| D&E                                           |                | 9.00 BASIC     |         |  |  |  |  |  |
| D1 & E1                                       |                | 7.00 BASIC     |         |  |  |  |  |  |
| D2 & E2                                       |                | 5.60 Ref.      |         |  |  |  |  |  |
| е                                             |                | 0.80 BASIC     |         |  |  |  |  |  |
| L                                             | 0.45           | 0.45 0.60 0.75 |         |  |  |  |  |  |
| θ                                             | 0°             | 0° 7°          |         |  |  |  |  |  |
| ccc                                           |                |                | 0.10    |  |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-026



#### Table 7. Ordering Information

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature |
|-------------------|--------------|--------------------------|--------------------|-------------|
| 83210AYLF         | ICS83210AYLF | 32 lead "Lead-Free" TQFP | tray               | 0°C to 85°C |
| 83210AYLFT        | ICS83210AYLF | 32 lead "Lead-Free" TQFP | tape & reel        | 0°C to 85°C |



|     |       |      | REVISION HISTORY SHEET                                                                                                        |         |
|-----|-------|------|-------------------------------------------------------------------------------------------------------------------------------|---------|
| Rev | Table | Page | Description of Change                                                                                                         | Date    |
|     | T3C   | 3    | HSTL DC Characteristics Table - deleted NOTE 1, does not apply.                                                               |         |
|     | T4    | 4    | AC Characteristics Table - added thermal note.                                                                                |         |
| Α   |       | 7    | Updated Package Outline.                                                                                                      | 9/9/10  |
|     | T7    | 8    | Ordering Information Table - Deleted "ICS" prefix from Part/Order Number column. Changed DT format header/footer.             |         |
| Α   | T7    | 8    | Ordering Information - removed leaded devices. Updated data sheet format.                                                     | 4/28/15 |
| А   | Т7    | 8    | Removed ICS from the part number where needed. Ordering Information - Deleted LF note below table. Updated Header and footer. | 3/10/16 |





Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales

1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support

www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.