

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# LOW SKEW, 1-TO-24 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER

### GENERAL DESCRIPTION



The ICS8344-01 is a low voltage, low skew fanout buffer and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from IDT. The ICS8344-01 has two selectable clock inputs. The CLKx, nCLKx pairs can accept most

standard differential input levels. The ICS8344-01 is designed to translate any differential signal level to LVCMOS/LVTTL levels. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$  series or parallel terminated transmission lines. The effective fanout can be increased to 48 by utilizing the ability of the outputs to drive two series terminated lines. Redundant clock applications can make use of the dual clock inputs which also facilitate board level testing. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. The outputs are driven low when disabled. The ICS8344-01 is characterized at full 3.3V, full 2.5V and mixed 3.3V input and 2.5V output operating supply modes.

Guaranteed output and part-to-part skew characteristics make the ICS8344-01 ideal for those clock distribution applications demanding well defined performance and repeatability.

### ICS8344-01

### **FEATURES**

- Twenty-four LVCMOS/LVTTL outputs,  $7\Omega$  typical output impedance
- Two selectable differential CLKx, nCLKx inputs
- CLK0, nCLK0 and CLK1, nCLK1 pairs can accept the following input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
- Output frequency up to 250MHz
- Translates any single ended input signal to LVCMOS/LVTTL with resistor bias on nCLK input
- Synchronous clock enable
- Additive phase jitter RMS: 0.21ps (typical)
- Output skew: 200ps (maximum)
- Part-to-part skew: 900ps (maximum)
- Bank skew: 85ps (maximum)
- Propagation delay: 5ns (maximum)
- Output supply modes: Core/Output 3.3V/3.3V 2.5V/2.5V

2.5V/2.5V 3.3V/2.5V

- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

### **BLOCK DIAGRAM**



# PIN ASSIGNMENT



TABLE 1. PIN DESCRIPTIONS

| Number                           | Name                                     | Ту     | <b>/</b> pe | Description                                                                                                                       |
|----------------------------------|------------------------------------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 5, 6<br>7, 8, 11, 12       | Q16, Q17, Q18, Q19<br>Q20, Q21, Q22, Q23 | Output |             | Q16 thru Q23 outputs. $7\Omega$ typical output impedance.                                                                         |
| 3, 9, 28,<br>34, 39, 45          | $V_{\scriptscriptstyle DDO}$             | Power  |             | Output supply pins. Connect 3.3V or 2.5V.                                                                                         |
| 4, 10, 14,18,<br>27, 33, 40, 46  | GND                                      | Power  |             | Power supply ground. Connect to ground.                                                                                           |
| 13                               | CLK_SEL                                  | Input  | Pulldown    | Clock select input. When HIGH, selects CLK1, nCLK inputs, When LOW, selects CLK0, nCLK0 inputs. LVCMOS / LVTTL interface levelss. |
| 15, 19                           | $V_{_{\mathrm{DD}}}$                     | Power  |             | Positive supply pins. Connect 3.3V or 2.5V.                                                                                       |
| 16                               | nCLK1                                    | Input  | Pullup      | Inverting differential LVPECL clock input.                                                                                        |
| 17                               | CLK1                                     | Input  | Pulldown    | Non-inverting differential LVPECL clock input.                                                                                    |
| 20                               | nCLK0                                    | Input  | Pullup      | Inverting differential LVPECL clock input.                                                                                        |
| 21                               | CLK0                                     | Input  | Pulldown    | Non-inverting differential LVPECL clock input.                                                                                    |
| 22                               | CLK_EN                                   | Input  | Pullup      | Synchronizing control for enabling and disabling clock outputs. LVCMOS interface levels.                                          |
| 23                               | OE                                       | Input  | Pullup      | Output enable. Controls enabling and disabling of outputs Q0 thru Q23.                                                            |
| 24                               | nc                                       | Unused |             | No connect.                                                                                                                       |
| 25, 26, 29, 30<br>31, 32, 35, 36 | Q0, Q1, Q2, Q3<br>Q4, Q5, Q6, Q7         | Output |             | Q0 thru Q7 outputs. $7\Omega$ typical output impedance.                                                                           |
| 37, 38, 41, 42<br>43, 44, 47, 48 | Q8, Q9, Q10, Q11<br>Q12, Q13, Q14, Q15   | Output |             | Q8 thru Q15 outputs. 7Ω typical output impedance.                                                                                 |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter            |                             | Test Conditions    | Minimum | Typical | Maximum | Units |
|-----------------------|----------------------|-----------------------------|--------------------|---------|---------|---------|-------|
|                       | Innut Canacitanae    | CLK0, nCLK0,<br>CLK1, nCLK1 |                    |         |         | 4       | pF    |
| C <sub>IN</sub>       | Input Capacitance    | CLK_SEL,<br>CLK_EN, OE      |                    |         |         | 4       | pF    |
| C <sub>PD</sub>       | Power Dissipation C  | Capacitance                 | $V_{DDO} = 3.465V$ |         | 23      |         | pF    |
| PD                    | (per output)         |                             | $V_{DDO} = 2.675V$ |         | 16      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resisto | or                          |                    |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Res   | istor                       |                    |         | 51      |         | kΩ    |
| R <sub>OUT</sub>      | Output Impedance     |                             |                    |         | 7       |         | Ω     |

TABLE 3A. OUTPUT ENABLE FUNCTION TABLE

|                | Banks 1, 2, 3 |                                     |  |  |  |  |
|----------------|---------------|-------------------------------------|--|--|--|--|
| Inputs Outputs |               |                                     |  |  |  |  |
| OE             | CLK_EN        | Q0-Q23                              |  |  |  |  |
| 0              | X             | Hi-Z                                |  |  |  |  |
| 1              | 0             | Disabled in logic LOW state. NOTE 1 |  |  |  |  |
| 1 (default)    | 1 (default)   | Enabled. NOTE 1                     |  |  |  |  |

NOTE 1: The clock enable and disable function is synchronous to the falling edge of the selected reference clock.

TABLE 3B. CLOCK SELECT FUNCTION TABLE

| Control Input | Clock       |             |  |  |  |
|---------------|-------------|-------------|--|--|--|
| CLK_SEL       | CLK0, nCLK0 | CLK1, nCLK1 |  |  |  |
| 0 (default)   | Selected    | De-selected |  |  |  |
| 1             | De-selected | Selected    |  |  |  |

TABLE 3C. CLOCK INPUT FUNCTION TABLE

|             | Inputs         |                | Outputs     | Input to Output Mode         | Polarity      |
|-------------|----------------|----------------|-------------|------------------------------|---------------|
| OE          | CLK0, CLK1     | nCLK0, nCLK1   | Q0 thru Q23 | input to Output Mode         | Polarity      |
| 1 (default) | 0 (default)    | 1 (default)    | LOW         | Differential to Single Ended | Non Inverting |
| 1           | 1              | 0              | HIGH        | Differential to Single Ended | Non Inverting |
| 1           | 0              | Biased; NOTE 1 | LOW         | Single Ended to Differential | Non Inverting |
| 1           | 1              | Biased; NOTE 1 | HIGH        | Single Ended to Differential | Non Inverting |
| 1           | Biased; NOTE 1 | 0              | HIGH        | Single Ended to Differential | Inverting     |
| 1           | Biased; NOTE 1 | 1              | LOW         | Single Ended to Differential | Inverting     |

NOTE 1: Please refer to the Application Information section on page 8, Figure 1, which discusses *Wiring the Differential Input to Accept Single-Ended Levels*.

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_i$  -0.5V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{O}$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance,  $\theta_{JA}$  47.9°C/W (0 lfpm)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                      | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage        |                 | 3.135   | 3.3     | 3.465   | ٧     |
| V <sub>DDO</sub> | Output Supply Voltage          |                 | 3.135   | 3.3     | 3.465   | ٧     |
| I <sub>DD</sub>  | Quiescent Power Supply Current |                 |         |         | 95      | mA    |

### Table 4B. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $T_A = 0$ °C to 70°C

| Symbol           | Parameter                      | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage        |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage          |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Quiescent Power Supply Current |                 |         |         | 95      | mA    |

### Table 4C. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter                      | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|--------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub> | Positive Supply Voltage        |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{DDO}$       | Output Supply Voltage          |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub> | Quiescent Power Supply Current |                 |         |         | 95      | mA    |

### Table 4D. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter           |                        | Test Conditions                                 | Minimum | Typical | Maximum | Units |
|-----------------|---------------------|------------------------|-------------------------------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Voltage  | CLK_SEL, CLK_EN,<br>OE |                                                 | 2       |         | 3.8     | V     |
| V <sub>IL</sub> | Input Low Voltage   | CLK_SEL, CLK_EN,<br>OE |                                                 | -0.3    |         | 0.8     | V     |
|                 | Input High Current  | CLK_EN, OE             | $V_{DD} = V_{IN} = 3.465V$                      |         |         | 5       | μΑ    |
| I <sub>IH</sub> | Input High Current  | CLK_SEL                | $V_{DD} = V_{IN} = 3.465V$                      |         |         | 150     | μΑ    |
|                 | Input Low Current   | CLK_EN, OE             | $V_{DD} = 3.465, V_{IN} = 0V$                   | -150    |         |         | μΑ    |
| I <sub>IL</sub> | Input Low Current   | CLK_SEL                | $V_{DD} = 3.465, V_{IN} = 0V$                   | -5      |         |         | μΑ    |
| V <sub>OH</sub> | Output High Voltage | )                      | $V_{DD} = V_{DDO} = 3.135V$<br>$I_{OH} = -36mA$ | 2.7     |         |         | V     |
| V <sub>OL</sub> | Output Low Voltage  |                        | $V_{DD} = V_{DDO} = 3.135V$<br>$I_{OL} = 36mA$  |         |         | 0.5     | V     |

Table 4E. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter           |                        | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|-----------------|---------------------|------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Voltage  | CLK_SEL, CLK_EN,<br>OE |                                                             | 2       |         | 3.8     | V     |
| V <sub>IL</sub> | Input Low Voltage   | CLK_SEL, CLK_EN,<br>OE |                                                             | -0.3    |         | 0.8     | V     |
|                 | Input High Current  | CLK_EN, OE             | $V_{DD} = V_{IN} = 3.465V$                                  |         |         | 5       | μΑ    |
| I'IH            | Input High Current  | CLK_SEL                | $V_{DD} = V_{IN} = 3.465V$                                  |         |         | 150     | μΑ    |
| 1               | Input Low Current   | CLK_EN, OE             | $V_{DD} = 3.465, V_{IN} = 0V$                               | -150    |         |         | μΑ    |
| I <sub>IL</sub> | Input Low Current   | CLK_SEL                | $V_{DD} = 3.465, V_{IN} = 0V$                               | -5      |         |         | μΑ    |
| V <sub>OH</sub> | Output High Voltage | )                      | $V_{DD} = 3.135V$<br>$V_{DDO} = 2.375V$<br>$I_{OH} = -27mA$ | 1.9     |         |         | V     |
| V <sub>OL</sub> | Output Low Voltage  |                        | $V_{DD} = 3.135V$<br>$V_{DDO} = 2.375V$<br>$I_{OL} = 27mA$  |         |         | 0.4     | V     |

Table 4F. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter           |                        | Test Conditions                              | Minimum | Typical | Maximum | Units |
|-----------------|---------------------|------------------------|----------------------------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Voltage  | CLK_SEL, CLK_EN,<br>OE |                                              | 2       |         | 2.9     | V     |
| V <sub>IL</sub> | Input Low Voltage   | CLK_SEL, CLK_EN,<br>OE |                                              | -0.3    |         | 0.8     | V     |
| ,               | Input High Current  | CLK_EN, OE             | $V_{DD} = V_{IN} = 2.625V$                   |         |         | 5       | μΑ    |
| I <sub>IH</sub> | Input High Current  | CLK_SEL                | $V_{DD} = V_{IN} = 2.625V$                   |         |         | 150     | μΑ    |
| ,               | Input Low Current   | CLK_EN, OE             | $V_{DD} = 2.625, V_{IN} = 0V$                | -150    |         |         | μA    |
| I <sub>IL</sub> | Imput Low Current   | CLK_SEL                | $V_{DD} = 2.625, V_{IN} = 0V$                | -5      |         |         | μΑ    |
| V <sub>OH</sub> | Output High Voltage | )                      | $V_{DD} = V_{DDO} = 2.375V$ $I_{OH} = -27mA$ | 1.9     |         |         | V     |
| V <sub>OL</sub> | Output Low Voltage  |                        | $V_{DD} = V_{DDO} = 2.375V$ $I_{OL} = 27mA$  |         |         | 0.4     | V     |

Table 4G. Differential DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                 |                       | Test Conditions                | Minimum | Typical | Maximum | Units |
|------------------|---------------------------|-----------------------|--------------------------------|---------|---------|---------|-------|
|                  |                           | nCLK0, nCLK1          | $V_{DD} = V_{IN} = 3.465V$     |         |         | 5       | μΑ    |
| I <sub>IH</sub>  | Input High Current        | CLK0, CLK1            | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150     | μΑ    |
|                  |                           | nCLK0, nCLK1          | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150    |         |         | μΑ    |
| ¹ <sub>IL</sub>  | Input Low Current         | CLK0, CLK1            | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |         | μΑ    |
| V <sub>PP</sub>  | Peak-toPeak Input Voltage |                       |                                | 0.3     |         | 1.3     | V     |
| V <sub>CMR</sub> | Common Mode Inpu          | ut Voltage: NOTE 1, 2 |                                | 0.9     |         | 2       | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 and CLK1, nCLK1 is  $V_{\tiny DD}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\mbox{\tiny IH}}$ .

Table 4H. Differential DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter                            |              | Test Conditions                | Minimum | Typical | Maximum | Units |
|------------------|--------------------------------------|--------------|--------------------------------|---------|---------|---------|-------|
|                  | Input High Current                   | nCLK0, nCLK1 | $V_{DD} = V_{IN} = 3.465V$     |         |         | 5       | μΑ    |
| I'IH             |                                      | CLK0, CLK1   | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150     | μΑ    |
| I                | Input Low Current                    | nCLK0, nCLK1 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150    |         |         | μΑ    |
|                  |                                      | CLK0, CLK1   | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |         | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage           |              |                                | 0.3     |         | 1.3     | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 |              |                                | 0.9     |         | 2       | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 and CLK1, nCLK1 is V<sub>DD+</sub> 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{_{\rm IH}}$ .

Table 41. Differential DC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                  |                       | Test Conditions                | Minimum | Typical | Maximum | Units |
|------------------|----------------------------|-----------------------|--------------------------------|---------|---------|---------|-------|
|                  | Input High Current         | nCLK0, nCLK1          | $V_{DD} = V_{IN} = 2.625V$     |         |         | 5       | μA    |
| 'ін              |                            | CLK0, CLK1            | $V_{DD} = V_{IN} = 2.625V$     |         |         | 150     | μΑ    |
|                  | Input Low Current          | nCLK0, nCLK1          | $V_{DD} = 2.625V, V_{IN} = 0V$ | -150    |         |         | μΑ    |
| <b>'</b> IL      |                            | CLK0, CLK1            | $V_{DD} = 2.625V, V_{IN} = 0V$ | -5      |         |         | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage |                       |                                | 0.3     |         | 1.3     | V     |
| V <sub>CMR</sub> | Common Mode Inpi           | ut Voltage; NOTE 1, 2 |                                | 0.9     |         | 2       | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 and CLK1, nCLK1 is  $V_{DD}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{_{\rm IH}}$ .

Table 5. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%; V_{DD} = 3.3V \pm 5\%, V_{DDO} = 2.5V \pm 5\%;$  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , TA = 0°C TO 70°C

| Symbol           | Parameter                                                                       |          | Test Conditions                                    | Minimum                      | Typical               | Maximum                      | Units |
|------------------|---------------------------------------------------------------------------------|----------|----------------------------------------------------|------------------------------|-----------------------|------------------------------|-------|
| f <sub>MAX</sub> | Maximum Output Frequency                                                        |          |                                                    |                              |                       | 250                          | MHz   |
| t <sub>PD</sub>  | Propagation Delay, N                                                            | NOTE 1   | f ≤ 200MHz                                         | 2.5                          |                       | 5                            | ns    |
| <i>t</i> jit     | Buffer Additive Phase Jitter,<br>RMS; refer to Additive Phase<br>Jitter Section |          | 155.52MHz, Integration Range:<br>12kHz - 20MHz     |                              | 0.21                  |                              | ps    |
| tsk(b)           |                                                                                 | Q[0:7]   |                                                    |                              |                       | 85                           | ps    |
|                  | Bank Skew;<br>NOTE 2, 6                                                         | Q[8:15]  | Measured on the rising edge                        |                              |                       | 180                          | ps    |
|                  |                                                                                 | Q[16:23] | of V <sub>DDO</sub> /2                             |                              |                       | 100                          | ps    |
| tsk(o)           | Output Skew; NOTE 3, 6                                                          |          | Measured on the rising edge of V <sub>DDO</sub> /2 |                              |                       | 200                          | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 4, 6                                                    |          | Measured on the rising edge of V <sub>DDO</sub> /2 |                              |                       | 900                          | ps    |
| t <sub>R</sub>   | Output Rise Time; NOTE 5                                                        |          | 30% to 70%                                         | 200                          |                       | 800                          | ps    |
| t <sub>F</sub>   | Output Fall Time; NOTE 5                                                        |          | 30% to 70%                                         | 200                          |                       | 800                          | ps    |
| odc              | Output Duty Cycle                                                               |          | f ≤ 200MHz                                         | t <sub>CYCLE</sub> /2 - 0.25 | t <sub>CYCLE</sub> /2 | t <sub>CYCLE</sub> /2 + 0.25 | %     |
|                  |                                                                                 |          | f = 200MHz                                         | 2.25                         | 2.5                   | 2.75                         | ns    |
| t <sub>EN</sub>  | Output Enable Time; NOTE 5                                                      |          | f = 10MHz                                          |                              |                       | 5                            | ns    |
| t <sub>DIS</sub> | Output Disable TIme; NOTE 5                                                     |          | f = 10MHz                                          |                              |                       | 4                            | ns    |

All parameters measured at 200MHz and  $V_{\rm pp}$ typ unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to  $V_{\text{DDO}}/2$ . NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 3: Defined as skew across banks of outputs at the same supply voltage and with equal load conditions.

NOTE 4: Defined as between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{ppo}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

### **ADDITIVE PHASE JITTER**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz

band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.





As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the

device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

# PARAMETER MEASUREMENT INFORMATION





### 3.3V OUTPUT LOAD AC TEST CIRCUIT







### 2.5V OUTPUT LOAD AC TEST CIRCUIT

DIFFERENTIAL INPUT LEVEL





### PART-TO-PART SKEW

OUTPUT SKEW





# PROPAGATION DELAY



# OUTPUT RISE/FALL TIME

# OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD

# **APPLICATION INFORMATION**

### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{_{DD}}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT

### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### CLK/nCLK INPUT:

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from CLK to ground.

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### LVCMOS OUTPUT:

All unused LVCMOS output can be left floating. There should be no trace attached.

### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{\mbox{\tiny SWING}}$  and  $V_{\mbox{\tiny CMR}}$  input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are

examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER



FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER



FIGURE 2E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE

# RELIABILITY INFORMATION

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for 48 Lead LQFP

# $\theta_{_{JA}}$ by Velocity (Linear Feet per Minute)

|                                              | 0        | 200      | 500      |
|----------------------------------------------|----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W |
| Multi-Laver PCB, JEDEC Standard Test Boards  | 47.9°C/W | 42.1°C/W | 39.4°C/W |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### **TRANSISTOR COUNT**

The transistor count for ICS8344-01 is: 1503

### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP



TABLE 7. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |                |            |         |  |  |  |
|-----------------------------------------------|----------------|------------|---------|--|--|--|
| SYMBOL                                        | BBC            |            |         |  |  |  |
| STWBOL                                        | MINIMUM        | NOMINAL    | MAXIMUM |  |  |  |
| N                                             |                | 48         |         |  |  |  |
| A                                             |                |            | 1.60    |  |  |  |
| A1                                            | 0.05           |            | 0.15    |  |  |  |
| A2                                            | 1.35           | 1.40       | 1.45    |  |  |  |
| b                                             | 0.17           | 0.22       | 0.27    |  |  |  |
| С                                             | 0.09           |            | 0.20    |  |  |  |
| D                                             | 9.00 BASIC     |            |         |  |  |  |
| D1                                            | 7.00 BASIC     |            |         |  |  |  |
| D2                                            | 5.50 Ref.      |            |         |  |  |  |
| E                                             | 9.00 BASIC     |            |         |  |  |  |
| E1                                            |                | 7.00 BASIC |         |  |  |  |
| E2                                            | 5.50 Ref.      |            |         |  |  |  |
| е                                             | 0.50 BASIC     |            |         |  |  |  |
| L                                             | 0.45 0.60 0.75 |            |         |  |  |  |
| θ                                             | 0° 7°          |            |         |  |  |  |
| ccc                                           | 0.08           |            |         |  |  |  |

Reference Document: JEDEC Publication 95, MS-026

Table 8. Ordering Information

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature |
|-------------------|--------------|--------------------------|--------------------|-------------|
| 8344AY-01         | ICS8344AY-01 | 48 Lead LQFP             | tray               | 0°C to 70°C |
| 8344AY-01T        | ICS8344AY-01 | 48 Lead LQFP             | 1000 tape & reel   | 0°C to 70°C |
| 8344AY-01LF       | ICS8344AY0IL | 48 lead "Lead-Free" LQFP | tray               | 0°C to 70°C |
| 8344AY-01LFT      | ICS8344AY0IL | 48 lead "Lead-Free" LQFP | 1000 tape & reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

| REVISION HISTORY SHEET |                                      |      |                                                                                                                               |          |  |  |  |
|------------------------|--------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| Rev                    | Rev Table Page Description of Change |      |                                                                                                                               |          |  |  |  |
| В                      | 4A                                   | 4    | Revised I <sub>DD</sub> row from 60mA Max. to 95mA Max.                                                                       |          |  |  |  |
|                        | 4D                                   | 5    | Revised Inprow from 60mA Max. to 95mA Max.                                                                                    | 8/6/01   |  |  |  |
|                        | 4G                                   | 6    | Revised Inprow from 60mA Max. to 95mA Max.                                                                                    |          |  |  |  |
| В                      | 5A                                   | 7    | Revised Note 1 and Note 4.                                                                                                    |          |  |  |  |
|                        |                                      | 8-10 | Updated Parameter Measurement Figures.                                                                                        | 12/13/01 |  |  |  |
|                        |                                      |      | Deleted Power Consideration notes.                                                                                            |          |  |  |  |
| В                      |                                      | 1    | Updated Block Diagram.                                                                                                        | 12/18/01 |  |  |  |
| В                      | 8                                    | 14   | On April 18, 2001 a typo was corrected in the Ordering Information Table.  The correction was ICS8344AY-01 from ICS8344BY-01. | 7/24/02  |  |  |  |
|                        |                                      | 1    | Features Section - added lead-free bullet.                                                                                    |          |  |  |  |
|                        |                                      | 10   | Added Recommendations for Unused Input and Output Pins.                                                                       |          |  |  |  |
| В                      |                                      | 11   | Added Differential Clock Input Interface.                                                                                     | 10/26/06 |  |  |  |
|                        |                                      | 14   | Ordering Information Table - added lead-free part number, marking and note. Updated datasheet format.                         |          |  |  |  |
| В                      | ЗА                                   | 3    | Output Enable Function Table - updated table.                                                                                 | 5/10/07  |  |  |  |
|                        |                                      | 1    | Added Pullup and Pulldown to Block Diagram.                                                                                   |          |  |  |  |
|                        |                                      | 1    | Features Section - added Additive Phase Jitter bullet.                                                                        |          |  |  |  |
|                        |                                      | 2    | Pin Characteristics Table - add C <sub>PD</sub> specs.                                                                        |          |  |  |  |
| C                      | T3A - T3C                            | 3    | Function Tables - added <i>default</i> to conditions.                                                                         | 9/8/08   |  |  |  |
|                        | 5                                    | 7    | AC Characteristics Table - added Additive Phase Jitter row.                                                                   | 0,0,00   |  |  |  |
|                        |                                      | 8    | Added Additive Phase Jitter Plot.                                                                                             |          |  |  |  |
|                        | 8                                    | 15   | Ordering Information Table - removed ICS prefix from part/order number column.                                                |          |  |  |  |
| С                      | T2                                   | 2    | In C <sub>IN</sub> row, replaced CLK-SEL with CLK_SEL.                                                                        | 9/9/08   |  |  |  |

# Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

### For Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

### For Tech Support

netcom@idt.com +480-763-2056

### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800-345-7015 (inside USA) +408-284-8200 (outside USA)

