Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### GENERAL DESCRIPTION The 8344I is a low voltage, low skew fanout buffer and a member of the family of High Performance Clock Solutions from IDT. The 8344I has two selectable clock inputs. The CLK0, nCLK0 and CLK1, nCLK1 pairs can accept most standard differential input levels. The 8344I is designed to translate any differential signal levels to LVCMOS/LVTTL levels. The low impedance LVCMOS/LVTTL outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased to 48 by utilizing the ability of the outputs to drive two series terminated lines. Redundant clock applications can make use of the dual clock input. The dual clock inputs also facilitate board level testing. 8344I is characterized at full 3.3V, full 2.5V and mixed 3.3V input and 2.5V output operating supply modes. Guaranteed output and part-to-part skew characteristics make the 8344l ideal for those clock distribution applications demanding well defined performance and repeatability. ### **FEATURES** - Twenty-four LVCMOS/LVTTL outputs, $7\Omega$ typical output impedance - Two selectable differential clock input pairs for redundant clock applications - CLKx, nCLKx pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - · Maximum output frequency: 100MHz - Translates any single-ended input signal to LVCMOS/LVTTL with resistor bias on nCLK input - Multiple output enable pins for disabling unused outputs in reduced fanout applications - Output skew: 275ps (maximum) - Part-to-part skew: 600ps (maximum) - Bank skew: 150ps (maximum) - Supply modes: Core/Output 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package ## **BLOCK DIAGRAM** ## PIN ASSIGNMENT TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | уре | Description | |---------------------------------|------------------------------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------| | 1, 2, 5, 6<br>7, 8, 11, 12 | Q16, Q17, Q18, Q19<br>Q20, Q21, Q22, Q23 | Output | | Single-ended LVCMOS/LVTTL outputs.<br>$7\Omega$ typical output impedance. | | 3, 9, 28,<br>34, 39, 45 | V <sub>DDO</sub> | Power | | Output supply pins. | | 4, 10, 14,18,<br>27, 33, 40, 46 | GND | Power | | Power supply ground. | | 13 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1 inputs. When LOW, selects CLK0, nCLK0. LVTTL / LVCMOS interface levels. | | 15, 19 | V <sub>DD</sub> | Power | | Positive supply pins. | | 16 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 17 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 20 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 21 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 22 | OE3 | Input | Pullup | Output enable. Controls enabling and disabling of outputs Q16 through Q23. LVCMOS/LVTTL interface levels. | | 23 | OE2 | Input | Pullup | Output enable. Controls enabling and disabling of outputs Q8 through Q15. LVCMOS/LVTTL interface levels. | | 24 | OE1 | Input | Pullup | Output enable. Controls enabling and disabling of outputs Q0 through Q7. LVCMOS/LVTTL interface levels. | | 25, 26, 29, 30 | Q0, Q1, Q2, Q3 | Output | | Single-ended LVCMOS/LVTTL outputs. | | 31, 32, 35, 36 | Q4, Q5, Q6, Q7 | Jaipat | | $7\Omega$ typical output impedance. | | 37, 38, 41, 42 | Q8, Q9, Q10, Q11 | Output | | Single-ended LVCMOS/LVTTL outputs. | | 43, 44, 47, 48 | Q12, Q13, Q14, Q15 | ' | | $7\Omega$ typical output impedance. | NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | | 20 | pF | | R | Input Pullup Resistor | | | 51 | | kΩ | | R | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>out</sub> | Output Impedance | | | 7 | | Ω | ### TABLE 3A. OUTPUT ENABLE FUNCTION TABLE | Bank 1 | | Bank 2 | | Bank 3 | | | |--------|---------|--------|---------|--------|---------|--| | Input | Output | Input | Output | Input | Output | | | OE1 | Q0-Q7 | OE2 | Q8-Q15 | OE3 | Q16-Q23 | | | 0 | Hi-Z | 0 | Hi-Z | 0 | Hi-Z | | | 1 | Enabled | 1 | Enabled | 1 | Enabled | | ### TABLE 3B. CLOCK SELECT FUNCTION TABLE | Control Input | Clock | | | |---------------|-------------|-------------|--| | CLK_SEL | CLK0, nCLK0 | CLK1, nCLK1 | | | 0 | Selected | De-selected | | | 1 | De-selected | Selected | | ### TABLE 3C. CLOCK INPUTS FUNCTION TABLE | | Inputs | | Outputs | Innuit to Output Made | Delevity | |---------------|----------------|----------------|-------------|------------------------------|---------------| | OE1, OE2, OE3 | CLK | nCLK | Q0 thru Q23 | Input to Output Mode | Polarity | | 1 | 0 | 1 | LOW | Differential to Single Ended | Non Inverting | | 1 | 1 | 0 | HIGH | Differential to Single Ended | Non Inverting | | 1 | 0 | Biased; NOTE 1 | LOW | Single Ended to Differential | Non Inverting | | 1 | 1 | Biased; NOTE 1 | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | 0 | HIGH | Single Ended to Differential | Inverting | | 1 | Biased; NOTE 1 | 1 | LOW | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section on page 13, Figure 8, which discusses wiring the differential input to accept single ended levels. ### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{_{DD}}$ -0.5 V to $V_{_{DD}}$ + 0.5 V Outputs, $V_{o}$ -0.5V to $V_{doo}$ + 0.5V Package Thermal Impedance, θ 47.9°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Quiescent Power Supply Current | | | | 95 | mA | Table 4B. Power Supply DC Characteristics, $V_{dd} = 3.3V \pm 5\%$ , $V_{dd} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Quiescent Power Supply Current | | | | 95 | mA | Table 4C. Power Supply DC Characteristics, $V_{_{DD}} = V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Quiescent Power Supply Current | | | | 95 | mA | Table 4D. LVCMOS DC Characteristics, $V_{_{DD}} = V_{_{DDO}} = 3.3V \pm 5\%$ , Ta = -40°C to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------|---------------------------|----------------------------------------------------------|---------|---------|---------|-------| | V | Input High Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | 2 | | 3.8 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | -0.3 | | 0.8 | V | | [ | Input High Current | OE1, OE2, OE3 | $V_{_{DD}} = V_{_{IN}} = 3.465V$ | | | 5 | μA | | I <sub>IH</sub> | Input High Current | CLK_SEL | $V_{_{DD}} = V_{_{IN}} = 3.465V$ | | | 150 | μΑ | | ı | Input Low Current | OE1, OE2, OE3 | $V_{_{DD}} = 3.465, V_{_{IN}} = 0V$ | -150 | | | μA | | l' <sub>IL</sub> | Imput Low Current | CLK_SEL | $V_{_{DD}} = 3.465, V_{_{IN}} = 0V$ | -5 | | | μΑ | | V <sub>OH</sub> | Output High Voltage | | $V_{_{DD}} = V_{_{DDO}} = 3.135V$<br>$I_{_{OH}} = -36mA$ | 2.6 | | | V | | V <sub>oL</sub> | Output Low Voltage | | $V_{DD} = V_{DDO} = 3.135V$<br>$I_{OL} = 36mA$ | | | 0.6 | V | ## Table 4E. LVCMOS DC Characteristics, $V_{_{DD}}$ = 3.3V±5%, $V_{_{DDO}}$ = 2.5V±5%, Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|---------------------|---------------------------|--------------------------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | 2 | | 3.8 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | -0.3 | | 0.8 | V | | | Input High Current | OE1, OE2, OE3 | $V_{_{DD}} = V_{_{IN}} = 3.465V$ | | | 5 | μΑ | | 'ін | Imput High Current | CLK_SEL | $V_{_{DD}} = V_{_{IN}} = 3.465V$ | | | 150 | μA | | | Input Low Current | OE1, OE2, OE3 | $V_{_{DD}} = 3.465, V_{_{IN}} = 0V$ | -150 | | | μΑ | | 'IL | Imput Low Current | CLK_SEL | $V_{_{DD}} = 3.465, V_{_{IN}} = 0$ | -5 | | | μΑ | | V <sub>OH</sub> | Output High Voltage | | $V_{DD} = 3.135V,$<br>$V_{DDO} = 2.375V$<br>$I_{OH} = -27mA$ | 2 | | | ٧ | | V <sub>oL</sub> | Output Low Voltage | | $V_{DD} = 3.135V,$ $V_{DD} = 2.365V$ $I_{DL} = 27mA$ | | | 0.63 | V | ## Table 4F. LVCMOS DC Characteristics, $V_{_{DD}} = V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|---------------------|----------------------------------|----------------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | 2 | | 2.9 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_SEL,<br>OE1, OE2, OE3 | | -0.3 | | 0.8 | V | | Input High Current | OE1, OE2, OE3 | $V_{_{DD}} = V_{_{IN}} = 2.625V$ | | | 5 | μA | | | 'ін | Input High Current | CLK_SEL | $V_{_{DD}} = V_{_{IN}} = 2.625V$ | | | 150 | μA | | | Input Low Current | OE1, OE2, OE3 | $V_{_{DD}} = 2.625, V_{_{IN}} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Input Low Current | CLK_SEL | $V_{_{DD}} = 2.625, V_{_{IN}} = 0V$ | -5 | | | μA | | V <sub>OH</sub> | Output High Voltage | | $V_{_{DD}} = VDDO = 2.375V$<br>$I_{_{OH}} = -27mA$ | 2 | | | V | | V <sub>oL</sub> | Output Low Voltage | | $V_{DD} = VDDO = 2.375V$ $I_{OL} = 27mA$ | | | 0.6 | V | Table 4G. Differential DC Characteristics, TA = -40°C TO 85°C | Symbol | Parameter | Parameter | | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|--|-----------|---------|------------------------|-------| | | Input High Current | nCLK0, nCLK1 | | | | 5 | μA | | IH | Input High Current | CLK0, CLK1 | | | | 150 | μA | | | Input Low Current | nCLK0, nCLK1 | | -150 | | | μA | | IL | | CLK0, CLK1 | | -5 | | | μA | | V | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu | it Voltage; NOTE 1, 2 | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is V<sub>pp</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $V_{_{\rm II}}$ . **Table 5A. AC Characteristics,** $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Maximum Output Frequency | | | | 100 | MHz | | tp <sub>LH</sub> | Propagation Delay,<br>Low to High; NOTE 1 | f ≤ 100MHz | 2.6 | | 4.3 | ns | | tp <sub>HL</sub> | Propagation Delay,<br>High to Low; NOTE 1 | f ≤ 100MHz | 2.4 | | 4.3 | ns | | tsk(b) | Bank Skew; NOTE 2, 6 | | | | 150 | ps | | tsk(o) | Output Skew; NOTE 3, 6 | | | | 275 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 6 | | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 5 | 30% to 70% | 300 | | 1700 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 5 | 30% to 70% | 300 | | 1400 | ps | | odc | Output Duty Cycle | | 40% | | 60% | % | | t <sub>en</sub> | Output Enable Time; NOTE 5 | f = 66.7MHz | | | 5 | ns | | t | Output Disable TIme; NOTE 5 | f = 66.7MHz | | | 4 | ns | All parameters measured at 100MHz unless noted otherwise. NOTE 1: Measured from the diffferential input crossing point to $V_{\tiny DDO}/2$ . NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDD</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{\text{mod}}/2$ . NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. **Table 5B. AC Characteristics,** $V_{_{DD}} = 3.3V \pm 5\%, V_{_{DDO}} = 2.5V \pm 5\%, Ta = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Maximum Output Frequency | | | | 100 | MHz | | tp <sub>LH</sub> | Propagation Delay,<br>Low to High; NOTE 1 | f ≤ 100MHz | 2.6 | | 4.5 | ns | | tp <sub>HL</sub> | Propagation Delay,<br>High to Low; NOTE 1 | f ≤ 100MHz | 2.6 | | 4.5 | ns | | tsk(b) | Bank Skew; NOTE 2, 6 | | | | 150 | ps | | tsk(o) | Output Skew; NOTE 3, 6 | | | | 275 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 6 | | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 5 | 30% to 70% | 300 | | 1700 | ps | | t | Output Fall Time; NOTE 5 | 30% to 70% | 300 | | 1400 | ps | | odc | Output Duty Cycle | | 40% | | 60% | % | | t | Output Enable Time; NOTE 5 | f = 66.7MHz | | | 6 | ns | | t | Output Disable TIme; NOTE 5 | f = 66.7MHz | | | 6 | ns | All parameters measured at 100MHz unless noted otherwise. NOTE 1: Measured from the diffferential input crossing point to $V_{_{\rm DDO}}/2$ . NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDD</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{nnn}/2$ . NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. Table 5C. AC Characteristics, $V_{_{DD}} = V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Maximum Output Frequency | | | | 100 | MHz | | tp <sub>LH</sub> | Propagation Delay,<br>Low to High; NOTE 1 | f ≤ 100MHz | 2.7 | | 4.3 | ns | | tp <sub>HL</sub> | Propagation Delay,<br>High to Low; NOTE 1 | f ≤ 100MHz | 2.7 | | 4.3 | ns | | tsk(b) | Bank Skew; NOTE 2, 6 | | | | 150 | ps | | tsk(o) | Output Skew; NOTE 3, 6 | | | | 275 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 6 | | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 5 | 30% to 70% | 300 | | 1700 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 5 | 30% to 70% | 300 | | 1400 | ps | | odc | Output Duty Cycle | | 40% | | 60% | % | | t <sub>en</sub> | Output Enable Time; NOTE 5 | f = 66.7MHz | | | 6 | ns | | t | Output Disable TIme; NOTE 5 | f = 66.7MHz | | | 6 | ns | For NOTES, please see Table 5B above. # PARAMETER MEASUREMENT INFORMATION ### 3.3V OUTPUT LOAD AC TEST CIRCUIT ### 3.3V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT ### 2.5V OUTPUT LOAD AC TEST CIRCUIT ### DIFFERENTIAL INPUT LEVEL ### PART-TO-PART SKEW ### **OUTPUT SKEW** ## PROPAGATION DELAY ## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ## OUTPUT RISE/FALL TIME ## **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT ### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS ### INPUTS: ### **CLK/nCLK INPUTS** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. ### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ## OUTPUTS: ### **LVCMOS OUTPUTS** All unused LVCMOS output can be left floating. There should be no trace attached. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE # **RELIABILITY INFORMATION** # Table 6. $\theta_{_{JA}} \text{vs. Air Flow Table for 48 Lead LQFP}$ ## $\theta_{\mbox{\tiny JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ### **TRANSISTOR COUNT** The transistor count for 8344l is: 1,449 ### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 7. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|----------------|---------|---------|--|--|--| | SYMBOL | BBC | | | | | | | STWIBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | N | 48 | | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.17 0.22 0.27 | | | | | | | С | 0.09 0.20 | | | | | | | D | 9.00 BASIC | | | | | | | D1 | 7.00 BASIC | | | | | | | D2 | 5.50 Ref. | | | | | | | E | 9.00 BASIC | | | | | | | E1 | 7.00 BASIC | | | | | | | E2 | 5.50 Ref. | | | | | | | е | 0.50 BASIC | | | | | | | L | 0.45 0.60 0.75 | | | | | | | θ | 0° 7° | | | | | | | ccc | 0.08 | | | | | | Reference Document: JEDEC Publication 95, MS-026 ### Table 8. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | 8344BYILF | ICS8344BYILF | 48 lead "Lead-Free" LQFP | tray | -40°C to 85°C | | 8344BYILFT | ICS8344BYILF | 48 lead "Lead-Free" LQFP | reel | -40°C to 85°C | | REVISION HISTORY SHEET | | | | | | | |------------------------|--------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Rev | Rev Table Page Description of Change | | | | | | | В | | 1<br>10<br>11<br>14 | Features Section - added lead-free bullet. Pin Characteristics Table - changed C <sub>N</sub> 4pF max. to 4pF typical. Added Recommendations for Unused Input and Output Pins. Added Differential Clock Input Interface. Ordering Information Table - added lead-free part number, marking and note. Updated format throughout the datasheet. | 5/23/07 | | | | В | T8 | 14 | Ordering Information - removed leaded devices - PDN CQ-13-02 expired Updated Datasheet format | 11/4/14 | | | | В | T8 | 1<br>14 | Removed HiPerClockS from the general description. Ordering Information - removed ICS from the Part/Order Number. Removed LF note below the table. Updated datasheet header and footer. | 12/14/15 | | | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales **Tech Support** www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Copyright ©2015 Integrated Device Technology, Inc. All rights reserved.