# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## **ICS83PN161I**

## Programmable FemtoClock<sup>®</sup> NG Differential-to-3.3V, 2.5V LVPECL Synthesizer

#### **DATA SHEET**

## **General Description**

The ICS83PN161i is LVPECL output synthesizer designed for converting forward-error correction (FEC) clock frequencies in 10 GB Ethernet LAN/WAN transport applications. The device is optimized for an input frequency of 156.25MHz and supports four FEC rate conversions: 33/32, 255/237, 255/238 and 235/236. The conversion rate is pin-selectable and one of four rates are supported at a time. In the default configuration, an input clock of 156.25MHz is converted to an output clock of 168.8294492MHz (255/236).

The device uses IDT's fourth Generation of FemtoClock® NG technology to deliver low phase noise clocks combined with a low power consumption. The RMS phase jitter at 168.8294492MHz output frequency is 0.533ps (12kHz-20MHz integration range).

#### Features

- Fourth Generation FemtoClock<sup>®</sup> Next Generation (NG) technology
- Footprint compatible with 5mm x 7mm differential oscillators
- 10 Gb Ethernet LAN/WAN FEC clock converter
- Supports 33/32, 255/237, 255/238, 255/236 rate conversions
- Optimized for an input clock frequency of 156.25MHz
- One differential LVPECL output pair
- CLK, nCLK input pair can accept the following levels: HCSL, LVDS, LVPECL, LVHSTL and SSTL
- Output frequency range: 161.1328125MHz 168.8294492MHz
- VCO range: 2.0GHz 2.5GHz
- Cycle-to-cycle jitter: 18ps (typical)
- RMS phase jitter, 12kHz 20MHz: 0.533ps (typical)
- Full 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature

Pin Assignment

• Available in lead-free (RoHS 6) package



#### **Frequency Select Table**

## **Block Diagram**



**FSELO** 

8 Vcc

7 nQ

6**]**Q

님

OEL

VEE D3

<u></u>

ICS83PN161I 10-Lead VFQFN 5mm x 7mm x 1mm package body K Package

**Top View** 

Reserved 12

| Number | Name            | Т       | уре                 | Description                                                                                                                                                  |  |
|--------|-----------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1      | OE              | Input   | Pullup              | Output enable. External pullup required for normal operation.<br>LVCMOS/LVTTL interface levels.                                                              |  |
| 2      | Reserved        | Reserve |                     | Reserved pin. Do not connect.                                                                                                                                |  |
| 3      | V <sub>EE</sub> | Power   |                     | Negative supply pin.                                                                                                                                         |  |
| 4      | nCLK            | Input   | Pullup/<br>Pulldown | Inverting differential clock input. $V_{CC}/2$ default when left floating                                                                                    |  |
| 5      | CLK             | Input   | Pulldown            | Non-inverting differential clock input.                                                                                                                      |  |
| 6, 7   | Q, nQ           | Output  |                     | Differential output pair. LVPECL interface levels.                                                                                                           |  |
| 8      | V <sub>CC</sub> | Power   |                     | Power supply pin.                                                                                                                                            |  |
| 9      | FSEL0           | Input   | Pullup              | Feedback control inputs. Sets the output divider value to one of four values.<br>LVCMOS/LVTTL interface levels. See <i>Frequency Select Table</i> on page 1. |  |
| 10     | FSEL1           | Input   | Pullup              | Feedback control inputs. Sets the output divider value to one of four values.<br>LVCMOS/LVTTL interface levels. See <i>Frequency Select Table</i> on page 1. |  |

### Table 1. Pin Descriptions

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 3.5     |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Table**

#### Table 3. P, M, N Divider Function Table

| FSEL[1:0]     | P Divider | M Divider    | N Divider | Input Frequency (MHz) | Output Frequency (MHz) |
|---------------|-----------|--------------|-----------|-----------------------|------------------------|
| 0 0           | ÷2        | ÷28.87500000 | ÷14       | 156.25                | 161.1328125            |
| 0 1           | ÷2        | ÷30.12658228 | ÷14       | 156.25                | 168.1170886            |
| 10            | ÷2        | ÷25.71428571 | ÷12       | 156.25                | 167.4107143            |
| 1 1 (default) | ÷2        | ÷25.93220339 | ÷12       | 156.25                | 168.8294492            |

## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>          | 3.63V                           |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub>                  |                                 |
| Continuous Current                       | 50mA                            |
| Surge Current                            | 100mA                           |
| Package Thermal Impedance, $\theta_{JA}$ | 39.2°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

## **DC Electrical Characteristics**

#### Table 4A. Power Supply DC Characteristics, V\_{CC} = 3.3V $\pm$ 5%, V\_{EE} = 0V, T\_A = -40^{\circ}C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub> | Power Supply Current |                 |         |         | 189     | mA    |

#### Table 4B. Power Supply DC Characteristics, V\_{CC} = 2.5V $\pm$ 5%, V\_{EE} = 0V, T\_A = -40^{\circ}C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub> | Power Supply Current |                 |         |         | 182     | mA    |

#### Table 4C. LVCMOS/LVTTL DC Characteristics, V<sub>CC</sub> = $3.3V \pm 5\%$ or $2.5V \pm 5\%$ , V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to $85^{\circ}$ C

| Symbol          | Parameter              |           | Test Conditions                                 | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------|-----------|-------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage     |           | $V_{CC} = 3.465V$                               | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| VIH             | /IH Input High Voltage |           | V <sub>CC</sub> = 2.625V                        | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               | Input Low Voltago      |           | V <sub>CC</sub> = 3.465V                        | -0.3    |         | 0.8                   | V     |
| ۷IL             | Input Low Voltage      |           | V <sub>CC</sub> = 2.625V                        | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current     | FSEL[1:0] | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$ |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current      | FSEL[1:0] | $V_{CC}$ = 3.465V or 2.625V, $V_{IN}$ = 0V      | -150    |         |                       | μA    |

|                  |                           |           |                                                             |                 |         |                        | i -   |
|------------------|---------------------------|-----------|-------------------------------------------------------------|-----------------|---------|------------------------|-------|
| Symbol           | Parameter                 |           | Test Conditions                                             | Minimum         | Typical | Maximum                | Units |
| I <sub>IH</sub>  | Input High Current        | CLK, nCLK | $V_{CC} = V_{IN} = 3.465V \text{ or } 2.625V$               |                 |         | 150                    | μA    |
| l                |                           | CLK       | V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> = 3.465V or 2.625V | -5              |         |                        | μΑ    |
| 11               | Input Low Gunenit         | nCLK      | V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> = 3.465V or 2.625V | -150            |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Voltage      |           |                                                             | 0.15            |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage | e; NOTE 1 |                                                             | V <sub>EE</sub> |         | V <sub>CC</sub> – 0.85 | V     |

#### Table 4D. Differential DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

NOTE 1: Common mode input voltage is defined as the crossing point.

#### Table 4E. LVPECL DC Characteristics, V\_{CC} = 3.3V $\pm$ 5% or 2.5V $\pm$ 5%, V\_{EE} = 0V, T\_A = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CC</sub> – 1.4 |         | V <sub>CC</sub> – 0.8 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CC</sub> – 2.0 |         | V <sub>CC</sub> – 1.6 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs termination with 50  $\!\Omega$  to V\_{CC} – 2V.

## **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{cc}$  = 3.3V ± 5%,  $V_{EE}$  = 0V,  $T_A$  = -40°C to 85°C

| Symbol                          | Parameter                            | Test Conditions                                     | Minimum     | Typical | Maximum     | Units |
|---------------------------------|--------------------------------------|-----------------------------------------------------|-------------|---------|-------------|-------|
| f <sub>MAX</sub>                | Output Frequency                     |                                                     | 161.1328125 |         | 168.8294492 | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1        |                                                     |             | 18      | 30          | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Random);<br>NOTE 2 | 161.1328125MHz, Integration Range:<br>12kHz – 20MHz |             | 0.533   | 0.69        | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                          | 150         |         | 450         | ps    |
| odc                             | Output Duty Cycle                    |                                                     | 49          |         | 51          | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Refer to the Phase Noise plot.

#### Table 5B. AC Characteristics, $V_{cc} = 2.5V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol                          | Parameter                            | Test Conditions                                     | Minimum     | Typical | Maximum     | Units |
|---------------------------------|--------------------------------------|-----------------------------------------------------|-------------|---------|-------------|-------|
| f <sub>MAX</sub>                | Output Frequency                     |                                                     | 161.1328125 |         | 168.8294492 | MHz   |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1        |                                                     |             | 18      | 30          | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Random);<br>NOTE 2 | 161.1328125MHz, Integration Range:<br>12kHz – 20MHz |             | 0.533   | 0.69        | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                          | 100         |         | 500         | ps    |
| odc                             | Output Duty Cycle                    |                                                     | 49          |         | 51          | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Refer to the Phase Noise plot.

**Noise Power** 

## Typical Phase Noise at 161.1328125MHz



Offset Frequency (Hz)

#### **Parameter Measurement Information**



3.3V LVPECL Output Load AC Test Circuit



**Differential Input Level** 



Cycle-to-Cycle Jitter



2.5V LVPECL Output Load AC Test Circuit



Output Duty Cycle/Pulse Width/Period



**RMS Phase Jitter** 

#### Parameter Measurement Information, continued



**Output Rise/Fall Time** 

## **Application Information**

#### Wiring the Differential Input to Accept Single-Ended Levels

*Figure 1* shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_{REF} = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_{REF}$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_{REF}$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>CC</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

#### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 2A to 2E* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult



Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2E. CLK/nCLK Input Driven by a 2.5V SSTL Driver

with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.







Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver

## VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 3*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 3. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale

#### **Recommendations for Unused Input Pins**

#### Inputs:

#### **LVCMOS Control Pins**

For the control pins that have internal pullups; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible signals. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 





Figure 4A. 3.3V LVPECL Output Termination



Figure 4B. 3.3V LVPECL Output Termination

#### **Termination for 2.5V LVPECL Outputs**

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>CC</sub> – 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> – 2V is very close to ground



Figure 5A. 2.5V LVPECL Driver Termination Example



Figure 5C. 2.5V LVPECL Driver Termination Example

level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



Figure 5B. 2.5V LVPECL Driver Termination Example

#### Schematic Example

*Figure 6* shows an example of ICS83PN161I application schematic. In this example, the device is operated at  $V_{CC}$  = 3.3V. The input is driven by either a 3.3V LVPECL or LVDS driver. Two examples of LVPECL termination are shown in this schematic. Additional

termination approaches are shown in the *LVPECL Termination Application NOTE.* The decoupling capacitors should be located as close as possible to the power pin.



Figure 6. ICS83PN161I Schematic Example

#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS83PN161I. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS83PN161I is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 189mA = 654.885mW
- Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair

Total Power\_MAX (3.3V, with all outputs switching) = 654.885mW + 32mW = 686.68mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 39.2°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.687W * 39.2^{\circ}C/W = 111.9^{\circ}C$ . This is well below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 10 Lead VFQFN, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |
|---------------------------------------------|----------|
| Meters per Second                           | 0        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 39.2°C/W |

#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

The LVPECL output driver circuit and termination are shown in Figure 7.



Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>CC</sub> – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 0.8V$ ( $V_{CC\_MAX} - V_{OH\_MAX}$ ) = 0.8V
- For logic low,  $V_{OUT} = V_{OL_MAX} = V_{CC_MAX} 1.6V$  $(V_{CC_MAX} - V_{OL_MAX}) = 1.6V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.8V)/50\Omega] * 0.8V = 19.2mW$ 

 $Pd_{L} = [(V_{OL_{MAX}} - (V_{CC_{MAX}} - 2V))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CC_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CC_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.6V)/50\Omega] * 1.6V = 12.8mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32mW

## **Reliability Information**

Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 10 Lead VFQFN

| θ <sub>JA</sub> vs. Air Flow                |          |  |  |  |
|---------------------------------------------|----------|--|--|--|
| Meters per Second                           | 0        |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 39.2°C/W |  |  |  |

#### **Transistor Count**

The transistor count for ICS83PN1611 is: 42,520

#### Package Outline Package Outline - K Suffix for 10-Lead VFQFN



## Package Outline, continued

Package Outline - K Suffix for 10-Lead VFQFN

|             |                                                                        |                                      |              |            | DIMENSION |           |           |                                                                                 |        |
|-------------|------------------------------------------------------------------------|--------------------------------------|--------------|------------|-----------|-----------|-----------|---------------------------------------------------------------------------------|--------|
|             | Т                                                                      |                                      | = of form at | ND POSITIO |           |           |           |                                                                                 |        |
| aaa         | 0                                                                      | 15                                   |              |            | •         |           |           |                                                                                 |        |
| bbb         | 0                                                                      | 10                                   |              |            |           |           |           |                                                                                 |        |
| 000         | 0                                                                      | 10                                   |              |            |           |           |           |                                                                                 |        |
|             | 0                                                                      | . 10                                 |              |            |           |           |           |                                                                                 |        |
|             |                                                                        |                                      |              | COMMON     | DIMENSION |           |           |                                                                                 |        |
|             | SYMBOL                                                                 |                                      |              |            | V :       | Very thin |           |                                                                                 |        |
|             | 0111202                                                                |                                      | MIN          |            | NOM       |           |           | MAX                                                                             |        |
|             | A                                                                      |                                      | 0.80         |            | 0.90      |           |           | 1.00                                                                            |        |
|             | A1                                                                     |                                      | 0.00         |            | 0.02      |           |           | 0.05                                                                            |        |
|             | NOTES                                                                  |                                      | 1, 2         |            |           | 1, 2      |           | 1, 2                                                                            |        |
|             |                                                                        |                                      |              | Summar     | v Table   |           |           |                                                                                 |        |
| Le          | ead                                                                    |                                      | Lead         | E          | Body      | Very Ver  | ry Thin   |                                                                                 |        |
| Pit ch (e   | e1 & e2)                                                               |                                      | Count        |            | Size      | Varia     | tion      | Pin #1 II                                                                       | 2      |
| 1.00/       | / 2.54                                                                 |                                      | 10           | 5.00       | 0X7.00    | VNJ       | R-1       | R0.30                                                                           |        |
|             |                                                                        |                                      |              | •          |           |           |           |                                                                                 |        |
|             |                                                                        |                                      |              |            |           |           |           |                                                                                 |        |
|             |                                                                        |                                      |              |            |           |           |           |                                                                                 |        |
| OR REVISION | UPDATE PLE                                                             | ASE REFE                             | R TO HISTOR  | TY OF CHAN | GES.      |           | DWG. NO : | PKGML00305                                                                      |        |
| OR REVISION | UPDATE PLE                                                             | FASE REFE                            | ER TO HISTOR | Y OF CHAN  | GES.      |           | DWG. NO : | PKGML00305                                                                      |        |
| OR REVISION |                                                                        | TASE REFE                            | ER TO HISTOR | Y OF CHAN  | GES.      |           | DWG. NO : | PKGML00305<br>MLP QUAD                                                          |        |
| OR REVISION | UPDATE PLE<br>ORIGINAT<br>ENGINEERING M                                | TOR<br>IANAGER                       |              | Y OF CHAN  | GES.      |           | DWG. NO : | PKGML00305<br>MLP QUAD<br>PACKAGE OUTL<br>5.00x7.00 MLPQ 10                     | NE<br> |
| OR REVISION | UPDATE PLE<br>ORIGINAT<br>ENGINEERING M<br>TOOLING MA<br>TEOH. SALES M | TOR<br>MANAGER<br>MANAGER<br>MANAGER |              | Y OF CHAN  | GES.      |           | DWG. NO : | PKGML00305<br>MLP QUAD<br>PACKAGE OUTL<br>5.00x7.00 MLPQ 10<br>1.00/ 2.54 Pitch | NE     |

## Package Outline, continued

Package Outline - K Suffix for 10-Lead VFQFN

| NOTE                      | 2                                                                                     |                                                                      |                                                                        |                                            |
|---------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------|
| 1. Dir                    | mensioning and toler                                                                  | ancing conform to                                                    | ASME Y14.5M-1994.                                                      |                                            |
| 2. AI                     | I dimensions are in                                                                   | millimeters, angles                                                  | are in degrees(°).                                                     |                                            |
| 3. N                      | is the total number                                                                   | of terminals.                                                        |                                                                        |                                            |
|                           | ne location of the t<br>conforms to JEDEC p                                           | erminal #1 identifier<br>oublication 95 SPP-0                        | r and terminal number<br>002.                                          | ing convention                             |
| 5. NE                     | D and NE refer to t                                                                   | he number of termi                                                   | nals on each D and E                                                   | side respectively.                         |
| 6. NJ                     | IR refers to NON JE                                                                   | EDEC REGISTERED                                                      |                                                                        |                                            |
| ZT. Din<br>ar<br>or<br>in | mension b applies to<br>nd 0.30mm from the<br>n the other end of<br>that radius area. | o metallized termina<br>terminal tip. If the<br>the terminal, the di | al and is measured be<br>terminal has the opti<br>mension b should not | tween 0.10mm<br>onal radius<br>be measured |
| 8.00                      | planarity applies to                                                                  | the terminals and                                                    | all other bottom surf                                                  | ace met allization.                        |
| 9. Dr                     | awing shown are fo                                                                    | r illustration only.                                                 |                                                                        |                                            |
| ₹                         |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        | 2                                          |
|                           |                                                                                       |                                                                      |                                                                        | 7                                          |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
| FOR REVISIO               | N UPDATE PLEASE REFE                                                                  | R TO HISTORY OF CHAN                                                 | IGES.                                                                  |                                            |
|                           |                                                                                       |                                                                      |                                                                        |                                            |
|                           | ORIGINATOR                                                                            | ZAHRUL                                                               |                                                                        | DWG, NO : PKGML00305                       |
| DRAFT                     |                                                                                       |                                                                      |                                                                        |                                            |
| 1                         | ENGINEERING MANAGER                                                                   |                                                                      |                                                                        |                                            |
|                           | TOOLING MANAGER                                                                       | ARAVEN                                                               |                                                                        | 5.00x7.00 MLPQ 10LD                        |
|                           | TECH. SALES MANAGER                                                                   | KANDA                                                                | -                                                                      |                                            |
|                           | DATE                                                                                  | 2007- APR- 18                                                        |                                                                        | PAGE: 3 of 4                               |

Г

### Package Outline, continued

Package Outline - K Suffix for 10-Lead VFQFN

| Syn,        | lation                     | VNJR-1           |          |           |          |          |  |         |               | Note      |
|-------------|----------------------------|------------------|----------|-----------|----------|----------|--|---------|---------------|-----------|
| DI          | <u>~0/ </u><br>BSC         | 5.00             |          |           |          |          |  |         |               |           |
| EI          | BSC                        | 7.00             |          |           |          |          |  |         |               |           |
| b1          | MIN                        | 0.35             |          |           |          |          |  |         |               |           |
|             | NOM                        | 0.40             |          |           |          |          |  |         |               |           |
|             | MAX                        | 0.45             |          |           |          |          |  |         |               |           |
|             | MIN                        | 1.35             |          |           |          |          |  |         |               |           |
| b2          | NOM                        | 1.40             |          |           |          |          |  |         |               |           |
|             | MAX                        | 1.45             |          |           |          |          |  |         |               |           |
|             | MIN                        | 1.55             |          |           |          |          |  |         |               |           |
| D2          | NOM                        | 1.70             |          |           |          |          |  |         |               |           |
|             | MAX                        | 1.80             |          |           |          |          |  |         |               |           |
|             | MIN                        | 3.55             |          |           |          |          |  |         |               |           |
| E2          | NOM                        | 3.70             |          |           |          |          |  |         |               |           |
|             | MAX                        | 3.80             |          |           |          |          |  |         |               |           |
|             | MIN                        | 0.45             |          |           |          |          |  |         |               |           |
| L1          | NOM                        | 0.55             |          |           |          |          |  |         |               |           |
|             | MAX                        | 0.65             |          |           | _        |          |  |         |               |           |
|             | MIN                        | 1.00             |          |           | -        |          |  |         |               |           |
| L2          | NOM                        | 1.10             |          |           |          |          |  |         |               |           |
|             | MAX                        | 1.20             |          |           |          |          |  |         |               |           |
|             | N                          | 10               |          |           |          |          |  |         |               |           |
|             |                            | 1 2              |          | 1         |          |          |  |         |               |           |
| ١           | ND                         | 2                |          |           |          |          |  |         |               |           |
| ۱<br>۱      | ND<br>NE                   | 3                |          |           |          |          |  |         |               |           |
| NO<br>PAD [ | ND<br>NE<br>ITES<br>DESIGN | 2<br>3<br>-<br>- |          |           |          |          |  |         |               |           |
| NO<br>PAD [ | ND<br>VE<br>TES<br>DESIGN  | 2<br>3<br>-      |          |           |          |          |  |         |               |           |
| PAD I       | ND<br>VE<br>TES<br>DESIGN  | UPDATE P         |          |           | STORY OF | CHANGES. |  | DWG. NO | ) : PKGML0030 | 5         |
| PAD I       | ND<br>VE<br>TES<br>DESIGN  | UPDATE P         | LEASE RE | FER TO HI | STORY OF | CHANGES. |  | DWG. NO | D : PKGML0030 | 5         |
| OR RE       | ND<br>VE<br>TES<br>DESIGN  | UPDATE P         |          |           | STORY OF | CHANGES. |  | DWG. NO |               | 5<br>QUAD |

## **Ordering Information**

#### Table 9. Ordering Information

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| 83PN161AKILF      | ICS3PN161AIL | "Lead-Free" 10 Lead VFQFN | Tray               | -40°C to 85°C |
| 83PN161AKILFT     | ICS3PN161AIL | "Lead-Free" 10Lead VFQFN  | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## **Revision History Sheet**

| Rev | Table    | Page       | Description of Change                                                                                                                    | Date    |
|-----|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------|---------|
|     | T4D      | 4          | Differential DC Characteristics Table - changed $V_{CMR}$ min. from $V_{EE}$ + 0.5 to $V_{EE}.$ Updated NOTES.                           |         |
| В   |          | 7          | Parameter Measurement Information section - updated Differential Input Level diagram.                                                    | 3/15/10 |
|     |          | 8          | Updated Wiring the Differential Inputs to Accept Single-ended Levels section.                                                            |         |
|     |          | 13         | Added Schematic Layout section.                                                                                                          |         |
|     |          | 1          | Frequency Select Table - updated Output Frequency Column (extended decimal).                                                             |         |
| С   | Т3       | 2          | Function Table - updated M Divider and Output Frequency Columns (extended decimal).                                                      | 5/17/10 |
|     | T5A, T5B | 5          | AC Tables - updated Output Frequency rows (extended decimal).                                                                            |         |
| С   |          | 3<br>16-19 | Supply Voltage, V <sub>CC.</sub> Rating changed from 4.5V min. to 3.63V per Errata NEN-11-03. Updated 10-Lead VFQFN package information. | 7/6/11  |
|     |          |            |                                                                                                                                          |         |



6024 Silver Creek Valley Road San Jose, California 95138

#### Sales

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.