Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### GENERAL DESCRIPTION The ICS8501 is a low skew, 1-to-16 Differential Current Mode Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8501 is designed to translate any differential signal levels to small swing differential current mode (DCM) output levels. An external reference resistor is used to set the value of the current supplied to an external load load/termination resistor. The load resistor value is chosen to equal the value of the characteristic line impedance of $50\Omega$ . The ICS8501 is characterized at an operating supply voltage of 3.3V. The small swing outputs, accurate crossover voltage and duty cycle makes the ICS8501 ideal for interfacing to today's most advanced microprocessors. #### **F**EATURES - 16 small swing DCM outputs - Translates any differential input signal (LVPECL, LVHSTL, LVDS, DCM) to DCM levels without external bias networks - Translates single ended input levels to DCM levels with a resistor bias network on the nCLK input - Translates single ended input levels to inverted DCM levels with a resistor bias network on the CLK input - Maximum output frequency: 500MHz - Output skew: 100ps (maximum) - Part-to-part skew: 650ps (maximum) - V<sub>OH</sub>: 850mV (maximum) - 3.3V operating supply - 0°C to 70°C ambient operating temperature ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT **48-Lead LQFP** 7mm x 7mm x 1.4mm body package **Y Package** Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | Description | |-------------------------------|----------------------|--------|-----------------------------------------------------------------------------------------------------| | 1, 11, 14, 24, 25, 35, 38, 48 | $V_{_{\mathrm{DD}}}$ | Power | Positive supply pins. | | 2, 3 | Q11, nQ11 | Output | Differential output pair. Differential current mode interface levels. | | 4, 5 | Q10, nQ10 | Output | Differential output pair. Differential current mode interface levels. | | 6, 19, 30, 43 | GND | Power | Power supply ground. | | 7, 8 | Q9, nQ9 | Output | Differential output pair. Differential current mode interface levels. | | 9, 10 | Q8, nQ8 | Output | Differential output pair. Differential current mode interface levels. | | 12 | nc | Unused | No connect. | | 13 | RREF | Input | Reference current input. Used to set the output current. Connect to $475\Omega$ resistor to ground. | | 15, 16 | Q7, nQ7 | Output | Differential output pair. Differential current mode interface levels. | | 17, 18 | Q6, nQ6 | Output | Differential output pair. Differential current mode interface levels. | | 20, 21 | Q5, nQ5 | Output | Differential output pair. Differential current mode interface levels. | | 22, 23 | Q4, nQ4 | Output | Differential output pair. Differential current mode interface levels. | | 26, 27 | Q3, nQ3 | Output | Differential output pair. Differential current mode interface levels. | | 28, 29 | Q2, nQ2 | Output | Differential output pair. Differential current mode interface levels. | | 36 | CLK | Input | Non inverting differential clock input. | | 37 | nCLK | Input | Inverting differential clock input. | | 39, 40 | Q15, nQ15 | Output | Differential output pair. Differential current mode interface levels. | | 41, 42 | Q14, nQ14 | Output | Differential output pair. Differential current mode interface levels. | | 44, 45 | Q13, nQ13 | Output | Differential output pair. Differential current mode interface levels. | | 46, 47 | Q12, nQ12 | Output | Differential output pair. Differential current mode interface levels. | TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------------|--------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 2 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | V <sub>DD</sub> = 3.465V, f = 250MHz | | 4.6 | | pF | | R <sub>out</sub> | Output Impedance | | | 14 | | KW | TABLE 3. FUNCTION TABLE | Inp | uts | Out | puts | Input to Output Mode Polarit | | | |----------------|----------------|--------|----------|------------------------------|---------------|--| | CLK | nCLK | Q0:Q15 | nQ0:nQ15 | input to Output Mode | Polarity | | | 0 | 1 | 0 | 1 | Differential to Differential | Non Inverting | | | 1 | 0 | 1 | 0 | Differential to Differential | Non Inverting | | | 0 | Biased; NOTE 1 | 0 | 1 | Single Ended to Differential | Non Inverting | | | 1 | Biased; NOTE 1 | 1 | 0 | Single Ended to Differential | Non Inverting | | | Biased; NOTE 1 | 0 | 1 | 0 | Single Ended to Differential | Inverting | | | Biased; NOTE 1 | 1 | 0 | 1 | Single Ended to Differential | Inverting | | NOTE 1: Please refer to the Application Information Section, Wiring the Differential Input to Accept Single Ended Levels. #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_I$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{DD}$ + 0.5V Package Thermal Impedance, θ<sub>IA</sub> 47.9°C/W (0 lfpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 70 | mA | Table 4B. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------------|----------------------------|-----------|--------------------------------|---------|---------|---------|-------| | I <sub>IH</sub> | Input High Current | CLK, nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input Low Current | CLK, nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | | | 5 | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.31 | | 1.3 | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Common Mode Input Voltage; | | LVPECL Levels | 1.8 | | 2.4 | V | | V <sub>CMR</sub> | NOTE 1, 2 | | DCM, HSTL, LVDS, SSTL Levels | 0.31 | | 1.3 | V | NOTE 1: Common mode voltage is defined as V<sub>III</sub>. NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is V<sub>nn</sub> + 0.3V. Table 4C. HCSL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------------------------------|---------|---------|---------|-------| | I <sub>OH</sub> | Output High Current; NOTE 1 | $3.135 \le V_{DD} \le 3.465V$ | 11 | 14 | 17 | mA | | V <sub>OH</sub> | Output HighVoltage; NOTE 2 | RREF = $475\Omega$ , RLOAD - $50\Omega$ | 600 | 710 | 850 | mV | | V <sub>OL</sub> | Output Low Voltage; NOTE 2 | RREF = $475\Omega$ , RLOAD - $50\Omega$ | | 0 | 0.05 | V | | V <sub>ox</sub> | Output Crossover Voltage; NOTE 3 | | 40 | | 60 | % | NOTE 1: I<sub>OH</sub> is the current per output being supplied to the load and should be included in the total supply current calculation. Therefore, I $_{\rm DD}$ (total) is equal to I $_{\rm OH}$ \* 16 + I $_{\rm DD}$ . NOTE 2: Outputs terminated with 50 $\Omega$ to V $_{\rm DD}$ - 2V. NOTE 3: Define with respect to output voltage swing at a given condition. Table 5. HCSL AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------|-----------------------------------------------------------------|------------------------------|------------------------|----------------------|-------| | f <sub>MAX</sub> | Output Frequency | Measured at the -3dB rolloff of the peak-to-peak output voltage | | | 500 | MHz | | tp <sub>LH,</sub> | Propagation Delay;<br>Low-to-High | 0 < f ≤ 250MHz | 2 | | 3 | ns | | tp <sub>HL</sub> | Propagation Delay;<br>High-to-Low | 0 < f ≤ 250MHz | 2 | | 3 | ns | | tsk(o) | Output Skew; NOTE 1, 3 | Measured on at VOX | | | 100 | ps | | tsk(pp) | Part-to-Part Skew;<br>NOTE 2, 3 | Measured on at VOX | | | 650 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 175 | | 700 | ps | | t <sub>PW</sub> | Output Pulse Width | | t <sub>PERIOD</sub> /2 - 0.3 | t <sub>PERIOD</sub> /2 | $t_{PERIOD}/2 + 0.3$ | ns | Current adjust set for $V_{OH} = 0.7V$ . Measurements refer to PCIEX outputs only. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 2: Defined as the skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{DD}/2$ . NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. ### PARAMETER MEASUREMENT INFORMATION #### 3.3V HCSL OUTPUT LOAD ACTEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** #### PART-TO-PART SKEW #### HCSL OUTPUT RISE/FALL TIME #### **OUTPUT PULSE WIDTH/PERIOD** ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 2A to 2D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER Low Skew, 1-to-16 Differential Current Mode FANOUT BUFFER ### RELIABILITY INFORMATION Table 6. $\theta_{\text{JA}} \text{vs. Air Flow Table for 48 Lead LQFP}$ ### $\theta_{AA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8501 is: 1358 #### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 7. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | |--------|-----------------------------------------------|------------|---------|--|--| | CVMDOL | | BBC | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | N | | 48 | | | | | Α | | | 1.60 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | b | 0.17 | 0.22 | 0.27 | | | | С | 0.09 | | 0.20 | | | | D | | 9.00 BASIC | | | | | D1 | | 7.00 BASIC | | | | | D2 | | 5.50 Ref. | | | | | E | | 9.00 BASIC | | | | | E1 | | 7.00 BASIC | | | | | E2 | | 5.50 Ref. | | | | | е | | 0.50 BASIC | | | | | L | 0.45 | 0.60 | 0.75 | | | | θ | 0° | | 7° | | | | ccc | | | 0.08 | | | Reference Document: JEDEC Publication 95, MS-026 ## ICS8501 # Low Skew, 1-to-16 Differential Current Mode Fanout Buffer #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-----------|-------------------------------|--------------|-------------| | ICS8501BY | ICS8501BY | 48 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8501BYT | ICS8501BY | 48 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. | | REVISION HISTORY SHEET | | | | | | | |-----|--------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | Rev | Rev Table Page Description of Change | | | | | | | | | T1 | 2 | Pin Description Table - changed V <sub>DD</sub> and GND descriptions. | | | | | | | Т3 | 2 | Function Table - revised NOTE 1. | | | | | | | T4A | 3 | Added Power Supply Table. | | | | | | В | T4C | 3 | Added HCSL Table. Changed V <sub>OH</sub> max. spec from 1.2V to 850mV; converted min. from 0.6V to 600mV and typical from 0.71V to 710mV. | 10/3/03 | | | | | | T5 | 6 & 7 | Changed units of V <sub>ox</sub> from V to % and added note 3. Added Applications Section. Updated format throughout data sheet. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |