

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Low Skew, 1-to-2, Differential-to-LVHSTL **Fanout Buffer**

PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES SEPTEMBER 7, 2016

DATA SHEET

## **General Description**

The 85211BI-03 is a low skew, high performance 1-to-2 Differential-to-LVHSTL Fanout Buffer. The CLK, nCLK pair can accept most standard differential input levels. The 85211BI-03 is characterized to operate from a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the 85211BI-03 ideal for those clock distribution applications demanding well defined performance and repeatability.

### **Features**

- Two differential LVHSTL compatible outputs
- · One differential CLK, nCLK input pair
- · CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
- Maximum output frequency: 700MHz
- Translates any single ended input signal to LVHSTL levels with resistor bias on nCLK input
- Output skew: 30ps (maximum)
- · Part-to-part skew: 250ps (maximum)
- Propagation delay: 1.3ns (maximum)
- Output duty cycle: 49% 51% up to 266.6MHz
- V<sub>OH</sub> = 1.15V (maximum)
- 3.3V operating supply

1

- -40°C to 85°C ambient operating temperature
- · Available in lead-free (RoHS 6) package
- For functional replacement use 8523

# **Block Diagram**



# **Pin Assignment**



85211BI-03

8-Lead SOIC 3.90mm x 4.903mm x 1.37mm package body M Package **Top View** 



# **Table 1. Pin Descriptions**

| Number | Name     | Т      | уре      | Description                                        |
|--------|----------|--------|----------|----------------------------------------------------|
| 1, 2   | Q0, nQ0  | Output |          | Differential output pair. LVHSTL interface levels. |
| 3, 4   | Q1, nQ1  | Output |          | Differential output pair. LVHSTL interface levels. |
| 5      | GND      | Power  |          | Power supply ground.                               |
| 6      | nCLK     | Input  | Pulldown | Inverting differential clock input.                |
| 7      | CLK      | Input  | Pullup   | Non-inverting differential clock input.            |
| 8      | $V_{DD}$ | Power  |          | Positive supply pin.                               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

**Table 3. Clock Input Function Table** 

| Inputs         |                | Out    | tputs    |                              |               |
|----------------|----------------|--------|----------|------------------------------|---------------|
| CLK            | nCLK           | Q0, Q1 | nQ0, nQ1 | Input to Output Mode         | Polarity      |
| 0              | 0              | LOW    | HIGH     | Differential to Differential | Non-Inverting |
| 1              | 1              | HIGH   | LOW      | Differential to Differential | Non-Inverting |
| 0              | Biased; NOTE 1 | LOW    | HIGH     | Single-Ended to Differential | Non-Inverting |
| 1              | Biased; NOTE 1 | HIGH   | LOW      | Single-Ended to Differential | Non-Inverting |
| Biased; NOTE 1 | 0              | HIGH   | LOW      | Single-Ended to Differential | Inverting     |
| Biased; NOTE 1 | 1              | LOW    | HIGH     | Single-Ended to Differential | Inverting     |

NOTE 1: Please refer to the Application Information section, ""Wiring the Differential Input to Accept Single Ended Levels"".



## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                     | Rating                          |
|----------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                          | 4.6V                            |
| Inputs, V <sub>I</sub>                                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> Continuous Current Surge Current | 50mA<br>100mA                   |
| Storage Temperature, T <sub>STG</sub>                    | -65°C to 150°C                  |
| Package Thermal Impedance, $\theta_{JA}$                 | 112.7°C/W (0 lfpm)              |

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$        | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub> | Power Supply Current    |                 |         |         | 55      | mA    |

Table 4B. Differential DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol            | Parameter                       |          | Test Conditions                | Minimum   | Typical | Maximum                | Units |
|-------------------|---------------------------------|----------|--------------------------------|-----------|---------|------------------------|-------|
|                   | Input High Current              | CLK      | $V_{DD} = V_{IN} = 3.465V$     |           |         | 5                      | μΑ    |
| Iн                | input riigii Current            | nCLK     | $V_{DD} = V_{IN} = 3.465V$     |           |         | 150                    | μΑ    |
|                   | Input Low Current               | CLK      | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150      |         |                        | μΑ    |
| I <sub>II</sub> L | Input Low Current               | nCLK     | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5        |         |                        | μΑ    |
| V <sub>PP</sub>   | Peak-to-Peak Input Vo<br>NOTE 1 | oltage;  |                                | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub>  | Common Mode Input               | Voltage; |                                | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1: V<sub>IL</sub> should not be less than -0.3V.

NOTE 2: Common mode voltage is defined as V<sub>IH</sub>.



Table 4C. LVHSTL DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------|-----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OH</sub>    | Output High Current; NOTE 1       |                 | 0.7     |         | 1.15    | V     |
| V <sub>OL</sub>    | Output Low Current; NOTE 1        |                 | 0       |         | 0.4     | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.3     | 0.65    | 1.15    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to ground.

## **AC Electrical Characteristics**

**Table 5. AC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                          | Parameter                    | Test Conditions   | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------|-------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency             |                   |         |         | 700     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay; NOTE 1    | <i>f</i> ≤ 600MHz | 0.9     |         | 1.3     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4       |                   |         |         | 30      | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4 |                   |         |         | 250     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time        | 20% to 80%        | 185     |         | 450     | ps    |
| odc                             | Output Duty Cycle            |                   | 47      |         | 53      | %     |
| ouc                             | Output Duty Cycle            | f ≤ 266.6MHz      | 49      |         | 51      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

The cycle-to-cycle jitter on the input will equal the jitter on the output. The part does not add jitter.

All parameters are measured 600MHz unless otherwise noted.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



## **Parameter Measurement Information**



**Output Load AC Test Circuit** 



**Differential Input Level** 



**Part-to-Part Skew** 



**Output Skew** 



**Output Rise/Fall Time** 

**Propagation Delay** 



# **Parameter Measurement Information, continued**



Output Duty Cycle/Pulse Width/Period



## **Application Information**

### Recommendations for Unused Output Pins

### **Outputs:**

#### **LVHSTL Outputs**

All unused LVHSTL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### Wiring the Differential Input to Accept Single-Ended Levels

Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_{REF} = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_{REF}$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_{REF}$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission

line impedance. For most  $50\Omega$  applications, R3 and R4 can be  $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>CC</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels



## **Differential Clock Input Interface**

The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2F show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.



Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2E. CLK/nCLK Input Driven by a 3.3V HCSL Driver

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECLDriver



Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2F. CLK/nCLK Input Driven by a 2.5V SSTL Driver



## **Schematic Example**

Figure 3 shows a schematic example of 85211BI-03. In this example, the input is driven by an IDT HiPerClockS LVHSTL driver. The

decoupling capacitors should be physically located near the power pin.



Figure 3. 85211BI-03 LVHSTL Buffer Schematic Example



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 85211BI-03. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 85211BI-03 is the sum of the core power plus the power dissipated in the load(s).

The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 55mA = 190.6mW
- Power (outputs)<sub>MAX</sub> = 77.76mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 77.76mW = 155.52mW

Total Power\_MAX (3.3V, with all outputs switching) =190.6mW + 155.52mW = 346.12mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.346\text{W} * 103.3^{\circ}\text{C/W} = 120.7^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 8 Lead SOIC, Forced Convection

|                                                                                                              | $\theta_{\text{JA}}$ vs. Air Flow |           |           |  |  |
|--------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-----------|--|--|
| Linear Feet per Minute                                                                                       | 0                                 | 200       | 500       |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards                                                                 | 153.3°C/W                         | 128.5°C/W | 115.5°C/W |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards                                                                  | 112.7°C/W                         | 103.3°C/W | 97.1°C/W  |  |  |
| NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. |                                   |           |           |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVHSTL output pairs.

LVHSTL output driver circuit and termination are shown in Figure 4.



Figure 4. LVHSTL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load.

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$\begin{aligned} & Pd\_H = \left(V_{OH\_MAX} / \ R_L\right) * \left(V_{DD\_MAX} - \left(V_{OH\_MAX}\right) \\ & Pd\_L = \left(V_{OL\_MAX} / \ R_L\right) * \left(V_{DD\_MAX} - \left(V_{OL\_MAX}\right) \\ \end{aligned}$$

Pd\_H = 
$$(1.15V/50\Omega)$$
 \*  $(3.465V - 1.15V)$  = **53.24mW**  
Pd\_L =  $(0.4V/50\Omega)$  \*  $(3.465V - 0.4V)$  = **24.52mW**

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 77.76mW



## **Reliability Information**

Table 7.  $\theta_{\mbox{\scriptsize JA}}$  vs. Air Flow Table for a 8 Lead SOIC

| θ <sub>JA</sub> by Velocity                                                                                  |           |           |           |  |  |
|--------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|--|--|
| Linear Feet per Minute                                                                                       | 0         | 200       | 500       |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards                                                                 | 153.3°C/W | 128.5°C/W | 115.5°C/W |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards                                                                  | 112.7°C/W | 103.3°C/W | 97.1°C/W  |  |  |
| NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. |           |           |           |  |  |

### **Transistor Count**

The transistor count for 85211BI-03 is: 472

# **Package Outline and Package Dimensions**

Package Outline - M Suffix for 8 Lead SOIC





**Table 8. Package Dimensions** 

| All Din    | All Dimensions in Millimeters |       |  |  |  |  |  |
|------------|-------------------------------|-------|--|--|--|--|--|
| Symbol     | Symbol Minimum Maximu         |       |  |  |  |  |  |
| N          |                               | 8     |  |  |  |  |  |
| Α          | 1.35                          | 1.75  |  |  |  |  |  |
| <b>A</b> 1 | 0.10                          | 0.25  |  |  |  |  |  |
| В          | 0.33                          | 0.51  |  |  |  |  |  |
| С          | 0.19                          | 0.25  |  |  |  |  |  |
| D          | 4.80                          | 5.00  |  |  |  |  |  |
| E          | 3.80                          | 4.00  |  |  |  |  |  |
| е          | 1.27                          | Basic |  |  |  |  |  |
| Н          | 5.80                          | 6.20  |  |  |  |  |  |
| h          | 0.25                          | 0.50  |  |  |  |  |  |
| L          | 0.40                          | 1.27  |  |  |  |  |  |
| α          | 0°                            | 8°    |  |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-012



# **Ordering Information**

## **Table 9. Ordering Information**

| Part/Order Number | Marking  | Package                 | Shipping Packaging | Temperature   |
|-------------------|----------|-------------------------|--------------------|---------------|
| 85211BMI-03LN     | 211BI03N | "Lead-Free" 8 Lead SOIC | Tube               | -40°C to 85°C |
| 85211BMI-03LNT    | 211BI03N | "Lead-Free" 8 Lead SOIC | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "N" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                                                                                                                       | Date     |
|-----|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| В   | T4A   | 3    | Power Supply Table - changed I <sub>DD</sub> max. from 50mA to 55mA.                                                                                                                        | 10/15/03 |
|     |       | 8    | Power Considerations - changed the I <sub>DD</sub> limit from 50mA to 55mA to reflect Table 4A. Recalculated Power Dissipation and Junction Temperature formulas.                           |          |
| В   |       | 1    | Features Section - add Lead-Free bullet.                                                                                                                                                    | 9/14/04  |
|     |       | 7    | Updated Differential Clock Input Interface section.                                                                                                                                         |          |
|     | T8    | 12   | Added Lead-Free part number to Ordering Information table.                                                                                                                                  |          |
| В   | T8    | 12   | Ordering Information Table - corrected Lead-Free P/N from "LF" to "LN".                                                                                                                     | 10/11/04 |
| В   | T8    | 12   | Ordering Information Table - corrected marking to read "211BMI02".                                                                                                                          | 10/18/04 |
| В   |       | 6    | Added Recommendations for Unused Input and Output Pins.                                                                                                                                     | 11/15/05 |
|     |       | 9-10 | Corrected Power Considerations, Power Dissipation calculation.                                                                                                                              |          |
|     | Т9    | 13   | Ordering Information Table - added lead-free note.                                                                                                                                          |          |
| В   | Т9    | 13   | Ordering Information Table - corrected lead-free marking.                                                                                                                                   | 8/23/06  |
| С   | T1    | 2    | Pin Description Table - changed pin 6 resistor (nCLK) from a Pullup/Pulldown to Pulldown.                                                                                                   |          |
|     | T4B   | 3    | Differential DC Characteristics Table - changed $I_{\rm IH}$ CLK from 150uA to 5uA max. Changed $I_{\rm IL}$ nCLK from -150uA to -5uA min., and CLK from -5uA to -150uA min. Updated NOTES. | 12/11/09 |
|     | T5    | 4    | AC Characteristics Table - added thermal note.                                                                                                                                              |          |
|     | Т9    | 7    | Ordering Information Table - deleted ICS prefix from the Part/Order Numbers.                                                                                                                |          |
|     |       | 13   | Converted datasheet format.                                                                                                                                                                 |          |
| С   |       | 7    | Updated "Wiring the Differential to Accept Single Ended Levels".                                                                                                                            | 3/3/10   |
| D   | Т9    | 13   | Ordering Information - removed leaded devices. PDN CQ-13-02. Updated datasheet format.                                                                                                      | 12/19/14 |
| D   |       | 1    | Product Discontinuation Notice - Last time buy expires September 7, 2016. PDN N-16-02                                                                                                       | 3/11/16  |



**Corporate Headquarters** 

6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales

1-800-345-7015 or 408-284-8200

Fax: 408-284-2775 www.IDT.com

**Tech Support** 

email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright ©2016 Integrated Device Technology, Inc.. All rights reserved.