

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Low Skew, 1-to-6, Crystal Oscillator/LVCMOS-TO-3.3V, 2.5V LVPECL/LVCMOS Fanout Buffer

DATA SHEET

## GENERAL DESCRIPTION

The 85361-33 is a low skew, high performance 1-to-6 Crystal Oscillator/LVCMOS-to-3.3V, 2.5V LVPECL/ LVCMOS fanout buffer. The 8536I-33 has selectable single ended clock or crystal inputs. The single-ended clock input accepts LVCMOS or LVTTL input levels and translate them to 3.3V LVPECL levels. The output enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin.

Guaranteed output and part-to-part skew characteristics make the 8536I-33 ideal for those applications demanding well defined performance and repeatability.

## **F**EATURES

- Three differential LVPECL outputs, and three single ended LVCMOS outputs
- Selectable LVCMOS/LVTTL CLK or crystal inputs
- CLK can accept the following input levels: LVCMOS, LVTTL
- · Crystal frequency: 25MHz
- Maximum output frequency: 266MHz
- Output skew: 80ps (maximum)
- Part-to-part skew: 800ps (maximum)
- Propagation delay: 1.95ns (maximum)
- Additive phase jitter, RMS: 0.32ps (typical), LVPECL output
- Full 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

## **BLOCK DIAGRAM**



# PIN ASSIGNMENT



8536I-33 20-Lead TSSOP 6.5mm x 4.4mm x 0.925mm package body G Package Top View



TABLE 1. PIN DESCRIPTIONS

| Number       | Name                    | Ty     | /ре      | Description                                                                                                                                                               |
|--------------|-------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | CLK_EN                  | Input  | Pullup   | Synchronizing clock enable. When HIGH, clock outputs follows clock input. When LOW, Q outputs are forced low, nQ0 output is forced high. LVCMOS / LVTTL interface levels. |
| 2,<br>3      | XTAL_IN,<br>XTAL_OUT    | Input  |          | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.                                                                                               |
| 4            | V <sub>cc</sub>         | Power  |          | Positive supply pins.                                                                                                                                                     |
| 5            | CLK                     | Input  | Pulldown | Single-ended clock input. LVCMOS / LVTTL interface levels.                                                                                                                |
| 6            | CLK_SEL                 | Input  | Pullup   | Clock select input. When HIGH, selects XTAL inputs. When LOW, selects CLK input. LVCMOS / LVTTL interface levels.                                                         |
| 7, 15,<br>20 | V                       | Power  |          | Negative supply pin.                                                                                                                                                      |
| 8, 9         | Q0, nQ0                 | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                                      |
| 10           | V <sub>CCO_LVPECL</sub> | Power  |          | Output power supply mode for LVPECL clock outputs.                                                                                                                        |
| 11, 12       | Q1, nQ1                 | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                                      |
| 13, 14       | nQ2, Q2                 | Output |          | Differential clock outputs. LVPECL interface levels.                                                                                                                      |
| 16, 18, 19   | Q3, Q4, Q5              | Output |          | Single ended clock outputs. LVCMOS / LVTTL interface levels.                                                                                                              |
| 17           | V <sub>cco_Lvcmos</sub> | Power  |          | Output power supply mode for LVCMOS / LVTTL clock outputs.                                                                                                                |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol           | Parameter                |       | Test Conditions                                    | Minimum | Typical | Maximum | Units |
|------------------|--------------------------|-------|----------------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance        |       |                                                    |         | 4       |         | pF    |
|                  | Power Dissipation        | Q3:Q5 | $V_{CC, V_{CCO\_LVCMOS}} = 3.465V$                 |         | 8       |         | pF    |
| C <sub>PD</sub>  | Capacitance (per output) | Q3.Q3 | V <sub>CC, VCCO LVCMOS</sub> = 2.625V              |         | 5       |         | pF    |
| R                | Input Pullup Resistor    |       |                                                    |         | 51      |         | kΩ    |
| R                | Input Pulldown Resistor  |       |                                                    |         | 51      |         | kΩ    |
| В                | Output Impadance         | Q3:Q5 | V <sub>CC, V</sub> <sub>CCO LVCMOS</sub> = 3.465V  |         | 15      |         | Ω     |
| R <sub>out</sub> | Output Impedance Q3:Q5   |       | V <sub>CC</sub> , V <sub>CCO LVCMOS</sub> = 2.625V |         | 20      |         | Ω     |



TABLE 3A. CONTROL INPUT FUNCTION TABLE

|        | Inputs  |                   | Outputs       |                |               |  |  |
|--------|---------|-------------------|---------------|----------------|---------------|--|--|
| CLK_EN | CLK_SEL | Selected Source   | Q0:Q2         | nQ0:nQ2        | Q3:Q5         |  |  |
| 0      | 0       | CLK               | Disabled; LOW | Disabled; HIGH | Disabled; LOW |  |  |
| 0      | 1       | XTAL_IN, XTAL_OUT | Disabled; LOW | Disabled; HIGH | Disabled; LOW |  |  |
| 1      | 0       | CLK               | Enabled       | Enabled        | Enabled       |  |  |
| 1      | 1       | XTAL_IN, XTAL_OUT | Enabled       | Enabled        | Enabled       |  |  |

After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock or crystal oscillator edge as shown in *Figure* 1.

In the active mode, the state of the outputs are a function of the CLK input as described in Table 3B.



FIGURE 1. CLK\_EN TIMING DIAGRAM

TABLE 3B. CLOCK INPUT FUNCTION TABLE

| Inputs | Outputs |         |       |  |  |
|--------|---------|---------|-------|--|--|
| CLK    | Q0:Q2   | nQ0:nQ2 | Q3:Q5 |  |  |
| 0      | LOW     | HIGH    | LOW   |  |  |
| 1      | HIGH    | LOW     | HIGH  |  |  |



#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V 4.6V

Inputs,  $V_{L}(LVCMOS)$  -0.5V to  $V_{cc}$  + 0.5 V

Outputs,  $V_{_{\rm O}}({\rm LVCMOS})$  -0.5V to  $V_{_{{\rm CCO}\_{\rm LVCMOS}}}$  + 0.5V

Inputs,  $V_{\perp}(LVPECL)$  -0.5V to  $V_{\odot}$  + 0.5V

Outputs, I (LVPECL)

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{_{JA}}$  91.1°C/W (0 mps) Storage Temperature, T $_{_{STG}}$  -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{cc} = V_{cco\_lvpecl} = V_{cco\_lvcmos} = 3.3V \pm 5\%$ ,  $V_{ee} = 0V$ , Ta = -40°C to 85°C

| Symbol                              | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-------------------------------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>                     | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V<br>CCO_LVPECL,<br>V<br>CCO_LVCMOS | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>                     | Power Supply Current |                 |         |         | 80      | mA    |
| CCO_LVPECL                          | Power Supply Current |                 |         |         | 25      | mA    |
| CCO_LVCMOS                          | Power Supply Current |                 |         |         | 45      | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{cc} = V_{cco\_lvpecl} = V_{cco\_lvpecl} = 2.5V \pm 5\%$ ,  $V_{ee} = 0V$ , Ta = -40°C to 85°C

| Symbol                              | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-------------------------------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>                     | Power Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V<br>CCO_LVPECL,<br>V<br>CCO_LVCMOS | Power Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>EE</sub>                     | Power Supply Current |                 |         |         | 80      | mA    |
| CCO_LVPECL                          | Power Supply Current |                 |         |         | 30      | mA    |
| CCO_LVCMOS                          | Power Supply Current |                 |         |         | 45      | mA    |



TABLE 4C. LVCMOS / LVTTL DC CHARACTERISTICS, TA = -40°C TO 85°C

| Symbol           | Parameter             |                     | Test Conditions                                               | Minimum | Typical | Maximum               | Units |
|------------------|-----------------------|---------------------|---------------------------------------------------------------|---------|---------|-----------------------|-------|
| V                | Input High Voltage    |                     | V <sub>cc</sub> = 3.3V                                        | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IH</sub>  | Imput riigir voitas   | ge                  | V <sub>cc</sub> = 2.5V                                        | 1.7     |         | V <sub>cc</sub> + 0.3 | V     |
| V                | Input Low Voltag      | 10                  | V <sub>cc</sub> = 3.3V                                        | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub>  | Imput Low voitag      | E                   | V <sub>cc</sub> = 2.5V                                        | -0.3    |         | 0.7                   | V     |
| V <sub>HYS</sub> | Input Hysteresis      | CLK_EN, CLK_<br>SEL |                                                               | 100     |         |                       | mV    |
|                  | Input<br>High Current | CLK                 | $V_{CC} = V_{IN} = 3.465 \text{V} \text{ or } 2.625 \text{V}$ |         |         | 150                   | μA    |
| I <sub>IH</sub>  |                       | CLK_EN, CLK_<br>SEL | $V_{cc} = V_{IN} = 3.465 V \text{ or } 2.625 V$               |         |         | 5                     | μA    |
|                  | Input                 | CLK                 | V <sub>cc</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V      | -5      |         |                       | μΑ    |
| I <sub>IL</sub>  | Low Current           | CLK_EN, CLK_<br>SEL | V <sub>cc</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V      | -150    |         |                       | μA    |
| V                | Output Lligh Volt     | aga, NOTE 1         | V <sub>CCO_LVCMOS</sub> = 3.465V                              | 2.6     |         |                       | V     |
| V <sub>OH</sub>  | Output High Volt      | age, NOT⊏ T         | V <sub>CCO_LVCMOS</sub> = 2.625V                              | 1.8     |         |                       | V     |
| V <sub>oL</sub>  | Output Low Volta      | age; NOTE 1         | V <sub>CCO_LVCMOS</sub> = 3.465 or 2.625V                     |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with 50Ω to V<sub>CCO\_LIVCMOS</sub>/2. See Parameter Measurement Information Section. "LVCMOS Output Load Test circuit" diagrams.

Table 4D. LVPECL DC Characteristics,  $V_{cc} = V_{cco\_lvpecl} = 3.3V \pm 5\%$ ,  $V_{ee} = 0V$ , Ta = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum                       | Typical | Maximum                       | Units |
|--------------------|-----------------------------------|-----------------|-------------------------------|---------|-------------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CCO_LVPECL</sub> - 1.4 |         | V <sub>CCO_LVPECL</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CCO_LVPECL</sub> -2.0  |         | V <sub>CCO_LVPECL</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                           |         | 1.0                           | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{COO,LYPEGI}$  - 2V.

Table 4E. LVPECL DC Characteristics,  $V_{cc} = V_{cco\_lvpecl} = 2.5V \pm 5\%$ ,  $V_{ee} = 0V$ , Ta = -40°C to 85°C

| Symbol          | Parameter                         | Test Conditions | Minimum                       | Typical | Maximum                       | Units |
|-----------------|-----------------------------------|-----------------|-------------------------------|---------|-------------------------------|-------|
| V <sub>OH</sub> | Output High Voltage; NOTE 1       |                 | V <sub>CCO_LVPECL</sub> - 1.4 |         | V <sub>CCO_LVPECL</sub> - 0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage; NOTE 1        |                 | V <sub>CCO_LVPECL</sub> -2.0  |         | V <sub>CCO_LVPECL</sub> - 1.5 | V     |
| V               | Peak-to-Peak Output Voltage Swing |                 | 0.4                           |         | 1.0                           | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V  $_{\mbox{\tiny CCO\_LVPECL}}$  - 2V.

TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------------------------|-----------------|---------|---------|---------|-------|
| Mode of Oscillation                |                 | F       | undamen | tal     |       |
| Frequency                          |                 | 12      |         | 40      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |         | 50      | Ω     |
| Shunt Capacitance                  |                 |         |         | 7       | pF    |
| Drive Level                        |                 |         |         | 1       | mW    |



Table 6A. LVPECL AC Characteristics,  $V_{cc} = V_{cco \ lypecl} = 3.3 \text{V} \pm 5\%$ ,  $V_{ee} = 0 \text{V}$ , Ta = -40°C to 85°C

| Symbol                         | Parameter                                                                 | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|--------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency                                                          |                                                     |         |         | 266     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1                                                 |                                                     | 1.2     |         | 1.95    | ns    |
| tjit                           | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 155.52MHz,<br>(Integration Range:<br>12kHz - 20MHz) |         | 0.35    |         | ps    |
| tsk(b)                         | Bank Skew; NOTE 2, 5                                                      |                                                     |         |         | 55      | ps    |
| tsk(o)                         | Output Skew; NOTE 3, 5                                                    |                                                     |         |         | 80      | ps    |
| tsk(pp)                        | Part-to-Part Skew; NOTE 4, 5                                              |                                                     |         |         | 800     | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                          | 250     |         | 600     | ps    |
| odc                            | Output Duty Cycle                                                         |                                                     | 46      |         | 54      | %     |

All parameters measured at  $f \le 266 MHz$  unless noted otherwise.

NOTE 1: Measured from the V\_/2 of the input to the differential output crossing point.

NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the LVPECL output differential cross points.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the LVPECL output differential cross points.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

Table 6B. LVPECL AC Characteristics,  $V_{cc} = V_{cco\_lvpecl} = 2.5V \pm 5\%$ ,  $V_{ee} = 0V$ , Ta = -40°C to 85°C

| Symbol                         | Parameter                                                                    | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|--------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency                                                             |                                                     |         |         | 266     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1                                                    |                                                     | 1.3     |         | 2       | ns    |
| tjit                           | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 155.52MHz,<br>(Integration Range:<br>12kHz - 20MHz) |         | 0.32    |         | ps    |
| tsk(b)                         | Bank Skew; NOTE 2, 5                                                         |                                                     |         |         | 65      | ps    |
| tsk(o)                         | Output Skew; NOTE 3, 5                                                       |                                                     |         |         | 80      | ps    |
| tsk(pp)                        | Part-to-Part Skew; NOTE 4, 5                                                 |                                                     |         |         | 425     | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                                                        | 20% to 80%                                          | 250     |         | 800     | ps    |
| odc                            | Output Duty Cycle                                                            |                                                     | 46      |         | 54      | %     |

All parameters measured at  $f \le 266 MHz$  unless noted otherwise.

NOTE 1: Measured from the  $V_{\rm c}/2$  of the input to the differential output crossing point.

NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the LVPECL output differential cross points.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the LVPECL output differential cross points.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.



Table 6C. LVCMOS AC Characteristics,  $V_{cc} = V_{cco \ LVCMOS} = 3.3 \text{V} \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                         | Parameter                                                                    | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|--------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency                                                             |                                                     |         |         | 266     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1                                                    |                                                     | 2.4     |         | 3.5     | ns    |
| tjit                           | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 155.52MHz,<br>(Integration Range:<br>12kHz - 20MHz) |         | 0.35    |         | ps    |
| tsk(b)                         | Bank Skew; NOTE 2, 5                                                         |                                                     |         |         | 65      | ps    |
| tsk(o)                         | Output Skew; NOTE 3, 5                                                       |                                                     |         |         | 80      | ps    |
| tsk(pp)                        | Part-to-Part Skew; NOTE 4, 5                                                 |                                                     | 0.730   |         | 800     | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                                                        | 20% to 80%                                          | 0.3     |         | 1.15    | ns    |
| odc                            | Output Duty Cycle                                                            |                                                     | 46      |         | 54      | %     |

All parameters measured at  $f \le 266 MHz$  unless noted otherwise.

NOTE 1: Measured from the  $V_{cc}/2$  of the input to  $V_{cco\_NCMOS}/2$  of the output. NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>CCO\_LIVICHOS</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V con Names/2.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

Table 6D. LVCMOS AC Characteristics,  $V_{cc} = V_{cco \ LVCMOS} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                         | Parameter                                                                 | Test Conditions                                     | Minimum | Typical | Maximum | Units |
|--------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency                                                          |                                                     |         |         | 266     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1                                                 |                                                     | 2.5     |         | 3.75    | ns    |
| tjit                           | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 155.52MHz,<br>(Integration Range:<br>12kHz - 20MHz) |         | 0.32    |         | ps    |
| tsk(b)                         | Bank Skew; NOTE 2, 5                                                      |                                                     |         |         | 75      | ps    |
| tsk(o)                         | Output Skew; NOTE 3, 5                                                    |                                                     |         |         | 80      | ps    |
| tsk(pp)                        | Part-to-Part Skew; NOTE 4, 5                                              |                                                     |         |         | 800     | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                                                     | 20% to 80%                                          | 0.425   |         | 1.85    | ns    |
| odc                            | Output Duty Cycle                                                         |                                                     | 46      |         | 54      | %     |

All parameters measured at  $f \le 266 MHz$  unless noted otherwise.

NOTE 1: Measured from the  $V_{cc}/2$  of the input to  $V_{cco\_LVCMOS}/2$  of the output. NOTE 2: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>CCO IVCMOS</sub>/2.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.



# PARAMETER MEASUREMENT INFORMATION





#### 3.3V LVPECL OUTPUT LOAD AC TEST CIRCUIT

#### 2.5V LVPECL OUTPUT LOAD ACTEST CIRCUIT





#### 3.3V LVCMOS OUTPUT LOAD AC TEST CIRCUIT

# 2.5V LVCMOS OUTPUT LOAD ACTEST CIRCUIT





LVPECL PROPAGATION DELAY

LVCMOS PROPAGATION DELAY







## LVPECL OUTPUT SKEW



#### LVCMOS OUTPUT SKEW



## LVPECL OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



# LVCMOS OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



#### LVPECL OUTPUT RISE/FALL TIME



#### LVCMOS OUTPUT RISE/FALL TIME

BANK SKEW



# **APPLICATION INFORMATION**

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **CLK INPUT**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from the CLK input to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTPUTS:**

#### **LVCMOS OUTPUTS**

All unused LVCMOS output can be left floating. There should be no trace attached.

#### **LVPECL OUTPUTS**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

#### CRYSTAL INPUT INTERFACE

The 8536I-33 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. These same capacitor values will

tune any 18pF parallel resonant crystal over the frequency range and other parameters speci-fied in this data sheet. The optimum C1 and C2 values can be slightly adjusted for different board layouts.



FIGURE 2. CRYSTAL INPUT INTERFACE



#### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

#### **TERMINATION FOR 3.3V LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to



FIGURE 4A. LVPECL OUTPUT TERMINATION

drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4B. LVPECL OUTPUT TERMINATION



#### TERMINATION FOR 2.5V LVPECL OUTPUTS

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>cc</sub> - 2V. For V<sub>cco</sub> = 2.5V, the V<sub>cco\_LVCMOS</sub> - 2V is

very close to \_LVCMOSground level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE



FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



# Power Considerations

This section provides information on power dissipation and junction temperature for the 8536I-33. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8536I-33 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

#### **Core and LVPECL Output Power Dissipation**

- Power (core) $_{\rm MAX}$  = V $_{\rm CC,MAX}$  \* I $_{\rm EE,MAX}$  = 3.465V \* 80mA = **277.2mW** Power (outputs) $_{\rm MAX}$  = **30mW/Loaded Output pair** If all outputs are loaded, the total power is 3 \* 30mW = 90mW

#### **LVCMOS Output Power Dissipation**

- Output Impedance R<sub>OUT</sub> Power Dissipation due to Loading  $50\Omega$  to  $V_{CCO, VCMOS}/2$ Output Current I  $_{\text{OUT}} = V_{\text{CCO MAX}} / [2 * (50\Omega + R_{\text{OUT}})] = 3.465 \text{V} / [2 * (50\Omega + 15\Omega)] = 26.7 \text{mA}$
- Power Dissipation on the R per LVCMOS output Power  $(R_{QUT}) = R_{QUT}^{*} * (I_{QUT})^{2} = 15\Omega * (26.7mA)^{2} = 10.7mW$  per output
- Total Power Dissipation on the  $\mathbf{R}_{\text{\tiny out}}$ **Total Power (R**<sub>OUT</sub>) = 10.7mW \* 3 = 32.1mW

#### **Total Power Dissipation**

- **Total Power** 
  - = Power (LVPECL) + Total Power (R<sub>OUT</sub>)
  - = 277.2 mW + 90 mW + 32.1 mW
  - = 399.3 mW



#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{\text{JA}}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 91.1°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of  $85^{\circ}$ C with all outputs switching is:  $85^{\circ}$ C + 0.3993W \*  $91.1^{\circ}$ C/W =  $121.4^{\circ}$ C. This is below the limit of  $125^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

Table 7. Thermal Resistance  $\theta_{\text{JA}}$  for 20-pin TSSOP. Forced Convection

| θ <sub>JA</sub> by Velocity (Linear Feet per Minute) |          |          |          |  |  |
|------------------------------------------------------|----------|----------|----------|--|--|
|                                                      | 0        | 200      | 500      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards          | 91.1°C/W | 86.7°C/W | 84.6°C/W |  |  |



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cco}$  – 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$

$$(V_{CCO MAX} - V_{OH MAX}) = 0.9V$$

• For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$ 

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = \textbf{19.8mW}$$

$$Pd\_L = [(V_{\text{ol\_max}} - (V_{\text{cco\_max}} - 2V))/R_{\text{c}}] * (V_{\text{cco\_max}} - V_{\text{ol\_max}}) = [(2V - (V_{\text{cco\_max}} - V_{\text{ol\_max}}))/R_{\text{c}}] * (V_{\text{cco\_max}} - V_{\text{ol\_max}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW** 



# RELIABILITY INFORMATION

Table 8.  $\theta_{,_{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ 

# θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 91.1°C/W 86.7°C/W 84.6°C/W

#### TRANSISTOR COUNT

The transistor count for 8536I-33 is: 550

# PACKAGE OUTLINE & PACKAGE DIMENSIONS

PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |      |  |  |
|--------|-------------|------|--|--|
| STWDOL | MIN         | MAX  |  |  |
| N      | 20          |      |  |  |
| A      |             | 1.20 |  |  |
| A1     | 0.05        | 0.15 |  |  |
| A2     | 0.80        | 1.05 |  |  |
| b      | 0.19        | 0.30 |  |  |
| С      | 0.09        | 0.20 |  |  |
| D      | 6.40        | 6.60 |  |  |
| E      | 6.40 BASIC  |      |  |  |
| E1     | 4.30        | 4.50 |  |  |
| е      | 0.65 BASIC  |      |  |  |
| L      | 0.45        | 0.75 |  |  |
| α      | 0°          | 8°   |  |  |
| aaa    |             | 0.10 |  |  |

Reference Document: JEDEC Publication 95, MO-153



#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| 8536CGI-33LF      | ICS8536Cl33L | 20 lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 8536CGI-33LFT     | ICS8536Cl33L | 20 lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



| REVISION HISTORY SHEET |                                      |        |                                                                                         |         |  |
|------------------------|--------------------------------------|--------|-----------------------------------------------------------------------------------------|---------|--|
| Rev                    | Rev Table Page Description of Change |        |                                                                                         |         |  |
| В                      | T1                                   | 1<br>2 | Pin Assignment - corrected pins 13 & 14. Pin Description Table - corrected pin 13 & 14. | 6/25/08 |  |
| В                      | T10                                  | 17     | Ordering Information - removed leaded devices. Update data sheet format.                | 7/10/15 |  |
|                        |                                      |        |                                                                                         |         |  |



**Corporate Headquarters** 

6024 Silver Creek Valley Road San Jose, California 95138 Sales

800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright 2015. All rights reserved.