

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 24-Lane 24-Port PCle® Gen2 System Interconnect Switch

# 89HPES24NT24G2 Datasheet

## **Device Overview**

The 89HPES24NT24G2 is a member of the IDT family of PCI Express® switching solutions. The PES24NT24G2 is a 24-lane, 24-port system interconnect switch optimized for PCI Express Gen2 packet switching in high-performance applications, supporting multiple simultaneous peer-to-peer traffic flows. Target applications include multi-host or intelligent I/O based systems where inter-domain communication is required, such as servers, storage, communications, and embedded systems.

## **Features**

## High Performance Non-Blocking Switch Architecture

- 24-lane, 24-port PCIe switch with flexible port configuration
- Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s Gen1 operation
- Delivers up to 24 GBps (192 Gbps) of switching capacity
- Supports 128 Bytes to 2 KB maximum payload size
- Low latency cut-through architecture
- Supports one virtual channel and eight traffic classes

#### Port Configurability

- Twenty-four x1 ports configurable as follows:
  - One x8 stack
    - Eight x1 ports (ports 0 through 7 are not capable of merging with an adjacent port)
  - Two x8 stacks configurable as:
    - Two x8 ports
    - Four x4 ports
    - · Eight x2 ports
    - Sixteen x1 ports
- Automatic per port link width negotiation  $(x8 \rightarrow x4 \rightarrow x2 \rightarrow x1)$
- Crosslink support
- Automatic lane reversal
- Per lane SerDes configuration
  - · De-emphasis
  - · Receive equalization
  - · Drive strength

#### Innovative Switch Partitioning Feature

- Supports up to 8 fully independent switch partitions
- Logically independent switches in the same device
- Configurable downstream port device numbering
- Supports dynamic reconfiguration of switch partitions
  - Dynamic port reconfiguration downstream, upstream, non-transparent bridge
  - Dynamic migration of ports between partitions

Movable upstream port within and between switch partitions

# ◆ Non-Transparent Bridging (NTB) Support

- Supports up to 8 NT endpoints per switch, each endpoint can communicate with other switch partitions or external PCIe domains or CPUs
- 6 BARs per NT Endpoint
  - · Bar address translation
  - All BARs support 32/64-bit base and limit address translation
  - Two BARs (BAR2 and BAR4) support look-up table based address translation
- 32 inbound and outbound doorbell registers
- 4 inbound and outbound message registers
- Supports up to 64 masters
- Unlimited number of outstanding transactions

## Multicast

- Compliant with the PCI-SIG multicast
- Supports 64 multicast groups
- Supports multicast across non-transparent port
- Multicast overlay mechanism support
- ECRC regeneration support

## Integrated Direct Memory Access (DMA) Controllers

- Supports up to 2 DMA upstream ports, each with 2 DMA channels
- Supports 32-bit and 64-bit memory-to-memory transfers
  - Fly-by translation provides reduced latency and increased performance over buffered approach
  - Supports arbitrary source and destination address alignment
  - Supports intra- as well as inter-partition data transfers using the non-transparent endpoint
- Supports DMA transfers to multicast groups
- Linked list descriptor-based operation
- Flexible addressing modes
  - Linear addressing
  - · Constant addressing

#### Quality of Service (QoS)

- Port arbitration
  - · Round robin
- Request metering
  - · IDT proprietary feature that balances bandwidth among switch ports for maximum system throughput
- High performance switch core architecture
  - · Combined Input Output Queued (CIOQ) switch architecture with large buffers

IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.

#### Clocking

- Supports 100 MHz and 125 MHz reference clock frequencies
- Flexible port clocking modes
  - Common clock
  - Non-common clock
  - Local port clock with SSC (spread spectrum setting) and port reference clock input

## Hot-Plug and Hot Swap

- Hot-plug controller on all ports
  - · Hot-plug supported on all downstream switch ports
- All ports support hot-plug using low-cost external I<sup>2</sup>C I/O expanders
- Configurable presence-detect supports card and cable applications
- GPE output pin for hot-plug event notification
  - Enables SCI/SMI generation for legacy operating system support
- Hot-swap capable I/O

# Power Management

- Supports D0, D3hot and D3 power management states
- Active State Power Management (ASPM)
  - Supports L0, L0s, L1, L2/L3 Ready, and L3 link states
  - Configurable L0s and L1 entry timers allow performance/ power-savings tuning
- SerDes power savings
  - Supports low swing / half-swing SerDes operation
  - · SerDes associated with unused ports are turned off
  - SerDes associated with unused lanes are placed in a low power state

## Reliability, Availability, and Serviceability (RAS)

- ECRC support
- AER on all ports
- SECDED ECC protection on all internal RAMs
- End-to-end data path parity protection
- Checksum Serial EEPROM content protected
- Ability to generate an interrupt (INTx or MSI) on link up/down transitions

#### Initialization / Configuration

- Supports Root (BIOS, OS, or driver), Serial EEPROM, or SMBus switch initialization
- Common switch configurations are supported with pin strapping (no external components)
- Supports in-system Serial EEPROM initialization/programming

#### On-Die Temperature Sensor

- Range of 0 to 127.5 degrees Celsius
- Three programmable temperature thresholds with over and under temperature threshold alarms
- Automatic recording of maximum high or minimum low temperature

## 9 General Purpose I/O

#### Test and Debug

- Ability to inject AER errors simplifies in system error handling software validation
- On-chip link activity and status outputs available for several ports
- Per port link activity and status outputs available using external I<sup>2</sup>C I/O expander for all remaining ports
- Supports IEEE 1149.6 AC JTAG and IEEE 1149.1 JTAG

#### Standards and Compatibility

- PCI Express Base Specification 2.1 compliant
- Implements the following optional PCI Express features
  - Advanced Error Reporting (AER) on all ports
  - End-to-End CRC (ECRC)
  - Access Control Services (ACS)
  - Device Serial Number Enhanced Capability
  - Sub-System ID and Sub-System Vendor ID Capability
  - Internal Error Reporting
  - Multicast
  - VGA and ISA enable
  - · L0s and L1 ASPM
  - ARI

#### Power Supplies

- Requires three power supply voltages (1.0V, 2.5V, and 3.3V)
- Packaged in a 19mm x 19mm 324-ball Flip Chip BGA with 1mm ball spacing

#### **Product Description**

With Non-Transparent Bridging functionality and innovative Switch Partitioning feature, the PES24NT24G2 allows true multi-host or multi-processor communications in a single device. Integrated DMA controllers enable high-performance system design by off-loading data transfer operations across memories from the processors. Each lane is capable of 5 GT/s link speed in both directions and is fully compliant with PCI Express Base Specification 2.1.

A non-transparent bridge (NTB) is required when two PCI Express domains need to communicate to each other. The main function of the NTB block is to initialize and translate addresses and device IDs to allow data exchange across PCI Express domains. The major functionalities of the NTB block are summarized in Table 1.

# **Block Diagram**



Figure 1 PES24NT24G2 Block Diagram

| Function              | Number                                              | Description                                                                                                                                                                              |
|-----------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NTB ports             | Up to 8                                             | Each device can be configured to have up to 8 NTB functions and can support up to 8 CPUs/roots.                                                                                          |
| Mapping table entries | Up to 64 for entire device                          | Each device can have up to 64 masters ID for address and ID translations.                                                                                                                |
| Mapping windows       | Six 32-bits or three 64-bits                        | Each NT port has six BARs, where each BAR opening an NT window to another domain.                                                                                                        |
| Address translation   | Direct-address and lookup table translations        | Lookup-table translation divides the BAR aperture into up to 24 segments, where each segment has independent translation programming and is associated with an entry in a look-up table. |
| Doorbell registers    | 32 bits                                             | Doorbell register is used for event signaling between domains, where an outbound doorbell bit sets a corresponding bit at the inbound doorbell in the other domain.                      |
| Message registers     | 4 inbound and out-<br>bound registers of<br>32-bits | Message registers allow mailbox message passing between domains message placed in the inbound register will be seen at the outbound register at the other domain.                        |

Table 1 Non-Transparent Bridge Function Summary

#### **SMBus Interface**

The PES24NT24G2 contains two SMBus interfaces. The slave interface provides full access to the configuration registers in the PES24NT24G2, allowing every configuration register in the device to be read or written by an external agent. The master interface allows the default configuration register values of the PES24NT24G2 to be overridden following a reset with values programmed in an external serial EEPROM. The master interface is also used by an external Hot-Plug I/O expander.

Each of the two SMBus interfaces contain an SMBus clock pin and an SMBus data pin. In addition, the slave SMBus has SSMBADDR1 and SSMBADDR2 pins. As shown in Figure 2, the master and slave SMBuses may only be used in a split configuration. In the split configuration, the master and slave SMBuses operate as two independent buses; thus, multi-master arbitration is not required. The SMBus master interface does not support SMBus arbitration. As a result, the switch's SMBus master must be the only master in the SMBus lines that connect to the serial EEPROM and I/O expander slaves.



Figure 2 Split SMBus Interface Configuration

## **Hot-Plug Interface**

The PES24NT24G2 supports PCI Express Hot-Plug on each downstream port (ports 1 through 23). To reduce the number of pins required on the device, the PES24NT24G2 utilizes an external I/O expander, such as that used on PC motherboards, connected to the SMBus master interface. Following reset and configuration, whenever the state of a Hot-Plug output needs to be modified, the PES24NT24G2 generates an SMBus transaction to the I/O expander with the new value of all of the outputs. Whenever a Hot-Plug input changes, the I/O expander generates an interrupt which is received on the IOEXPINTN input pin (alternate function of GPIO) of the PES24NT24G2. In response to an I/O expander interrupt, the PES24NT24G2 generates an SMBus transaction to read the state of all of the Hot-Plug inputs from the I/O expander.

## General Purpose Input/Output

The PES24NT24G2 provides 9 General Purpose I/O (GPIO) pins that may be individually configured as general purpose inputs, general purpose outputs, or alternate functions. All GPIO pins are shared with other on-chip functions. These alternate functions may be enabled via software, SMBus slave interface, or serial configuration EEPROM.

# Pin Description

The following tables list the functions of the pins provided on the PES24NT24G2. Some of the functions listed may be multiplexed onto the same pin. The active polarity of a signal is defined using a suffix. Signals ending with an "N" are defined as being active, or asserted, when at a logic zero (low) level. All other signals (including clocks, buses, and select lines) will be interpreted as being active, or asserted, when at a logic one (high) level. Differential signals end with a suffix "N" or "P." The differential signal ending in "P" is the positive portion of the differential pair and the differential signal ending in "N" is the negative portion of the differential pair.

Note: Pin [x] of a port refers to a lane. For port 0, PE00RN[0] refers to lane 0, PE00RN[1] refers to lane 1, etc.

| Signal                  | Туре | Name/Description                                                                            |
|-------------------------|------|---------------------------------------------------------------------------------------------|
| PE00RN[0]<br>PE00RP[0]  | I    | PCI Express Port 0 Serial Data Receive. Differential PCI Express receive pair for port 0.   |
| PE00TN[0]<br>PE00TP[0]  | 0    | PCI Express Port 0 Serial Data Transmit. Differential PCI Express transmit pair for port 0. |
| PE01RN[0]<br>PE01RP[0]  | I    | PCI Express Port 1 Serial Data Receive. Differential PCI Express receive pair for port 1.   |
| PE01TN[0]<br>PE01TP[0]  | 0    | PCI Express Port 1 Serial Data Transmit. Differential PCI Express transmit pair for port 1. |
| PE02RN[0]<br>PE02RP[0]  | I    | PCI Express Port 2 Serial Data Receive. Differential PCI Express receive pair for port 2.   |
| PE02TN[0]<br>PE02TP[0]  | 0    | PCI Express Port 2 Serial Data Transmit. Differential PCI Express transmit pair for port 2. |
| PE03RN[0]<br>PE03RP[0]  | I    | PCI Express Port 3 Serial Data Receive. Differential PCI Express receive pair for port 3.   |
| PE03TN[0]<br>PE03TP[0]  | 0    | PCI Express Port 3 Serial Data Transmit. Differential PCI Express transmit pair for port 3. |
| PE04RN[0]<br>PE04RP[0]  | I    | PCI Express Port 4 Serial Data Receive. Differential PCI Express receive pair for port 4.   |
| PE04TN[0]<br>PE04TP[0]  | 0    | PCI Express Port 4 Serial Data Transmit. Differential PCI Express transmit pair for port 4. |
| PE05RN[0]<br>PE05RP[0]  | I    | PCI Express Port 5 Serial Data Receive. Differential PCI Express receive pair for port 5.   |
| PE05TN[0]<br>PE05TP[0]  | 0    | PCI Express Port 5 Serial Data Transmit. Differential PCI Express transmit pair for port 5. |
| PE06RN[0]<br>PE06RP[0]  | I    | PCI Express Port 6 Serial Data Receive. Differential PCI Express receive pair for port 6.   |
| PE06TN[0]<br>PE06TP[0]  | 0    | PCI Express Port 6 Serial Data Transmit. Differential PCI Express transmit pair for port 6. |
| PE07RN[0]<br>PE07RP[0]  | I    | PCI Express Port 7 Serial Data Receive. Differential PCI Express receive pair for port 7.   |
| PE07TN[0]<br>PE07TP[0]  | 0    | PCI Express Port 7 Serial Data Transmit. Differential PCI Express transmit pair for port 7. |
| PE08RN[0]<br>PE08RP[0]  | I    | PCI Express Port 8 Serial Data Receive. Differential PCI Express receive pair for port 8.   |
| PE08TN[0]<br>PE08TP[0]  | 0    | PCI Express Port 8 Serial Data Transmit. Differential PCI Express transmit pair for port 8. |
| PE09RN[0]<br>PE09RP[0]  | I    | PCI Express Port 9 Serial Data Receive. Differential PCI Express receive pair for port 9.   |
| PE09TN[[0]<br>PE09TP[0] | 0    | PCI Express Port 9 Serial Data Transmit. Differential PCI Express transmit pair for port 9. |
| PE10RN[0]<br>PE10RP[0]  | I    | PCI Express Port 10 Serial Data Receive. Differential PCI Express receive pair for port 10. |

Table 2 PCI Express Interface Pins (Part 1 of 3)

| Signal                 | Туре | Name/Description                                                                                |
|------------------------|------|-------------------------------------------------------------------------------------------------|
| PE10TN[0]<br>PE10TP[0] | 0    | PCI Express Port 10 Serial Data Transmit. Differential PCI Express transmit pair for port 10.   |
| PE11RN[0]<br>PE11RP[0] | I    | PCI Express Port 11 Serial Data Receive. Differential PCI Express receive pair for port 11.     |
| PE11TN[0]<br>PE11TP[0] | 0    | PCI Express Port 11 Serial Data Transmit. Differential PCI Express transmit pair for port 11.   |
| PE12RN[0]<br>PE12RP[0] | I    | PCI Express Port 12 Serial Data Receive. Differential PCI Express receive pair for port 12.     |
| PE12TN[0]<br>PE12TP[0] | 0    | PCI Express Port 12 Serial Data Transmit. Differential PCI Express transmit pair for port 12.   |
| PE13RN[0]<br>PE13RP[0] | I    | PCI Express Port 13 Serial Data Receive. Differential PCI Express receive pair for port 13.     |
| PE13TN[0]<br>PE13TP[0] | 0    | PCI Express Port 13 Serial Data Transmit. Differential PCI Express transmit pair for port 13. W |
| PE14RN[0]<br>PE14RP[0] | I    | PCI Express Port 14 Serial Data Receive. Differential PCI Express receive pair for port 14.     |
| PE14TN[0]<br>PE14TP[0] | 0    | PCI Express Port 14 Serial Data Transmit. Differential PCI Express transmit pair for port 14.   |
| PE15RN[0]<br>PE15RP[0] | I    | PCI Express Port 15 Serial Data Receive. Differential PCI Express receive pair for port 15.     |
| PE15TN[0]<br>PE15TP[0] | 0    | PCI Express Port 15 Serial Data Transmit. Differential PCI Express transmit pair for port 15.   |
| PE16RN[0]<br>PE16RP[0] | I    | PCI Express Port 16 Serial Data Receive. Differential PCI Express receive pair for port 16.     |
| PE16TN[0]<br>PE16TP[0] | 0    | PCI Express Port 16 Serial Data Transmit. Differential PCI Express transmit pair for port 16.   |
| PE17RN[0]<br>PE17RP[0] | I    | PCI Express Port 17 Serial Data Receive. Differential PCI Express receive pair for port 17.     |
| PE17TN[0]<br>PE17TP[0] | 0    | PCI Express Port 17 Serial Data Transmit. Differential PCI Express transmit pair for port 17.   |
| PE18RN[0]<br>PE18RP[0] | I    | PCI Express Port 18 Serial Data Receive. Differential PCI Express receive pair for port 18.     |
| PE18TN[0]<br>PE18TP[0] | 0    | PCI Express Port 18 Serial Data Transmit. Differential PCI Express transmit pair for port 18.   |
| PE19RN[0]<br>PE19RP[0] | I    | PCI Express Port 19 Serial Data Receive. Differential PCI Express receive pair for port 19.     |
| PE19TN[0]<br>PE19TP[0] | 0    | PCI Express Port 19 Serial Data Transmit. Differential PCI Express transmit pair for port 19.   |
| PE20RN[0]<br>PE20RP[0] | I    | PCI Express Port 20 Serial Data Receive. Differential PCI Express receive pair for port 20.     |
| PE20TN[0]<br>PE20TP[0] | 0    | PCI Express Port 20 Serial Data Transmit. Differential PCI Express transmit pair for port 20.   |
| PE21RN[0]<br>PE21RP[0] | I    | PCI Express Port 21 Serial Data Receive. Differential PCI Express receive pair for port 21.     |

Table 2 PCI Express Interface Pins (Part 2 of 3)

| Signal                 | Туре | Name/Description                                                                              |
|------------------------|------|-----------------------------------------------------------------------------------------------|
| PE21TN[0]<br>PE21TP[0] | 0    | PCI Express Port 21 Serial Data Transmit. Differential PCI Express transmit pair for port 21. |
| PE22RN[0]<br>PE22RP[0] | I    | PCI Express Port 22 Serial Data Receive. Differential PCI Express receive pair for port 22.   |
| PE22TN[0]<br>PE22TP[0] | 0    | PCI Express Port 22 Serial Data Transmit. Differential PCI Express transmit pair for port 22. |
| PE23RN[0]<br>PE23RP[0] | I    | PCI Express Port 23 Serial Data Receive. Differential PCI Express receive pair for port 23.   |
| PE23TN[0]<br>PE23TP[0] | 0    | PCI Express Port 23 Serial Data Transmit. Differential PCI Express transmit pair for port 23. |

Table 2 PCI Express Interface Pins (Part 3 of 3)

| Signal                   | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCLKN[1:0]<br>GCLKP[1:0] | I    | Global Reference Clock. Differential reference clock input pairs. This clock is used as the reference clock by on-chip PLLs to generate the clocks required for the system logic. The frequency of the differential reference clock is determined by the GCLKFSEL signal.  Note: Both pairs of the Global Reference Clocks must be connected to and derived from the same clock source. Refer to the Overview section of Chapter 2 in the PES24NT24G2 User Manual for additional details. |
| P08CLKN<br>P08CLKP       | I    | Port Reference Clock. Differential reference clock pair associated with port 8.                                                                                                                                                                                                                                                                                                                                                                                                           |
| P16CLKN<br>P16CLKP       | I    | Port Reference Clock. Differential reference clock pair associated with port 16.                                                                                                                                                                                                                                                                                                                                                                                                          |

**Table 3 Reference Clock Pins** 

| Signal        | Туре | Name/Description                                                                                                                                                                                    |
|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSMBCLK       | I/O  | Master SMBus Clock. This bidirectional signal is used to synchronize transfers on the master SMBus. It is active and generating the clock only when the EEPROM or I/O Expanders are being accessed. |
| MSMBDAT       | I/O  | Master SMBus Data. This bidirectional signal is used for data on the master SMBus.                                                                                                                  |
| SSMBADDR[2,1] | I    | Slave SMBus Address. These pins determine the SMBus address to which the slave SMBus interface responds.                                                                                            |
| SSMBCLK       | I/O  | Slave SMBus Clock. This bidirectional signal is used to synchronize transfers on the slave SMBus.                                                                                                   |
| SSMBDAT       | I/O  | Slave SMBus Data. This bidirectional signal is used for data on the slave SMBus.                                                                                                                    |

Table 4 SMBus Interface Pins

| Signal  | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO[0] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: PARTOPERSTN 1st Alternate function pin type: Input/Output 1st Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. 2nd Alternate function pin name: P16LINKUPN 2nd Alternate function pin type: Output 2nd Alternate function: Port 16 Link Up Status output.        |
| GPIO[1] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: PART1PERSTN 1st Alternate function pin type: Input/Output 1st Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. 2nd Alternate function pin name: P16ACTIVEN 2nd Alternate function pin type: Output 2nd Alternate function: Port 16 Link Active Status Output.    |
| GPIO[2] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: PART2PERSTN 1st Alternate function pin type: Input/Output 1st Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. 2nd Alternate function pin name: P4LINKUPN 2nd Alternate function pin type: Output 2nd Alternate function: Port 4 Link Up Status output.          |
| GPIO[3] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: PART3PERSTN 1st Alternate function pin type: Input/Output 1st Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. 2nd Alternate function pin name: P4ACTIVEN 2nd Alternate function pin type: Output 2nd Alternate function: Port 4 Link Active Status Output.      |
| GPIO[4] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: FAILOVER0 1st Alternate function pin type: Input 1st Alternate function: When this signal changes state and the corresponding failover capability is enabled, a failover event is signaled. 2nd Alternate function pin name: POLINKUPN 2nd Alternate function pin type: Output 2nd Alternate function: Port 0 Link Up Status output. |
| GPIO[5] | 1/0  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: GPEN 1st Alternate function pin type: Output 1st Alternate function: Hot-plug general purpose even output. 2nd Alternate function pin name: P0ACTIVEN 2nd Alternate function pin type: Output 2nd Alternate function: Port 0 Link Active Status Output.                                                                              |

Table 5 General Purpose I/O Pins (Part 1 of 2)

| Signal  | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO[6] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: FAILOVER1 1st Alternate function pin type: Input 1st Alternate function: When this signal changes state and the corresponding failover capability is enabled, a failover event is signaled. 2nd Alternate function pin name: FAILOVER3 2nd Alternate function pin type: Input 2nd Alternate function: When this signal changes state and the corresponding failover capability is enabled, a failover event is signaled. |
| GPIO[7] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: FAILOVER2 1st Alternate function pin type: Input 1st Alternate function: When this signal changes state and the corresponding failover capability is enabled, a failover event is signaled. 2nd Alternate function pin name: P8LINKUPN 2nd Alternate function pin type: Output 2nd Alternate function: Port 8 Link Up Status output.                                                                                     |
| GPIO[8] | I/O  | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: IOEXPINTN 1st Alternate function pin type: Input 1st Alternate function: IO expander interrupt. 2nd Alternate function pin name: P8ACTIVEN 2nd Alternate function pin type: Output 2nd Alternate function: Port 8 Link Active Status Output.                                                                                                                                                                             |

Table 5 General Purpose I/O Pins (Part 2 of 2)

| Signal       | Туре | Name/Description                                                       |
|--------------|------|------------------------------------------------------------------------|
| STK2CFG[4:0] | I    | Stack 2 Configuration. These pins select the configuration of stack 2. |
| STK3CFG[4:0] | I    | Stack 3 Configuration. These pins select the configuration of stack 3. |

**Table 6 Stack Configuration Pins** 

| Signal       | Туре | Name/Description                                                                                                            |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------|
| CLKMODE[1:0] | I    | <b>Clock Mode.</b> These signals determine the port clocking mode used by ports of the device.                              |
| GCLKFSEL     | I    | Global Clock Frequency Select. These signals select the frequency of the GCLKP and GCLKN signals.  0x0 100 MHz  0x1 125 MHz |

Table 7 System Pins (Part 1 of 2)

| Signal      | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PERSTN      | I    | Fundamental Reset. Assertion of this signal resets all logic inside the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RSTHALT     | I    | Reset Halt. When this signal is asserted during a switch fundamental reset sequence, the switch remains in a quasi-reset state with the Master and Slave SMBuses active. This allows software to read and write registers internal to the device before normal device operation begins. The device exits the quasi-reset state when the RSTHALT bit is cleared in the SWCTL register by an SMBus master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SWMODE[3:0] | I    | Switch Mode. These configuration pins determine the switch operating mode.  These pins should be static and not change following the negation of PERSTN.  0x0 - Single partition  0x1 - Single partition with Serial EEPROM initialization  0x2 - Single partition with Serial EEPROM Jump 0 initialization  0x3 - Single partition with Serial EEPROM Jump 1 initialization  0x4 through 0x7 - Reserved  0x8 - Single partition with reduced latency  0x9 - Single partition with Serial EEPROM initialization and reduced latency  0xA - Multi-partition with Unattached ports  0xB - Multi-partition with Unattached ports and I <sup>2</sup> C Reset  0xC - Multi-partition with Unattached ports and Serial EEPROM initialization  0xD - Multi-partition with Unattached ports with I <sup>2</sup> C Reset and Serial EEPROM initialization  0xE - Multi-partition with Disabled ports  0xF - Multi-partition with Disabled ports |

Table 7 System Pins (Part 2 of 2)

| Signal      | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG_TCK    | I    | JTAG Clock. This is an input test clock used to clock the shifting of data into or out of the boundary scan logic or JTAG Controller. JTAG_TCK is independent of the system clock with a nominal 50% duty cycle.                                                                                                                                                                                                                                                  |
| JTAG_TDI    | I    | JTAG Data Input. This is the serial data input to the boundary scan logic or JTAG Controller.                                                                                                                                                                                                                                                                                                                                                                     |
| JTAG_TDO    | 0    | JTAG Data Output. This is the serial data shifted out from the boundary scan logic or JTAG Controller. When no data is being shifted out, this signal is tri-stated.                                                                                                                                                                                                                                                                                              |
| JTAG_TMS    | I    | <b>JTAG Mode</b> . The value on this signal controls the test mode select of the boundary scan logic or JTAG Controller.                                                                                                                                                                                                                                                                                                                                          |
| JTAG_TRST_N | I    | JTAG Reset. This active low signal asynchronously resets the boundary scan logic and JTAG TAP Controller. An external pull-up on the board is recommended to meet the JTAG specification in cases where the tester can access this signal. However, for systems running in functional mode, one of the following should occur:  1) actively drive this signal low with control logic  2) statically drive this signal low with an external pull-down on the board |

Table 8 Test Pins

| Signal               | Туре | Name/Description                                                                                                                                                                                                                                                                                                                                          |
|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFRES[7:0]          | _    | External Reference Resistor. Reference for the corresponding SerDes bias currents and PLL calibration circuitry. A 3K Ohm +/- 1% resistor should be connected from this pin to ground and isolated from any source of noise injection. Each bit of this signal corresponds to a SerDes quad, e.g., REFRES[5] is the reference resistor for SerDes quad 5. |
| REFRESPLL            | _    | PLL External Reference Resistor. Provides a reference for the PLL bias currents and PLL calibration circuitry. A 3K Ohm +/- 1% resistor should be connected from this pin to ground and isolated from any source of noise injection.                                                                                                                      |
| V <sub>DD</sub> CORE | _    | Core V <sub>DD.</sub> Power supply for core logic (1.0V).                                                                                                                                                                                                                                                                                                 |
| V <sub>DD</sub> I/O  | _    | I/O V <sub>DD.</sub> LVTTL I/O buffer power supply (3.3V).                                                                                                                                                                                                                                                                                                |
| V <sub>DD</sub> PEA  | _    | PCI Express Analog Power. Serdes analog power supply (1.0V).                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub> PEHA | _    | PCI Express Analog High Power. Serdes analog power supply (2.5V).                                                                                                                                                                                                                                                                                         |
| V <sub>DD</sub> PETA | _    | PCI Express Transmitter Analog Voltage. Serdes transmitter analog power supply (1.0V).                                                                                                                                                                                                                                                                    |
| V <sub>SS</sub>      | _    | Ground.                                                                                                                                                                                                                                                                                                                                                   |

Table 9 Power, Ground, and SerDes Resistor Pins

# **Pin Characteristics**

Note: Some input pads of the switch do not contain internal pull-ups or pull-downs. Unused SMBus and System inputs should be tied off to appropriate levels. This is especially critical for unused control signal inputs which, if left floating, could adversely affect operation. Also, floating pins can cause a slight increase in power consumption. Unused Serdes (Rx and Tx) pins should be left floating. Finally, No Connection pins should not be connected.

| Function              | Pin Name  | Туре | Buffer                    | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes                     |
|-----------------------|-----------|------|---------------------------|-------------|-----------------------------------|---------------------------|
| PCI Express Interface | PE00RN[0] | -    | PCle                      | Serial Link |                                   | Note: Unused SerDes       |
|                       | PE00RP[0] | I    | differential <sup>2</sup> |             |                                   | pins can be left floating |
|                       | PE00TN[0] | 0    |                           |             |                                   |                           |
|                       | PE00TP[0] | 0    |                           |             |                                   |                           |
|                       | PE01RN[0] | I    |                           |             |                                   |                           |
|                       | PE01RP[0] | I    |                           |             |                                   |                           |
|                       | PE01TN[0] | 0    |                           |             |                                   |                           |
|                       | PE01TP[0] | 0    |                           |             |                                   |                           |
|                       | PE02RN[0] | I    |                           |             |                                   |                           |
|                       | PE02RP[0] | I    |                           |             |                                   |                           |
|                       | PE02TN[0] | 0    |                           |             |                                   |                           |
|                       | PE02TP[0] | 0    | 1                         |             |                                   |                           |
|                       | PE03RN[0] | I    |                           |             |                                   |                           |

Table 10 Pin Characteristics (Part 1 of 5)

| Function              | Pin Name  | Туре | Buffer       | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes |
|-----------------------|-----------|------|--------------|-------------|-----------------------------------|-------|
| PCI Express Interface | PE03RP[0] | ı    | PCle         | Serial Link |                                   |       |
| (cont.)               | PE03TN[0] | 0    | differential |             |                                   |       |
|                       | PE03TP[0] | 0    |              |             |                                   |       |
|                       | PE04RN[0] | I    |              |             |                                   |       |
|                       | PE04RP[0] | I    |              |             |                                   |       |
|                       | PE04TN[0] | 0    |              |             |                                   |       |
|                       | PE04TP[0] | 0    |              |             |                                   |       |
|                       | PE05RN[0] | I    |              |             |                                   |       |
|                       | PE05RP[0] | I    |              |             |                                   |       |
|                       | PE05TN[0] | 0    |              |             |                                   |       |
|                       | PE05TP[0] | 0    |              |             |                                   |       |
|                       | PE06RN[0] | I    |              |             |                                   |       |
|                       | PE06RP[0] | ı    |              |             |                                   |       |
|                       | PE06TN[0] | 0    |              |             |                                   |       |
|                       | PE06TP[0] | 0    |              |             |                                   |       |
|                       | PE07RN[0] | I    |              |             |                                   |       |
|                       | PE07RP[0] | 1    |              |             |                                   |       |
|                       | PE07TN[0] | 0    |              |             |                                   |       |
|                       | PE07TP[0] | 0    |              |             |                                   |       |
|                       | PE08RN[0] | I    |              |             |                                   |       |
|                       | PE08RP[0] | I    |              |             |                                   |       |
|                       | PE08TN[0] | 0    |              |             |                                   |       |
|                       | PE08TP[0] | 0    |              |             |                                   |       |
|                       | PE09RN[0] | I    |              |             |                                   |       |
|                       | PE09RP[0] | I    |              |             |                                   |       |
|                       | PE09TN[0] | 0    |              |             |                                   |       |
|                       | PE09TP[0] | 0    |              |             |                                   |       |
|                       | PE10RN[0] | I    |              |             |                                   |       |
|                       | PE10RP[0] | ı    |              |             |                                   |       |
|                       | PE10TN[0] | 0    |              |             |                                   |       |
|                       | PE10TP[0] | 0    |              |             |                                   |       |
|                       | PE11RN[0] | I    |              |             |                                   |       |
|                       | PE11RP[0] | I    |              |             |                                   |       |
|                       | PE11TN[0] | 0    |              |             |                                   |       |
|                       | PE11TP[0] | 0    |              |             |                                   |       |
|                       | PE12RN[0] | I    |              |             |                                   |       |
|                       | PE12RP[0] | I    |              |             |                                   |       |

Table 10 Pin Characteristics (Part 2 of 5)

| Function              | Pin Name  | Туре | Buffer       | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes |
|-----------------------|-----------|------|--------------|-------------|-----------------------------------|-------|
| PCI Express Interface | PE12TN[0] | 0    | PCle         | Serial Link |                                   |       |
| (cont.)               | PE12TP[0] | 0    | differential |             |                                   |       |
|                       | PE13RN[0] | I    |              |             |                                   |       |
|                       | PE13RP[0] | I    |              |             |                                   |       |
|                       | PE13TN[0] | 0    |              |             |                                   |       |
|                       | PE13TP[0] | 0    |              |             |                                   |       |
|                       | PE14RN[0] | I    |              |             |                                   |       |
|                       | PE14RP[0] | I    |              |             |                                   |       |
|                       | PE14TN[0] | 0    |              |             |                                   |       |
|                       | PE14TP[0] | 0    |              |             |                                   |       |
|                       | PE15RN[0] | I    |              |             |                                   |       |
|                       | PE15RP[0] | I    |              |             |                                   |       |
|                       | PE15TN[0] | 0    |              |             |                                   |       |
|                       | PE15TP[0] | 0    |              |             |                                   |       |
|                       | PE16RN[0] | I    |              |             |                                   |       |
|                       | PE16RP[0] | I    |              |             |                                   |       |
|                       | PE16TN[0] | 0    |              |             |                                   |       |
|                       | PE16TP[0] | 0    |              |             |                                   |       |
|                       | PE17RN[0] | I    |              |             |                                   |       |
|                       | PE17RP[0] | I    |              |             |                                   |       |
|                       | PE17TN[0] | 0    |              |             |                                   |       |
|                       | PE17TP[0] | 0    |              |             |                                   |       |
|                       | PE18RN[0] | I    |              |             |                                   |       |
|                       | PE18RP[0] | I    |              |             |                                   |       |
|                       | PE18TN[0] | 0    |              |             |                                   |       |
|                       | PE18TP[0] | 0    |              |             |                                   |       |
|                       | PE19RN[0] | I    |              |             |                                   |       |
|                       | PE19RP[0] | I    |              |             |                                   |       |
|                       | PE19TN[0] | 0    |              |             |                                   |       |
|                       | PE19TP[0] | 0    |              |             |                                   |       |
|                       | PE20RN[0] | I    |              |             |                                   |       |
|                       | PE20RP[0] | I    |              |             |                                   |       |
|                       | PE20TN[0] | 0    |              |             |                                   |       |
|                       | PE20TP[0] | 0    |              |             |                                   |       |
|                       | PE21RN[0] | I    |              |             |                                   |       |
|                       | PE21RP[0] | I    |              |             |                                   |       |

Table 10 Pin Characteristics (Part 3 of 5)

| Function              | Pin Name      | Туре | Buffer       | I/O<br>Type        | Internal<br>Resistor <sup>1</sup> | Notes                                                                  |  |
|-----------------------|---------------|------|--------------|--------------------|-----------------------------------|------------------------------------------------------------------------|--|
| PCI Express Interface | PE21TN[0]     | 0    | PCle         | Serial Link        |                                   |                                                                        |  |
| (cont.)               | PE21TP[0]     | 0    | differential |                    |                                   |                                                                        |  |
|                       | PE22RN[0]     | I    |              |                    |                                   |                                                                        |  |
|                       | PE22RP[0]     | I    |              |                    |                                   |                                                                        |  |
|                       | PE22TN[0]     | 0    |              |                    |                                   |                                                                        |  |
|                       | PE22TP[0]     | 0    |              |                    |                                   |                                                                        |  |
|                       | PE23RN[0]     | I    |              |                    |                                   |                                                                        |  |
|                       | PE23RP[0]     | I    |              |                    |                                   |                                                                        |  |
|                       | PE23TN[0]     | 0    |              |                    |                                   |                                                                        |  |
|                       | PE23TP[0]     | 0    |              |                    |                                   |                                                                        |  |
| Reference Clocks      | GCLKN[1:0]    | I    | HCSL         | Diff. Clock        |                                   | Refer to Table 11                                                      |  |
|                       | GCLKP[1:0]    | I    |              | Input              |                                   | Note: Unused port                                                      |  |
|                       | P08CLKN       | I    |              |                    |                                   | clock pins should be                                                   |  |
|                       | P08CLKP       | I    |              |                    |                                   | connected to Vss on the board.                                         |  |
|                       | P16CLKN       | I    |              |                    |                                   | tile board.                                                            |  |
|                       | P16CLKP       | I    |              |                    |                                   |                                                                        |  |
| SMBus                 | MSMBCLK       | I/O  | LVTTL        | STI <sup>3</sup>   |                                   | used, these signals must                                               |  |
|                       | MSMBDAT       | I/O  |              | STI                | external resisto                  | the board using an r or current source in h the SMBus specifica-       |  |
|                       | SSMBADDR[2,1] | I    |              |                    | pull-up                           |                                                                        |  |
|                       | SSMBCLK       | I/O  |              | STI                |                                   | used, these signals must                                               |  |
|                       | SSMBDAT       | I/O  |              | STI                | external resisto                  | the board using an<br>r or current source in<br>h the SMBus specifica- |  |
| General Purpose I/O   | GPIO[8:0]     | I/O  | LVTTL        | STI, High<br>Drive | pull-up                           | Unused pins can be left floating.                                      |  |
| Stack Configuration   | STK2CFG[4:0]  | I    |              |                    | Unused pins can be left           |                                                                        |  |
|                       | STK3CFG[4:0]  | I    |              |                    | pull-down                         | floating.                                                              |  |
| System Pins           | CLKMODE[1:0]  | I    | LVTTL        | Input              | pull-up                           | Unused pins can be left                                                |  |
|                       | GCLKFSEL      | I    |              | pull-down floati   |                                   | floating.                                                              |  |
|                       | PERSTN        | I    |              |                    |                                   | Schmitt trigger                                                        |  |
|                       | RSTHALT       | I    |              |                    | pull-down                         | Unused pins can be left                                                |  |
|                       | SWMODE[3:0]   | I    |              |                    | pull-down                         | floating.                                                              |  |

Table 10 Pin Characteristics (Part 4 of 5)

| Function                | Pin Name    | Туре | Buffer | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes                          |
|-------------------------|-------------|------|--------|-------------|-----------------------------------|--------------------------------|
| EJTAG / JTAG            | JTAG_TCK    | ļ    | LVTTL  | STI         | pull-up                           | Unused pins can be left        |
|                         | JTAG_TDI    | I    |        | STI         | pull-up                           | floating.                      |
|                         | JTAG_TDO    | 0    |        |             |                                   |                                |
|                         | JTAG_TMS    | I    |        | STI         | pull-up                           |                                |
|                         | JTAG_TRST_N | I    |        | STI         | pull-up                           |                                |
| SerDes Reference Resis- | REFRES[7:0] | _    | Analog |             |                                   | Unused pins should be          |
| tors                    | REFRESPLL   | _    |        |             |                                   | connected to Vss on the board. |

# Table 10 Pin Characteristics (Part 5 of 5)

 $<sup>^{1\</sup>cdot}$  Internal resistor values under typical operating conditions are 92K  $\Omega$  for pull-up and 91K  $\Omega$  for pull-down.

 $<sup>^{2\</sup>cdot}$  All receiver pins set the DC common mode voltage to ground. All transmitters must be AC coupled to the media.

<sup>3.</sup> Schmitt Trigger Input (STI).

# Logic Diagram — PES24NT24G2



Figure 3 PES24NT24G2 Logic Diagram

# **System Clock Parameters**

Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 16 and 15.

| Parameter                | Description                                                          | Condition    | Min   | Typical | Max              | Unit |
|--------------------------|----------------------------------------------------------------------|--------------|-------|---------|------------------|------|
| Refclk <sub>FREQ</sub>   | Input reference clock frequency range                                |              | 100   |         | 125 <sup>1</sup> | MHz  |
| T <sub>C-RISE</sub>      | Rising edge rate                                                     | Differential | 0.6   |         | 4                | V/ns |
| T <sub>C-FALL</sub>      | Falling edge rate                                                    | Differential | 0.6   |         | 4                | V/ns |
| V <sub>IH</sub>          | Differential input high voltage                                      | Differential | +150  |         |                  | mV   |
| V <sub>IL</sub>          | Differential input low voltage                                       | Differential |       |         | -150             | mV   |
| V <sub>CROSS</sub>       | Absolute single-ended crossing point voltage                         | Single-ended | +250  |         | +550             | mV   |
| V <sub>CROSS-DELTA</sub> | Variation of V <sub>CROSS</sub> over all rising clock edges          | Single-ended |       |         | +140             | mV   |
| V <sub>RB</sub>          | Ring back voltage margin                                             | Differential | -100  |         | +100             | mV   |
| T <sub>STABLE</sub>      | Time before V <sub>RB</sub> is allowed                               | Differential | 500   |         |                  | ps   |
| T <sub>PERIOD-AVG</sub>  | Average clock period accuracy                                        |              | -300  |         | 2800             | ppm  |
| T <sub>PERIOD-ABS</sub>  | Absolute period, including spread-spectrum and jitter                |              | 9.847 |         | 10.203           | ns   |
| T <sub>CC-JITTER</sub>   | Cycle to cycle jitter                                                |              |       |         | 150              | ps   |
| V <sub>MAX</sub>         | Absolute maximum input voltage                                       |              |       |         | +1.15            | V    |
| V <sub>MIN</sub>         | Absolute minimum input voltage                                       |              | -0.3  |         |                  | V    |
| Duty Cycle               | Duty cycle                                                           |              | 40    |         | 60               | %    |
| Rise/Fall Matching       | Single ended rising Refclk edge rate versus falling Refclk edge rate |              |       | 20      |                  | %    |
| Z <sub>C-DC</sub>        | Clock source output DC impedance                                     |              | 40    |         | 60               | Ω    |

**Table 11 Input Clock Requirements** 

**Note:** Refclk jitter compliant to PCIe Gen2 Common Clock architecture is adequate for the GCLKN/P[x] and PE[x]CLKN/P pins of this IDT PCIe switch. This same jitter specification is applicable when interfacing the switch to another IDT switch in a Separate (Non-Common) Clock architecture.

# **AC Timing Characteristics**

| Parameter                                    | Description                                                                  |        | Gen 1            |                  | Gen 2            |                  |                  | Units |
|----------------------------------------------|------------------------------------------------------------------------------|--------|------------------|------------------|------------------|------------------|------------------|-------|
| Farameter                                    | Description                                                                  |        | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Onits |
| PCIe Transmit                                |                                                                              |        |                  |                  |                  |                  |                  |       |
| UI                                           | Unit Interval                                                                | 399.88 | 400              | 400.12           | 199.94           | 200              | 200.06           | ps    |
| T <sub>TX-EYE</sub>                          | Minimum Tx Eye Width                                                         | 0.75   |                  |                  | 0.75             |                  |                  | UI    |
| T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median |        |                  | 0.125            |                  |                  |                  | UI    |

Table 12 PCle AC Timing Characteristics (Part 1 of 2)

<sup>&</sup>lt;sup>1.</sup> The input clock frequency will be either 100 or 125 MHz depending on signal GCLKFSEL.

| Downstan                                    | Decemination                                                                 |                  | Gen 1            |                  | Gen 2            |                  |                  | Units |
|---------------------------------------------|------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|-------|
| Parameter                                   | Description                                                                  | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Units |
| T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | TX Rise/Fall Time: 20% - 80%                                                 | 0.125            |                  |                  | 0.15             |                  |                  | UI    |
| T <sub>TX- IDLE-MIN</sub>                   | Minimum time in idle                                                         | 20               |                  |                  | 20               |                  |                  | UI    |
| T <sub>TX-IDLE-SET-TO-</sub> IDLE           | Maximum time to transition to a valid Idle after sending an Idle ordered set |                  |                  | 8                |                  |                  | 8                | ns    |
| T <sub>TX-IDLE-TO-DIFF</sub> -              | Maximum time to transition from valid idle to diff data                      |                  |                  | 8                |                  |                  | 8                | ns    |
| T <sub>TX-SKEW</sub>                        | Transmitter data skew between any 2 lanes                                    |                  |                  | 1.3              |                  |                  | 1.3              | ns    |
| T <sub>MIN-PULSED</sub>                     | Minimum Instantaneous Lone Pulse Width                                       | NA               |                  | 0.9              |                  |                  | UI               |       |
| T <sub>TX-HF-DJ-DD</sub>                    | Transmitter Deterministic Jitter > 1.5MHz Bandwidth                          |                  | NA               |                  |                  |                  | 0.15             | UI    |
| T <sub>RF-MISMATCH</sub>                    | Rise/Fall Time Differential Mismatch                                         |                  | NA               |                  |                  |                  | 0.1              | UI    |
| PCIe Receive                                |                                                                              | •                |                  |                  |                  | •                |                  |       |
| UI                                          | Unit Interval                                                                | 399.88           | 400              | 400.12           | 199.94           |                  | 200.06           | ps    |
| T <sub>RX-EYE</sub> (with jitter)           | Minimum Receiver Eye Width (jitter tolerance)                                | 0.4              |                  |                  | 0.4              |                  |                  | UI    |
| T <sub>RX-EYE-MEDIUM</sub> TO MAX JITTER    | Max time between jitter median & max deviation                               |                  | 0.3              |                  |                  |                  |                  | UI    |
| T <sub>RX-SKEW</sub>                        | Lane to lane input skew                                                      | 20               |                  |                  |                  | 8                | ns               |       |
| T <sub>RX-HF-RMS</sub>                      | 1.5 — 100 MHz RMS jitter (common clock)                                      | NA               |                  |                  |                  | 3.4              | ps               |       |
| T <sub>RX-HF-DJ-DD</sub>                    | Maximum tolerable DJ by the receiver (common clock)                          | NA               |                  |                  |                  | 88               | ps               |       |
| T <sub>RX-LF-RMS</sub>                      | 10 KHz to 1.5 MHz RMS jitter (common clock)                                  | NA               |                  |                  |                  | 4.2              | ps               |       |
| T <sub>RX-MIN-PULSE</sub>                   | Minimum receiver instantaneous eye width                                     |                  | NA               |                  | 0.6              |                  |                  | UI    |

## Table 12 PCIe AC Timing Characteristics (Part 2 of 2)

| Signal                 | Symbol               | Reference<br>Edge | Min | Max | Unit | Timing<br>Diagram<br>Reference |
|------------------------|----------------------|-------------------|-----|-----|------|--------------------------------|
| GPIO                   |                      |                   |     |     |      |                                |
| GPIO[8:0] <sup>1</sup> | Tpw_13b <sup>2</sup> | None              | 50  | _   | ns   | See Figure 4.                  |

Table 13 GPIO AC Timing Characteristics

<sup>&</sup>lt;sup>1.</sup> Minimum, Typical, and Maximum values meet the requirements under PCI Express Base Specification 2.1.

<sup>&</sup>lt;sup>1.</sup> GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if they are asynchronous.

 $<sup>^{2\</sup>cdot}$  The values for this symbol were determined by calculation, not by testing.



Figure 4 GPIO AC Timing Waveform

| Signal                  | Symbol                 | Reference<br>Edge | Min  | Max  | Unit | Timing<br>Diagram<br>Reference |
|-------------------------|------------------------|-------------------|------|------|------|--------------------------------|
| JTAG                    |                        |                   |      |      |      |                                |
| JTAG_TCK                | Tper_16a               | none              | 50.0 | _    | ns   | See Figure 5.                  |
|                         | Thigh_16a,<br>Tlow_16a |                   | 10.0 | 25.0 | ns   |                                |
| JTAG_TMS <sup>1</sup> , | Tsu_16b                | JTAG_TCK rising   | 2.4  | _    | ns   |                                |
| JTAG_TDI                | Thld_16b               |                   | 1.0  | _    | ns   |                                |
| JTAG_TDO                | Tdo_16c                | JTAG_TCK falling  | _    | 20   | ns   |                                |
|                         | Tdz_16c <sup>2</sup>   |                   | _    | 20   | ns   |                                |
| JTAG_TRST_N             | Tpw_16d <sup>2</sup>   | none              | 25.0 | _    | ns   |                                |

## Table 14 JTAG AC Timing Characteristics

<sup>1.</sup> The JTAG specification, IEEE 1149.1, recommends that JTAG\_TMS should be held at 1 while the signal applied at JTAG\_TRST\_N changes from 0 to 1. Otherwise, a race may occur if JTAG\_TRST\_N is deasserted (going from low to high) on a rising edge of JTAG\_TCK when JTAG\_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state.

<sup>&</sup>lt;sup>2.</sup> The values for this symbol were determined by calculation, not by testing.

Figure 5 JTAG AC Timing Waveform

# **Recommended Operating Temperature**

| Grade      | Temperature            |
|------------|------------------------|
| Commercial | 0°C to +70°C Ambient   |
| Industrial | -40°C to +85°C Ambient |

Table 15 PES24NT24G2 Operating Temperatures

# Recommended Operating Supply Voltages — Commercial Temperature

| Symbol                            | Parameter                              | Minimum | Typical | Maximum | Unit |
|-----------------------------------|----------------------------------------|---------|---------|---------|------|
| V <sub>DD</sub> CORE              | Internal logic supply                  | 0.9     | 1.0     | 1.1     | V    |
| V <sub>DD</sub> I/O               | I/O supply except for SerDes           | 3.125   | 3.3     | 3.465   | V    |
| V <sub>DD</sub> PEA <sup>1</sup>  | PCI Express Analog Power               | 0.95    | 1.0     | 1.1     | V    |
| V <sub>DD</sub> PEHA <sup>2</sup> | PCI Express Analog High Power          | 2.25    | 2.5     | 2.75    | V    |
| V <sub>DD</sub> PETA <sup>1</sup> | PCI Express Transmitter Analog Voltage | 0.95    | 1.0     | 1.1     | V    |
| V <sub>SS</sub>                   | Common ground                          | 0       | 0       | 0       | V    |

Table 16 PES24NT24G2 Operating Voltages — Commercial Temperature

<sup>1.</sup> V<sub>DD</sub>PEA and V<sub>DD</sub>PETA should have no more than 25mV<sub>peak-peak</sub> AC power supply noise superimposed on the 1.0V nominal DC value.

 $<sup>^{2.}\,</sup>V_{DD}PEHA \text{ should have no more than }50mV_{peak\text{-}peak}\text{ AC power supply noise superimposed on the }2.5V\text{ nominal DC value.}$ 

# Recommended Operating Supply Voltages — Industrial Temperature

| Symbol                            | Parameter                              | Minimum | Typical | Maximum | Unit |
|-----------------------------------|----------------------------------------|---------|---------|---------|------|
| V <sub>DD</sub> CORE              | Internal logic supply                  | 0.9     | 1.0     | 1.1     | V    |
| V <sub>DD</sub> I/O               | I/O supply except for SerDes           | 3.125   | 3.3     | 3.465   | V    |
| V <sub>DD</sub> PEA <sup>1</sup>  | PCI Express Analog Power               | 0.95    | 1.0     | 1.05    | V    |
| V <sub>DD</sub> PEHA <sup>2</sup> | PCI Express Analog High Power          | 2.25    | 2.5     | 2.75    | V    |
| V <sub>DD</sub> PETA <sup>1</sup> | PCI Express Transmitter Analog Voltage | 0.95    | 1.0     | 1.1     | V    |
| V <sub>SS</sub>                   | Common ground                          | 0       | 0       | 0       | V    |

Table 17 PES24NT24G2 Operating Voltages — Industrial Temperature

# Power-Up/Power-Down Sequence

During power supply ramp-up, V<sub>DD</sub>CORE must remain at least 1.0V below V<sub>DD</sub>I/O at all times. There are no other power-up sequence requirements for the various operating supply voltages.

The power-down sequence can occur in any order.

# **Power Consumption**

Typical power is measured under the following conditions: 25°C Ambient, 35% total link usage on all ports, typical voltages defined in Table 16 (and also listed below).

Maximum power is measured under the following conditions: 70°C Ambient, 85% total link usage on all ports, maximum voltages defined in Table 16 (and also listed below).

| Number of Active<br>Lanes per Port |       | Core S      | Supply      | PCIe A<br>Sup | Analog      |             | Analog<br>Supply | Trans       | Cle<br>smitter<br>pply | I/O S       | upply        | То           | tal          |
|------------------------------------|-------|-------------|-------------|---------------|-------------|-------------|------------------|-------------|------------------------|-------------|--------------|--------------|--------------|
|                                    |       | Typ<br>1.0V | Max<br>1.1V | Typ<br>1.0V   | Max<br>1.1V | Typ<br>2.5V | Max<br>2.75V     | Typ<br>1.0V | Max<br>1.1V            | Тур<br>3.3V | Max<br>3.465 | Typ<br>Power | Max<br>Power |
| x8/x8/x1/x1/x1/                    | mA    | 2540        | 3400        | 1384          | 1570        | 184         | 205              | 578         | 699                    | 3           | 5            |              |              |
| x1/x1/x1/x1/<br>(Full Swing)       | Watts | 2.54        | 3.74        | 1.38          | 1.73        | 0.46        | 0.56             | 0.58        | 0.77                   | 0.01        | 0.02         | 4.97         | 6.82         |
| x8/x8/x1/x1/x1/                    | mA    | 2540        | 3400        | 1190          | 1350        | 184         | 205              | 301         | 364                    | 3           | 5            |              |              |
| x1/x1/x1/x1/<br>(Half Swing)       | Watts | 2.54        | 3.74        | 1.19          | 1.49        | 0.46        | 0.56             | 0.30        | 0.40                   | 0.01        | .02          | 4.50         | 6.21         |

Table 18 PES24NT24G2 Power Consumption

Note 1: The above power consumption assumes that all ports are functioning at Gen2 (5.0 GT/S) speeds. Power consumption can be reduced by turning off unused ports through software or through boot EEPROM. Power savings will occur in  $V_{DD}$ PEA,  $V_{DD}$ PEHA, and  $V_{DD}$ PETA. Power savings can be estimated as directly proportional to the number of unused ports, since the power consumption of a turned-off port is close to zero. For example, if 3 ports out of 16 are turned off, then the power savings for each of the above three power rails can be calculated quite simply as 3/16 multiplied by the power consumption indicated in the above table.

**Note 2**: Using a port in Gen1 mode (2.5GT/S) results in approximately 18% power savings for each power rail:  $V_{DD}PEA$ ,  $V_{DD}PEA$ , and  $V_{DD}PETA$ .

<sup>1.</sup> V<sub>DD</sub>PEA and V<sub>DD</sub>PETA should have no more than 25mV<sub>peak-peak</sub> AC power supply noise superimposed on the 1.0V nominal DC value.

<sup>&</sup>lt;sup>2.</sup> V<sub>DD</sub>PEHA should have no more than 50mV<sub>peak-peak</sub> AC power supply noise superimposed on the 2.5V nominal DC value.

# **Thermal Considerations**

This section describes thermal considerations for the PES24NT24G2 (19mm<sup>2</sup> FCBGA324 package). The data in Table 19 below contains information that is relevant to the thermal performance of the PES24NT24G2 switch.

| Symbol                 | Parameter                                         | Value | Units | Conditions                            |
|------------------------|---------------------------------------------------|-------|-------|---------------------------------------|
| T <sub>J(max)</sub>    | Junction Temperature                              | 125   | °C    | Maximum                               |
| T <sub>A(max)</sub>    | Ambient Temperature                               | 70    | °C    | Maximum for commercial-rated products |
|                        |                                                   | 85    | °C    | Maximum for industrial-rated products |
|                        |                                                   | 16.8  | °C/W  | Zero air flow                         |
| $\theta$ JA(effective) | Effective Thermal Resistance, Junction-to-Ambient | 10.1  | °C/W  | 1 m/S air flow                        |
|                        |                                                   | 9.2   | °C/W  | 2 m/S air flow                        |
| $\theta_{\sf JB}$      | Thermal Resistance, Junction-to-Board             | 4.1   | °C/W  |                                       |
| $\theta$ JC            | Thermal Resistance, Junction-to-Case              | 0.3   | °C/W  |                                       |
| Р                      | Power Dissipation of the Device                   | 6.82  | Watts | Maximum                               |

Table 19 Thermal Specifications for PES24NT24G2, 19x19 mm FCBGA324 Package

**Note:** It is important for the reliability of this device in any user environment that the junction temperature not exceed the  $T_{J(max)}$  value specified in Table 19. Consequently, the effective junction to ambient thermal resistance ( $\theta_{JA}$ ) for the worst case scenario must be maintained below the value determined by the formula:

$$\theta_{JA} = (T_{J(max)} - T_{A(max)})/P$$

Given that the values of  $T_{J(max)}$ ,  $T_{A(max)}$ , and P are known, the value of desired  $\theta_{JA}$  becomes a known entity to the system designer. How to achieve the desired  $\theta_{JA}$  is left up to the board or system designer, but in general, it can be achieved by adding the effects of  $\theta_{JC}$  (value provided in Table 19), thermal resistance of the chosen adhesive ( $\theta_{CS}$ ), that of the heat sink ( $\theta_{SA}$ ), amount of airflow, and properties of the circuit board (number of layers and size of the board). It is strongly recommended that users perform their own thermal analysis for their own board and system design scenarios.

# **DC Electrical Characteristics**

Values based on systems running at recommended supply voltages, as shown in Table 16.

Note: See Table 10, Pin Characteristics, for a complete I/O listing.

| I/O Type    | Parameter                                   | Description                                                    |                  | Gen1             |                  |                  | Gen2             |                  | Unit | Condi-<br>tions |
|-------------|---------------------------------------------|----------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------|-----------------|
|             |                                             |                                                                | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> |      |                 |
| Serial Link | PCIe Transmit                               |                                                                |                  |                  |                  |                  |                  | •                |      |                 |
|             | V <sub>TX-DIFFp-p</sub>                     | Differential peak-to-peak output voltage                       | 800              |                  | 1200             | 800              |                  | 1200             | mV   |                 |
|             | V <sub>TX-DIFFp-p-LOW</sub>                 | Low-Drive Differential Peak to<br>Peak Output Voltage          | 400              |                  | 1200             | 400              |                  | 1200             | mV   |                 |
|             | V <sub>TX-DE-RATIO-</sub><br>3.5dB          | De-emphasized differential output voltage                      | -3               |                  | -4               | -3.0             | -3.5             | -4.0             | dB   |                 |
|             | V <sub>TX-DE-RATIO-</sub><br>6.0dB          | De-emphasized differential output voltage                      |                  | NA               |                  | -5.5             | -6.0             | -6.5             | dB   |                 |
|             | V <sub>TX-DC-CM</sub>                       | DC Common mode voltage                                         | 0                |                  | 3.6              | 0                |                  | 3.6              | ٧    |                 |
|             | V <sub>TX-CM-ACP</sub>                      | RMS AC peak common mode output voltage                         |                  |                  | 20               |                  |                  |                  | mV   |                 |
|             | V <sub>TX-CM-DC-</sub><br>active-idle-delta | Abs delta of DC common mode voltage between L0 and idle        |                  |                  | 100              |                  |                  | 100              | mV   |                 |
|             | V <sub>TX-CM-DC-line-</sub><br>delta        | Abs delta of DC common mode voltage between D+ and D-          |                  |                  | 25               |                  |                  | 25               | mV   |                 |
|             | V <sub>TX-Idle-DiffP</sub>                  | Electrical idle diff peak output                               |                  |                  | 20               |                  |                  | 20               | mV   |                 |
|             | RL <sub>TX-DIFF</sub>                       | Transmitter Differential Return                                | 10               |                  |                  |                  |                  | 10               | dB   | 0.05 - 1.25GHz  |
|             |                                             | loss                                                           |                  |                  |                  |                  |                  | 8                | dB   | 1.25 - 2.5GHz   |
|             | RL <sub>TX-CM</sub>                         | Transmitter Common Mode<br>Return loss                         | 6                |                  |                  |                  |                  | 6                | dB   |                 |
|             | Z <sub>TX-DIFF-DC</sub>                     | DC Differential TX impedance                                   | 80               | 100              | 120              |                  |                  | 120              | Ω    |                 |
|             | VTX-CM-ACpp                                 | Peak-Peak AC Common                                            |                  | NA               | •                |                  |                  | 100              | mV   |                 |
|             | V <sub>TX-DC-CM</sub>                       | Transmit Driver DC Common<br>Mode Voltage                      | 0                |                  | 3.6              | 0                |                  | 3.6              | V    |                 |
|             | V <sub>TX-RCV-DETECT</sub>                  | The amount of voltage change allowed during Receiver Detection |                  |                  | 600              |                  |                  | 600              | mV   |                 |
|             | I <sub>TX-SHORT</sub>                       | Transmitter Short Circuit Current<br>Limit                     | 0                |                  | 90               |                  |                  |                  | 90   | mA              |

Table 20 DC Electrical Characteristics (Part 1 of 3)

| I/O Type                         | Parameter                            | Description                                                          |                  | Gen1             |                              |                  | Gen2             |                           | Unit | Condi-<br>tions                                        |
|----------------------------------|--------------------------------------|----------------------------------------------------------------------|------------------|------------------|------------------------------|------------------|------------------|---------------------------|------|--------------------------------------------------------|
|                                  |                                      |                                                                      | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup>             | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup>          |      |                                                        |
| Serial Link                      | PCIe Receive                         |                                                                      |                  |                  |                              |                  |                  |                           |      |                                                        |
| (cont.)                          | V <sub>RX-DIFFp-p</sub>              | Differential input voltage (peak-<br>to-peak)                        | 175              |                  | 1200                         | 120              |                  | 1200                      | mV   |                                                        |
|                                  | RL <sub>RX-DIFF</sub>                | Receiver Differential Return<br>Loss                                 | 10               |                  |                              |                  |                  | 10                        | dB   | 0.05 - 1.25GHz<br>1.25 - 2.5GHz                        |
|                                  | RL <sub>RX-CM</sub>                  | Receiver Common Mode Return<br>Loss                                  | 6                |                  |                              |                  |                  | 6                         | dB   |                                                        |
|                                  | Z <sub>RX-DIFF-DC</sub>              | Differential input impedance (DC)                                    | 80               | 100              | 120                          | Refer            | to return lo     | ss spec                   | Ω    |                                                        |
|                                  | Z <sub>RXDC</sub>                    | DC common mode impedance                                             | 40               | 50               | 60                           | 40               |                  | 60                        | Ω    |                                                        |
|                                  | Z <sub>RX-COMM-DC</sub>              | Powered down input common mode impedance (DC)                        | 200k             | 350k             |                              |                  |                  | 50k                       | Ω    |                                                        |
|                                  | Z <sub>RX-HIGH-IMP-DC-POS</sub>      | DC input CM input impedance<br>for V>0 during reset or power<br>down |                  |                  | 50k                          |                  |                  | 50k                       | Ω    |                                                        |
|                                  | Z <sub>RX-HIGH-IMP-</sub><br>DC-NEG  | DC input CM input impedance for V<0 during reset or power down       |                  |                  | 1.0k                         |                  |                  | 1.0k                      | Ω    |                                                        |
|                                  | V <sub>RX-IDLE-DET-</sub><br>DIFFp-p | Electrical idle detect threshold                                     | 65               |                  | 175                          | 65               |                  | 175                       | mV   |                                                        |
|                                  | V <sub>RX-CM-ACp</sub>               | Receiver AC common-mode peak voltage                                 |                  |                  | 150                          |                  |                  | 150                       | mV   | V <sub>RX-CM-ACp</sub>                                 |
| PCIe REFCLI                      | K                                    |                                                                      |                  | •                |                              |                  | •                |                           |      |                                                        |
|                                  | C <sub>IN</sub>                      | Input Capacitance                                                    | 1.5              | _                |                              | 1.5              | _                |                           | pF   |                                                        |
| Other I/Os                       | •                                    |                                                                      |                  | •                |                              |                  | •                |                           |      |                                                        |
| LOW Drive                        | l <sub>OL</sub>                      |                                                                      | _                | 2.5              | _                            | _                | 2.5              | _                         | mA   | V <sub>OL</sub> = 0.4v                                 |
| Output                           | I <sub>OH</sub>                      |                                                                      | _                | -5.5             | _                            | _                | -5.5             | _                         | mA   | V <sub>OH</sub> = 1.5V                                 |
| High Drive                       | l <sub>OL</sub>                      |                                                                      | _                | 12.0             | _                            | _                | 12.0             | _                         | mA   | V <sub>OL</sub> = 0.4v                                 |
| Output                           | I <sub>OH</sub>                      |                                                                      | _                | -20.0            | _                            | _                | -20.0            | _                         | mA   | V <sub>OH</sub> = 1.5V                                 |
| Schmitt                          | V <sub>IL</sub>                      |                                                                      | -0.3             | _                | 0.8                          | -0.3             | _                | 0.8                       | V    | _                                                      |
| Trigger<br>Input (STI)           | V <sub>IH</sub>                      |                                                                      | 2.0              | _                | V <sub>DD</sub> I/O<br>+ 0.5 | 2.0              | _                | V <sub>DD</sub> I/O + 0.5 | V    | _                                                      |
| Input                            | V <sub>IL</sub>                      |                                                                      | -0.3             | _                | 0.8                          | -0.3             | _                | 0.8                       | V    | _                                                      |
|                                  | V <sub>IH</sub>                      |                                                                      | 2.0              | _                | V <sub>DD</sub> I/O<br>+ 0.5 | 2.0              | _                | V <sub>DD</sub> I/O + 0.5 | V    | _                                                      |
| 3.3V Output<br>Low Voltage       | V <sub>OL</sub>                      |                                                                      | _                | _                | 0.4                          |                  | _                | 0.4                       | V    | I <sub>OL</sub> = 8mA for<br>JTAG_TDO<br>and GPIO pins |
| 3.3V Output<br>High Volt-<br>age | V <sub>OH</sub>                      |                                                                      | 2.4              | _                | _                            | 2.4              | _                | _                         | V    | I <sub>OH</sub> = 8mA for<br>JTAG_TDO<br>and GPIO pins |

Table 20 DC Electrical Characteristics (Part 2 of 3)

| I/O Type    | Parameter                                  | Description | Gen1 Gen2        |                  |                  | Unit             | Condi-<br>tions  |                  |    |                           |
|-------------|--------------------------------------------|-------------|------------------|------------------|------------------|------------------|------------------|------------------|----|---------------------------|
|             |                                            |             | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> |    |                           |
| Capacitance | C <sub>IN</sub>                            |             | _                | _                | 8.5              | _                | _                | 8.5              | pF | 1                         |
| Leakage     | Inputs                                     |             | _                | _                | <u>+</u> 10      | _                | _                | <u>+</u> 10      | μΑ | V <sub>DD</sub> I/O (max) |
|             | I/O <sub>LEAK W/O</sub><br>Pull-ups/downs  |             | _                | _                | <u>+</u> 10      | _                | _                | <u>+</u> 10      | μΑ | V <sub>DD</sub> I/O (max) |
|             | I/O <sub>LEAK WITH</sub><br>Pull-ups/downs |             | _                | _                | <u>+</u> 80      | _                | _                | <u>+</u> 80      | μΑ | V <sub>DD</sub> I/O (max) |

Table 20 DC Electrical Characteristics (Part 3 of 3)

## **Absolute Maximum Voltage Rating**

| Core Supply | PCIe Analog<br>Supply | PCIe Analog<br>High Supply | PCIe<br>Transmitter<br>Supply | I/O Supply |
|-------------|-----------------------|----------------------------|-------------------------------|------------|
| 1.5V        | 1.5V                  | 4.6V                       | 1.5V                          | 4.6V       |

Table 21 PES24NT24G2 Absolute Maximum Voltage Rating

**Warning:** For proper and reliable operation in adherence with this data sheet, the device should not exceed the recommended operating voltages in Table 16. The absolute maximum operating voltages in Table 21 are offered to provide guidelines for voltage excursions outside the recommended voltage ranges. Device functionality is not guaranteed at these conditions and sustained operation at these values or any exposure to voltages outside the maximum range may adversely affect device functionality and reliability.

## **SMBus Characterization**

| Symbol                | Parameter          | SMBus    | SMBus 2.0 Char. Data <sup>1</sup> |      |      |  |  |  |
|-----------------------|--------------------|----------|-----------------------------------|------|------|--|--|--|
| Symbol                | Parameter          | 3 V      | 3.3V                              | 3.6V | Unit |  |  |  |
| DC Parameter          | for SDA Pin        | <u> </u> | •                                 |      |      |  |  |  |
| V <sub>IL</sub>       | Input Low          | 1.16     | 1.26                              | 1.35 | V    |  |  |  |
| V <sub>IH</sub>       | Input High         | 1.56     | 1.67                              | 1.78 | V    |  |  |  |
| V <sub>OL@350uA</sub> | Output Low         | 15       | 15                                | 15   | mV   |  |  |  |
| I <sub>OL@0.4V</sub>  |                    | 23       | 24                                | 25   | mA   |  |  |  |
| I <sub>Pullup</sub>   | Current Source     | _        | _                                 | _    | μА   |  |  |  |
| I <sub>IL_Leak</sub>  | Input Low Leakage  | 0        | 0                                 | 0    | μА   |  |  |  |
| I <sub>IH_Leak</sub>  | Input High Leakage | 0        | 0                                 | 0    | μΑ   |  |  |  |

Table 22 SMBus DC Characterization Data (Part 1 of 2)

<sup>&</sup>lt;sup>1.</sup> Minimum, Typical, and Maximum values meet the requirements under PCI Express Base Specification 2.1.