Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # 48-Lane 12-Port PCle® Gen2 System Interconnect Switch ## 89HPES48H12G2 Data Sheet ## **Device Overview** The 89HPES48H12G2 is a member of the IDT PRECISE™ family of PCI Express® switching solutions. The PES48H12G2 is a 48-lane, 12-port system interconnect switch optimized for PCI Express Gen2 packet switching in high-performance applications, supporting multiple simultaneous peer-to-peer traffic flows. Target applications include servers, storage, communications, embedded systems, and multi-host or intelligent I/O based systems with inter-domain communication. ## **Features** ## ◆ High Performance Non-Blocking Switch Architecture - 48-lane 12-port PCIe switch - Six x8 ports switch ports each of which can bifurcate to two x4 ports (total of twelve x4 ports) - Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s Gen1 operation - Delivers up to 48 GBps (384 Gbps) of switching capacity - Supports 128 Bytes to 2 KB maximum payload size - Low latency cut-through architecture - Supports one virtual channel and eight traffic classes ## Standards and Compatibility - PCI Express Base Specification 2.0 compliant - Implements the following optional PCI Express features - · Advanced Error Reporting (AER) on all ports - End-to-End CRC (ECRC) - Access Control Services (ACS) - · Power Budgeting Enhanced Capability - Device Serial Number Enhanced Capability - · Sub-System ID and Sub-System Vendor ID Capability - Internal Error Reporting ECN - Multicast ECN - VGA and ISA enable - L0s and L1 ASPM - ARI ECN #### Port Configurability - x4 and x8 ports - Ability to merge adjacent x4 ports to create a x8 port - Automatic per port link width negotiation $(x8 \rightarrow x4 \rightarrow x2 \rightarrow x1)$ - Crosslink support - Automatic lane reversal - Autonomous and software managed link width and speed control - Per lane SerDes configuration - De-emphasis - Receive equalization - Drive strength #### Switch Partitioning - IDT proprietary feature that creates logically independent switches in the device - Supports up to 12 fully independent switch partitions - Configurable downstream port device numbering - Supports dynamic reconfiguration of switch partitions - Dynamic port reconfiguration downstream, upstream - · Dynamic migration of ports between partitions - Movable upstream port within and between switch partitions ## Initialization / Configuration - Supports Root (BIOS, OS, or driver), Serial EEPROM, or SMBus switch initialization - Common switch configurations are supported with pin strapping (no external components) - Supports in-system Serial EEPROM initialization/programming #### Quality of Service (QoS) - Port arbitration - · Round robin - Reguest metering - IDT proprietary feature that balances bandwidth among switch ports for maximum system throughput - High performance switch core architecture - Combined Input Output Queued (CIOQ) switch architecture with large buffers #### Multicast - Compliant to the PCI-SIG multicast ECN - Supports arbitrary multicasting of Posted transactions - Supports 64 multicast groups - Multicast overlay mechanism support - ECRC regeneration support #### Clocking - Supports 100 MHz and 125 MHz reference clock frequencies - Flexible clocking modes - Common clock - Non-common clock - Local port clock with SSC and port reference clock input ## Hot-Plug and Hot Swap - Hot-plug controller on all ports - Hot-plug supported on all downstream switch ports - All ports support hot-plug using low-cost external I<sup>2</sup>C I/O expanders - Configurable presence detect supports card and cable applications - GPE output pin for hot-plug event notification - Enables SCI/SMI generation for legacy operating system support - Hot swap capable I/O #### Power Management - Supports D0, D3hot and D3 power management states - Active State Power Management (ASPM) - Supports L0, L0s, L1, L2/L3 Ready and L3 link states - Configurable L0s and L1 entry timers allow performance/ power-savings tuning - Supports PCI Express Power Budgeting Capability - SerDes power savings - Supports low swing / half-swing SerDes operation - · SerDes optionally turned-off in D3hot - · SerDes associated with unused ports are turned-off - SerDes associated with unused lanes are placed in a low power state #### 9 General Purpose I/O #### Reliability, Availability and Serviceability (RAS) - ECRC support - AER on all ports - SECDED ECC protection on all internal RAMs - End-to-end data path parity protection - Checksum Serial EEPROM content protected - Autonomous link reliability (preserves system operation in the presence of faulty links) - Ability to generate an interrupt (INTx or MSI) on link up/down transitions ## Test and Debug - On-chip link activity and status outputs available for Port 0 (upstream port) - Per port link activity and status outputs available using external I<sup>2</sup>C I/O expander for all other ports - SerDes test modes - Supports IEEE 1149.6 AC JTAG and IEEE 1149.1 JTAG ### Power Supplies - Requires only two power supply voltages (1.0 V and 2.5 V) Note that a 3.3V is preferred for V<sub>DD</sub>I/O - No power sequencing requirements ## Packaged in a 27mm x 27mm 676-ball Flip Chip BGA with 1mm ball spacing ## **Product Description** Utilizing standard PCI Express Gen2 interconnect, the PES48H12G2 provides the most efficient system interconnect switching solution for applications requiring high throughput, low latency, and simple board layout with a minimum number of board layers. It provides 48 GBps (384 Gbps) of aggregated, full-duplex switching capacity through 48 integrated serial lanes, using proven and robust IDT technology. Each lane is capable of 5 GT/s of bandwidth in both directions and is fully compliant with PCI Express Base specification 2.0. The PES48H12G2 is based on a flexible and efficient layered architecture. The PCI Express layer consists of SerDes, Physical, Data Link and Transaction layers in compliance with PCI Express Base specification Revision 2.0. The PES48H12G2 can operate either as a store and forward or cut-through switch. It supports eight Traffic Classes (TCs) and one Virtual Channel (VC) with sophisticated resource management to enable efficient switching and I/O connectivity for servers, storage, and embedded processors with limited connectivity. The PES48H12G2 is a *partitionable* PCIe switch. This means that in addition to operating as a standard PCI express switch, the PES48H12G2 ports may be partitioned into groups that logically operate as completely independent PCIe switches. Figure 2 illustrates a three partition PES48H12G2 configuration. ## **Block Diagram** 48 PCI Express Lanes Up to 6 x8 ports or 12 x4 Ports Figure 1 Internal Block Diagram Figure 2 Example of Usage of Switch Partitioning #### **SMBus Interface** The PES48H12G2 contains an SMBus master interface. This master interface allows the default configuration register values of the PES48H12G2 to be overridden following a reset with values programmed in an external serial EEPROM. The master interface is also used by an external Hot-Plug I/O expander. Two pins make up the SMBus master interface: an SMBus clock pin and an SMBus data pin. Four pins make up the SMBus slave interface: an SMBus clock pin and an SMBus data pin plus two address pins, SSMBADDR[2,1]. As shown in Figure 3, the master and slave SMBuses may only be used in a split configuration. Figure 3 Split SMBus Interface Configuration The switch's SMBus master interface does not support SMBus arbitration. As a result, the switch's SMBus master must be the only master in the SMBus lines that connect to the serial EEPROM and I/O expander slaves. In the split configuration, the master and slave SMBuses operate as two independent buses; thus, multi-master arbitration is not required. #### **Hot-Plug Interface** The PES48H12G2 supports PCI Express Hot-Plug on each downstream port. To reduce the number of pins required on the device, the PES48H12G2 utilizes an external I/O expander, such as that used on PC motherboards, connected to the SMBus master interface. Following reset and configuration, whenever the state of a Hot-Plug output needs to be modified, the PES48H12G2 generates an SMBus transaction to the I/O expander with the new value of all of the outputs. Whenever a Hot-Plug input changes, the I/O expander generates an interrupt which is received on the IOEXPINTN input pin (alternate function of GPIO) of the PES48H12G2. In response to an I/O expander interrupt, the PES48H12G2 generates an SMBus transaction to read the state of all of the Hot-Plug inputs from the I/O expander. #### General Purpose Input/Output The PES48H12G2 provides 9 General Purpose Input/Output (GPIO) pins that may be used by the system designer as bit I/O ports. Each GPIO pin may be configured independently as an input or output through software control. Some GPIO pins are shared with other on-chip functions. These alternate functions may be enabled via software, SMBus slave interface, or serial configuration EEPROM. ## Pin Description The following tables list the functions of the pins provided on the PES48H12G2. Some of the functions listed may be multiplexed onto the same pin. The active polarity of a signal is defined using a suffix. Signals ending with an "N" are defined as being active, or asserted, when at a logic zero (low) level. All other signals (including clocks, buses, and select lines) will be interpreted as being active, or asserted, when at a logic one (high) level. | Signal | Туре | Name/Description | |----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE00RP[3:0]<br>PE00RN[3:0] | I | PCI Express Port 0 Serial Data Receive. Differential PCI Express receive pairs for port 0. | | PE00TP[3:0]<br>PE00TN[3:0] | 0 | PCI Express Port 0 Serial Data Transmit. Differential PCI Express transmit pairs for port 0. | | PE01RP[3:0]<br>PE01RN[3:0] | I | PCI Express Port 1 Serial Data Receive. Differential PCI Express receive pairs for port 1. When port 0 is merged with port 1, these signals become port 0 receive pairs for lanes 4 through 7. | | PE01TP[3:0]<br>PE01TN[3:0] | 0 | PCI Express Port 1 Serial Data Transmit. Differential PCI Express transmit pairs for port 1. When port 0 is merged with port 1, these signals become port 0 transmit pairs for lanes 4 through 7. | | PE02RP[3:0]<br>PE02RN[3:0] | I | PCI Express Port 2 Serial Data Receive. Differential PCI Express receive pairs for port 2. | | PE02TP[3:0]<br>PE02TN[3:0] | 0 | PCI Express Port 2 Serial Data Transmit. Differential PCI Express transmit pairs for port 2. | | PE03RP[3:0]<br>PE03RN[3:0] | I | PCI Express Port 3 Serial Data Receive. Differential PCI Express receive pairs for port 3. When port 2 is merged with port 3, these signals become port 2 receive pairs for lanes 4 through 7. | | PE03TP[3:0]<br>PE03TN[3:0] | 0 | PCI Express Port 3 Serial Data Transmit. Differential PCI Express transmit pairs for port 3. When port 2 is merged with port 3, these signals become port 2 transmit pairs for lanes 4 through 7. | | PE04RP[3:0]<br>PE04RN[3:0] | I | PCI Express Port 4 Serial Data Receive. Differential PCI Express receive pairs for port 4. | | PE04TP[3:0]<br>PE04TN[3:0] | 0 | PCI Express Port 4 Serial Data Transmit. Differential PCI Express transmit pairs for port 4. | | PE05RP[3:0]<br>PE05RN[3:0] | I | PCI Express Port 5 Serial Data Receive. Differential PCI Express receive pairs for port 5. When port 4 is merged with port 5, these signals become port 4 receive pairs for lanes 4 through 7. | | PE05TP[3:0]<br>PE05TN[3:0] | 0 | PCI Express Port 5 Serial Data Transmit. Differential PCI Express transmit pairs for port 5. When port 4 is merged with port 5, these signals become port 4 transmit pairs for lanes 4 through 7. | | PE06RP[3:0]<br>PE06RN[3:0] | I | PCI Express Port 6 Serial Data Receive. Differential PCI Express receive pairs for port 6. | | PE06TP[3:0]<br>PE06TN[3:0] | 0 | PCI Express Port 6 Serial Data Transmit. Differential PCI Express transmit pairs for port 6. | | PE07RP[3:0]<br>PE07RN[3:0] | I | PCI Express Port 7 Serial Data Receive. Differential PCI Express receive pairs for port 7. When port 6 is merged with port 7, these signals become port 6 receive pairs for lanes 4 through 7. | | PE07TP[3:0]<br>PE07TN[3:0] | 0 | PCI Express Port 7 Serial Data Transmit. Differential PCI Express transmit pairs for port 7. When port 6 is merged with port 7, these signals become port 6 transmit pairs for lanes 4 through 7. | | PE08RP[3:0]<br>PE08RN[3:0] | I | PCI Express Port 8 Serial Data Receive. Differential PCI Express receive pairs for port 8. | | PE08TP[3:0]<br>PE08TN[3:0] | 0 | PCI Express Port 8 Serial Data Transmit. Differential PCI Express transmit pairs for port 8. | Table 1 PCI Express Interface Pins (Part 1 of 2) | Signal | Туре | Name/Description | |----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE09RP[3:0]<br>PE09RN[3:0] | I | PCI Express Port 9 Serial Data Receive. Differential PCI Express receive pairs for port 9. When port 8 is merged with port 9, these signals become port 8 receive pairs for lanes 4 through 7. | | PE09TP[3:0]<br>PE09TN[3:0] | 0 | PCI Express Port 9 Serial Data Transmit. Differential PCI Express transmit pairs for port 9. When port 8 is merged with port 9, these signals become port 8 transmit pairs for lanes 4 through 7. | | PE12RP[3:0]<br>PE12RN[3:0] | I | PCI Express Port 12 Serial Data Receive. Differential PCI Express receive pairs for port 12. | | PE12TP[3:0]<br>PE12TN[3:0] | 0 | PCI Express Port 12 Serial Data Transmit. Differential PCI Express transmit pairs for port 12. | | PE13RP[3:0]<br>PE13RN[3:0] | I | PCI Express Port 13 Serial Data Receive. Differential PCI Express receive pairs for port 13. When port 12 is merged with port 13, these signals become port 12 receive pairs for lanes 4 through 7. | | PE13TP[3:0]<br>PE13TN[3:0] | 0 | PCI Express Port 13 Serial Data Transmit. Differential PCI Express transmit pairs for port 13. When port 12 is merged with port 13, these signals become port 12 transmit pairs for lanes 4 through 7. | Table 1 PCI Express Interface Pins (Part 2 of 2) | Signal | Туре | Name/Description | |--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GCLKN[1:0]<br>GCLKP[1:0] | I | Global Reference Clock. Differential reference clock input pair. This clock is used as the reference clock by on-chip PLLs to generate the clocks required for the system logic. The frequency of the differential reference clock is determined by the GCLKFSEL signal. | | P[2,0]CLKN<br>P[2,0]CLKP | I | <b>Port Reference Clock</b> . Differential reference clock pair associated with ports 0 and 2.1 | **Table 2 Reference Clock Pins** $<sup>^{\</sup>rm 1.}$ Unused port clock pins should be connected to Vss on the board. | Signal | Туре | Name/Description | |---------------|------|----------------------------------------------------------------------------------------------------------| | MSMBCLK | I/O | Master SMBus Clock. This bidirectional signal is used to synchronize transfers on the master SMBus. | | MSMBDAT | I/O | Master SMBus Data. This bidirectional signal is used for data on the master SMBus. | | SSMBADDR[2,1] | I | Slave SMBus Address. These pins determine the SMBus address to which the slave SMBus interface responds. | | SSMBCLK | I/O | <b>Slave SMBus Clock.</b> This bidirectional signal is used to synchronize transfers on the slave SMBus. | | SSMBDAT | I/O | Slave SMBus Data. This bidirectional signal is used for data on the slave SMBus. | Table 3 SMBus Interface Pins | Signal | Туре | Name/Description | |---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[0] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PARTOPERSTN Alternate function pin type: Input/Output Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. | | GPIO[1] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PART1PERSTN Alternate function pin type: Input/Output Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. | | GPIO[2] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PART2PERSTN Alternate function pin type: Input/Output Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. | | GPIO[3] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PART3PERSTN Alternate function pin type: Input/Output Alternate function: Assertion of this signal initiated a partition fundamental reset in the corresponding partition. | | GPIO[4] | I | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function — Reserved 2nd Alternate function pin name: P0LINKUPN 2nd Alternate function pin type: Output 2nd Alternate function: Port 0 Link Up Status output. | | GPIO[5] | 0 | General Purpose I/O. This pin can be configured as a general purpose I/O pin. 1st Alternate function pin name: GPEN 1st Alternate function pin type: Output 1st Alternate function: Hot-plug general purpose even output. 2nd Alternate function pin name: POACTIVEN 2nd Alternate function pin type: Output 2nd Alternate function: Port 0 Link Active Status Output. | | GPIO[6] | I | General Purpose I/O. This pin can be configured as a general purpose I/O pin. | | GPIO[7] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. | | GPIO[8] | I | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: IOEXPINTN Alternate function pin type: Input Alternate function: IO expander interrupt. | Table 4 General Purpose I/O Pins | Signal | Туре | Name/Description | |--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKMODE[2:0] | | Clock Mode. These signals determine the port clocking mode used by ports of the device. | | GCLKFSEL | I | Global Clock Frequency Select. These signals select the frequency of the GCLKP and GCLKN signals. 0x0 100 MHz 0x1 125 MHz | | P01MERGEN | I | Port 0 and 1 Merge. P01MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 0 is merged with port 1 to form a single x8 port. The Serdes lanes associated with port 1 become lanes 4 through 7 of port 0. When this pin is high, port 0 and port 1 are not merged, and each operates as a single x4 port. | | P23MERGEN | I | Port 2 and 3 Merge. P23MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 2 is merged with port 3 to form a single x8 port. The Serdes lanes associated with port 3 become lanes 4 through 7 of port 2. When this pin is high, port 2 and port 3 are not merged, and each operates as a single x4 port. | | P45MERGEN | I | Port 4 and 5 Merge. P45MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 4 is merged with port 5 to form a single x8 port. The Serdes lanes associated with port 5 become lanes 4 through 7 of port 4. When this pin is high, port 4 and port 5 are not merged, and each operates as a single x4 port. | | P67MERGEN | I | Port 6 and 7 Merge. P67MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 6 is merged with port 7 to form a single x8 port. The Serdes lanes associated with port 7 become lanes 4 through 7 of port 6. When this pin is high, port 6 and port 7 are not merged, and each operates as a single x4 port. | | P89MERGEN | I | Port 8 and 9 Merge. P89MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 8 is merged with port 9 to form a single x8 port. The Serdes lanes associated with port 9 become lanes 4 through 7 of port 8. When this pin is high, port 8 and port 9 are not merged, and each operates as a single x4 port. | | P1213MERGEN | I | Port 12 and 13 Merge. P1213MERGEN is an active low signal. It is pulled low internally. When this pin is low, port 12 is merged with port 13 to form a single x8 port. The Serdes lanes associated with port 13 become lanes 4 through 7 of port 12. When this pin is high, port 12 and port 13 are not merged, and each operates as a single x4 port. | Table 5 System Pins (Part 1 of 2) | Signal | Туре | Name/Description | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PERSTN | I | Global Reset. Assertion of this signal resets all logic inside PES48H12G2. | | RSTHALT | I | Reset Halt. When this signal is asserted during a PCI Express fundamental reset, PES48H12G2 executes the reset procedure and remains in a reset state with the Master and Slave SMBuses active. This allows software to read and write registers internal to the device before normal device operation begins. The device exits the reset state when the RSTHALT bit is cleared in the SWCTL register by an SMBus master. | | SWMODE[3:0] | I | Switch Mode. These configuration pins determine the PES48H12G2 switch operating mode. Note: These pins should be static and not change following the negation of PERSTN. 0x0 - Single partition 0x1 - Single partition with Serial EEPROM initialization 0x2 through 0x7 - Reserved 0x8 - Single partition with port 0 selected as the upstream port (port 2 disabled) 0x9 - Single partition with port 2 selected as the upstream port (port 0 disabled) 0xA - Single partition with Serial EEPROM initialization and port 0 selected as the upstream port (port 2 disabled) 0xB - Single partition with Serial EEPROM initialization and port 2 selected as the upstream port (port 0 disabled) 0xB - Single partition with Serial EEPROM initialization and port 2 selected as the upstream port (port 0 disabled) 0xC - Multi-partition 0xD - Multi-partition with Serial EEPROM initialization 0xE - Reserved 0xF - Reserved | Table 5 System Pins (Part 2 of 2) | Signal | Туре | Name/Description | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG_TCK | I | JTAG Clock. This is an input test clock used to clock the shifting of data into or out of the boundary scan logic or JTAG Controller. JTAG_TCK is independent of the system clock with a nominal 50% duty cycle. | | JTAG_TDI | I | JTAG Data Input. This is the serial data input to the boundary scan logic or JTAG Controller. | | JTAG_TDO | 0 | JTAG Data Output. This is the serial data shifted out from the boundary scan logic or JTAG Controller. When no data is being shifted out, this signal is tri-stated. | | JTAG_TMS | I | JTAG Mode. The value on this signal controls the test mode select of the boundary scan logic or JTAG Controller. | | JTAG_TRST_N | I | JTAG Reset. This active low signal asynchronously resets the boundary scan logic and JTAG TAP Controller. An external pull-up on the board is recommended to meet the JTAG specification in cases where the tester can access this signal. However, for systems running in functional mode, one of the following should occur: 1) actively drive this signal low with control logic 2) statically drive this signal low with an external pull-down on the board | Table 6 Test Pins | Signal | Туре | Name/Description | |----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFRES[13,12,9:0] | I/O | <b>External Reference Resistors.</b> Provides a reference for the SerDes bias currents and PLL calibration circuitry. A 3 kOhm +/- 1% resistor should be connected from these pins to ground. | | REFRESPLL | I/O | PLL External Reference Resistor. Provides a reference for the PLL bias currents and PLL calibration circuitry. A 3K Ohm +/- 1% resistor should be connected from this pin to ground. | | V <sub>DD</sub> CORE | I | Core V <sub>DD</sub> . Power supply for core logic (1.0V). | | V <sub>DD</sub> I/O | 1 | I/O V <sub>DD.</sub> LVTTL I/O buffer power supply (2.5V or preferred 3.3V). | | V <sub>DD</sub> PEA | I | PCI Express Analog Power. Serdes analog power supply (1.0V). | | V <sub>DD</sub> PEHA | I | PCI Express Analog High Power. Serdes analog power supply (2.5V). | | V <sub>DD</sub> PETA | I | PCI Express Transmitter Analog Voltage. Serdes transmitter analog power supply (1.0V). | | V <sub>SS</sub> | I | Ground. | Table 7 Power, Ground, and SerDes Resistor Pins ## Pin Characteristics **Note:** Some input pads of the switch do not contain internal pull-ups or pull-downs. Unused SMBus and System inputs should be tied off to appropriate levels. This is especially critical for unused control signal inputs which, if left floating, could adversely affect operation. Also, any of these pins left floating can cause a slight increase in power consumption. Finally, unused Serdes (Rx and Tx) pins should be left floating. | Function | Pin Name | Туре | Buffer | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes | |-----------------------|-------------|------|---------------------------|-------------|-----------------------------------|-------| | PCI Express Interface | PE00RN[3:0] | I | PCle | Serial Link | | | | | PE00RP[3:0] | I | Differential <sup>2</sup> | | | | | | PE00TN[3:0] | 0 | | | | | | | PE00TP[3:0] | 0 | | | | | | | PE01RN[3:0] | I | | | | | | | PE01RP[3:0] | I | | | | | | | PE01TN[3:0] | 0 | | | | | | | PE01TP[3:0] | 0 | | | | | | | PE02RN[3:0] | I | | | | | | | PE02RP[3:0] | I | | | | | | | PE02TN[3:0] | 0 | | | | | | | PE02TP[3:0] | 0 | | | | | | | PE03RN[3:0] | I | | | | | | | PE03RP[3:0] | I | | | | | | | PE03TN[3:0] | 0 | | | | | | | PE03TP[3:0] | 0 | | | | | | | PE04RN[3:0] | I | | | | | | | PE04RP[3:0] | I | | | | | | | PE04TN[3:0] | 0 | | | | | | | PE04TP[3:0] | 0 | | | | | | | PE05RN[3:0] | I | | | | | | | PE05RP[3:0] | I | | | | | | | PE05TN[3:0] | 0 | | | | | | | PE05TP[3:0] | 0 | | | | | | | PE06RN[3:0] | I | | | | | | | PE06RP[3:0] | I | | | | | | | PE06TN[3:0] | 0 | ] | | | | | | PE06TP[3:0] | 0 | ] | | | | | | PE07RN[3:0] | I | ] | | | | | | PE07RP[3:0] | I | 1 | | | | | | PE07TN[3:0] | 0 | 1 | | | | | | PE07TP[3:0] | 0 | 1 | | | | | | PE08RN[3:0] | I | 1 | | | | | | PE08RP[3:0] | I | 1 | | | | | | PE08TN[3:0] | 0 | 1 | | | | Table 8 Pin Characteristics (Part 1 of 3) | Function | Pin Name | Туре | Buffer | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes | |-----------------------|---------------------|------|--------------|----------------------|-----------------------------------|------------------| | PCI Express Interface | PE08TP[3:0] | 0 | PCle | Serial Link | | | | (Cont.) | PE09RN[3:0] | ı | Differential | | | | | | PE09RP[3:0] | I | | | | | | | PE09TN[3:0] | 0 | 0 | | | | | | PE09TP[3:0] | 0 | | | | | | | PE12RN[3:0] | I | | | | | | | PE12RP[3:0] | I | | | | | | | PE12TN[3:0] | 0 | | | | | | | PE12TP[3:0] | 0 | | | | | | | PE13RN[3:0] | ı | | | | | | | PE13RP[3:0] | ı | | | | | | | PE13TN[3:0] | 0 | | | | | | | PE13TP[3:0] | 0 | | | | | | | GCLKN[1:0] | I | HCSL | Diff. Clock<br>Input | | Refer to Table 9 | | | GCLKP[1:0] | I | - | | | | | | P00CLKN,<br>P00CLKP | I | | | | | | | P02CLKN,<br>P02CLKP | I | | | | | | SMBus | MSMBCLK | I/O | LVTTL | STI <sup>3</sup> | | pull-up on board | | | MSMBDAT | I/O | | STI | | pull-up on board | | | SSMBADDR[2:1] | I | | Input | pull-up | | | | SSMBCLK | I/O | | STI | | pull-up on board | | | SSMBDAT | I/O | | STI | | pull-up on board | | General Purpose I/O | GPIO[8:0] | I/O | LVTTL | STI,<br>High Drive | pull-up | | | System Pins | CLKMODE[1:0] | ı | LVTTL | Input | pull-up | | | | CLKMODE[2] | I | | | pull-down | | | | GCLKFSEL | I | | | pull-down | | | | P01MERGEN | I | | | pull-down | | | | P23MERGEN | I | | | pull-down | | | | P45MERGEN | I | 1 | | pull-down | | | | P67MERGEN | I | 1 | | pull-down | | | | P89MERGEN | I | ] | | pull-down | | | | P1213MERGEN | I | 1 | | pull-down | | | | PERSTN | I | 1 | STI | | | | | RSTHALT | I | 1 | Input | pull-down | | | | SWMODE[3:0] | I | 1 | | pull-down | | Table 8 Pin Characteristics (Part 2 of 3) | Function | Pin Name | Туре | Buffer | I/O<br>Type | Internal<br>Resistor <sup>1</sup> | Notes | |------------------|-------------|------|--------|-------------|-----------------------------------|-------| | EJTAG / JTAG | JTAG_TCK | ı | LVTTL | STI | pull-up | | | | JTAG_TDI | I | | STI | pull-up | | | | JTAG_TDO | 0 | | | | | | | JTAG_TMS | I | | STI | pull-up | | | | JTAG_TRST_N | I | | STI | pull-up | | | SerDes Reference | REFRES00 | I/O | Analog | | | | | Resistors | REFRES01 | I/O | | | | | | | REFRES02 | I/O | | | | | | | REFRES03 | I/O | | | | | | | REFRES04 | I/O | | | | | | | REFRES05 | I/O | | | | | | | REFRES06 | I/O | | | | | | | REFRES07 | I/O | | | | | | | REFRES08 | I/O | | | | | | | REFRES09 | I/O | | | | | | | REFRES12 | I/O | | | | | | | REFRES13 | I/O | | | | | | | REFRESPLL | I/O | | | | | ## Table 8 Pin Characteristics (Part 3 of 3) $<sup>^{1\</sup>cdot}$ Internal resistor values under typical operating conditions are 92K $\Omega$ for pull-up and 91K $\Omega$ for pull-down. <sup>&</sup>lt;sup>2.</sup> All receiver pins set the DC common mode voltage to ground. All transmitters must be AC coupled to the media. <sup>&</sup>lt;sup>3.</sup> Schmitt Trigger Input (STI). ## Logic Diagram — PES48H12G2 Figure 4 PES48H12G2 Logic Diagram ## **System Clock Parameters** Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 13 and 14. | Parameter | Description | Condition | Min | Typical | Max | Unit | |--------------------------|----------------------------------------------------------------------|--------------|-------|---------|------------------|------| | Refclk <sub>FREQ</sub> | Input reference clock frequency range | | 100 | | 125 <sup>1</sup> | MHz | | T <sub>C-RISE</sub> | Rising edge rate | Differential | 0.6 | | 4 | V/ns | | T <sub>C-FALL</sub> | Falling edge rate | Differential | 0.6 | | 4 | V/ns | | V <sub>IH</sub> | Differential input high voltage | Differential | +150 | | | mV | | V <sub>IL</sub> | Differential input low voltage | Differential | | | -150 | mV | | V <sub>CROSS</sub> | Absolute single-ended crossing point voltage | Single-ended | +250 | | +550 | mV | | V <sub>CROSS-DELTA</sub> | Variation of V <sub>CROSS</sub> over all rising clock edges | Single-ended | | | +140 | mV | | V <sub>RB</sub> | Ring back voltage margin | Differential | -100 | | +100 | mV | | T <sub>STABLE</sub> | Time before V <sub>RB</sub> is allowed | Differential | 500 | | | ps | | T <sub>PERIOD-AVG</sub> | Average clock period accuracy | | -300 | | 2800 | ppm | | T <sub>PERIOD-ABS</sub> | Absolute period, including spread-spectrum and jitter | | 9.847 | | 10.203 | ns | | T <sub>CC-JITTER</sub> | Cycle to cycle jitter | | | | 150 | ps | | V <sub>MAX</sub> | Absolute maximum input voltage | | | | +1.15 | V | | V <sub>MIN</sub> | Absolute minimum input voltage | | -0.3 | | | V | | Duty Cycle | Duty cycle | | 40 | | 60 | % | | Rise/Fall Matching | Single ended rising Refclk edge rate versus falling Refclk edge rate | | | 20 | | % | | Z <sub>C-DC</sub> | Clock source output DC impedance | | 40 | | 60 | Ω | ## Table 9 Input Clock Requirements ## **AC Timing Characteristics** | Parameter | Description | | Gen 1 | | | Units | | | |----------------------------------------------|------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|-------| | Parameter | Description | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Units | | PCIe Transmit | | | | | | | | | | UI | Unit Interval | 399.88 | 400 | 400.12 | 199.94 | 200 | 200.06 | ps | | T <sub>TX-EYE</sub> | Minimum Tx Eye Width | 0.75 | | | 0.75 | | | UI | | T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Maximum time between the jitter median and maximum deviation from the median | | | 0.125 | | | | UI | | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | TX Rise/Fall Time: 20% - 80% | 0.125 | | | 0.15 | | | UI | | T <sub>TX- IDLE-MIN</sub> | Minimum time in idle | 20 | | | 20 | | | UI | Table 10 PCle AC Timing Characteristics (Part 1 of 2) $<sup>^{1\</sup>cdot}$ The input clock frequency will be either 100 or 125 MHz depending on signal GCLKFSEL. | D | D | | Gen 1 | | | Gen 2 | | Units | |------------------------------------------|------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|-------| | Parameter | Description | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Units | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Maximum time to transition to a valid Idle after sending an Idle ordered set | | | 8 | | | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-</sub> | Maximum time to transition from valid idle to diff data | | | 8 | | | 8 | ns | | T <sub>TX-SKEW</sub> | Transmitter data skew between any 2 lanes | | | 1.3 | | | 1.3 | ns | | T <sub>MIN-PULSED</sub> | Minimum Instantaneous Lone Pulse Width | | NA | ' | 0.9 | | | UI | | T <sub>TX-HF-DJ-DD</sub> | Transmitter Deterministic Jitter > 1.5MHz Bandwidth | | NA | | | | 0.15 | UI | | T <sub>RF-MISMATCH</sub> | Rise/Fall Time Differential Mismatch | | NA | | | | 0.1 | UI | | PCIe Receive | | l. | | | U. | Į. | l . | | | UI | Unit Interval | 399.88 | 400 | 400.12 | 199.94 | | 200.06 | ps | | T <sub>RX-EYE</sub> (with jitter) | Minimum Receiver Eye Width (jitter tolerance) | 0.4 | | | 0.4 | | | UI | | T <sub>RX-EYE-MEDIUM</sub> TO MAX JITTER | Max time between jitter median & max deviation | | | 0.3 | | | | UI | | T <sub>RX-SKEW</sub> | Lane to lane input skew | | | 20 | | | 8 | ns | | T <sub>RX-HF-RMS</sub> | 1.5 — 100 MHz RMS jitter (common clock) | | NA | | | | 3.4 | ps | | T <sub>RX-HF-DJ-DD</sub> | Maximum tolerable DJ by the receiver (common clock) | | NA | | | | 88 | ps | | T <sub>RX-LF-RMS</sub> | 10 KHz to 1.5 MHz RMS jitter (common clock) | | NA | | | | 4.2 | ps | | T <sub>RX-MIN-PULSE</sub> | Minimum receiver instantaneous eye width | | NA | | 0.6 | | | UI | Table 10 PCle AC Timing Characteristics (Part 2 of 2) | Signal | Symbol | Reference<br>Edge | Min | Max | Unit | Timing<br>Diagram<br>Reference | |------------------------|------------------|-------------------|-----|-----|------|--------------------------------| | GPIO | | | | | | | | GPIO[8:0] <sup>1</sup> | Tpw <sup>2</sup> | None | 50 | - | ns | | ## **Table 11 GPIO AC Timing Characteristics** <sup>&</sup>lt;sup>1.</sup> Minimum, Typical, and Maximum values meet the requirements under PCI Specification 2.0 $<sup>^{1\</sup>cdot}$ GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if they are asynchronous. <sup>&</sup>lt;sup>2.</sup> The values for this symbol were determined by calculation, not by testing. | Signal | Symbol | Reference<br>Edge | Min | Max | Unit | Timing<br>Diagram<br>Reference | |-------------------------|------------------------|-------------------|------|------|------|--------------------------------| | JTAG | | | | | | | | JTAG_TCK | Tper_16a | none | 50.0 | _ | ns | See Figure 5. | | | Thigh_16a,<br>Tlow_16a | | 10.0 | 25.0 | ns | | | JTAG_TMS <sup>1</sup> , | Tsu_16b | JTAG_TCK rising | 2.4 | _ | ns | | | JTAG_TDI | Thld_16b | | 1.0 | _ | ns | | | JTAG_TDO | Tdo_16c | JTAG_TCK falling | _ | 20 | ns | | | | Tdz_16c <sup>2</sup> | | _ | 20 | ns | | | JTAG_TRST_N | Tpw_16d <sup>2</sup> | none | 25.0 | _ | ns | | #### **Table 12 JTAG AC Timing Characteristics** <sup>&</sup>lt;sup>2.</sup> The values for this symbol were determined by calculation, not by testing. Figure 5 JTAG AC Timing Waveform <sup>1.</sup> The JTAG specification, IEEE 1149.1, recommends that JTAG\_TMS should be held at 1 while the signal applied at JTAG\_TRST\_N changes from 0 to 1. Otherwise, a race may occur if JTAG\_TRST\_N is deasserted (going from low to high) on a rising edge of JTAG\_TCK when JTAG\_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state. ## **Recommended Operating Supply Voltages** | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |-----------------------------------|----------------------------------------|---------|---------|---------|------| | V <sub>DD</sub> CORE | Internal logic supply | 0.9 | 1.0 | 1.1 | V | | V <sub>DD</sub> I/O | I/O supply except for SerDes | 2.25 | 2.5 | 2.75 | V | | | | 3.125 | 3.3 | 3.465 | V | | V <sub>DD</sub> PEA <sup>1</sup> | PCI Express Analog Power | 0.95 | 1.0 | 1.1 | V | | V <sub>DD</sub> PEHA <sup>2</sup> | PCI Express Analog High Power | 2.25 | 2.5 | 2.75 | V | | V <sub>DD</sub> PETA <sup>1</sup> | PCI Express Transmitter Analog Voltage | 0.95 | 1.0 | 1.1 | V | | V <sub>SS</sub> | Common ground | 0 | 0 | 0 | V | ## Table 13 PES48H12G2 Operating Voltages ## Power-Up/Power-Down Sequence During power supply ramp-up, $V_{DD}CORE$ must remain at least 1.0V below $V_{DD}I/O$ at all times. There are no other power-up sequence requirements for the various operating supply voltages. The power-down sequence can occur in any order. ## **Recommended Operating Temperature** | Grade | Temperature | |------------|------------------------| | Commercial | 0°C to +70°C Ambient | | Industrial | -40°C to +85°C Ambient | Table 14 PES48H12G2 Operating Temperatures $<sup>^{1.}\,</sup>V_{DD}PEA \ and \ V_{DD}PETA \ should \ have \ no \ more \ than \ 25mV_{peak-peak} \ AC \ power \ supply \ noise \ superimposed \ on \ the \ 1.0V \ nominal \ DC \ value.$ $<sup>^{2.}\,</sup>V_{DD}PEHA \text{ should have no more than } 50mV_{peak\text{-}peak}\,AC \text{ power supply noise superimposed on the } 2.5V \text{ nominal DC value.}$ ## **Power Consumption** Typical power is measured under the following conditions: 25°C Ambient, 35% total link usage on all ports, typical voltages defined in Table 13 (and also listed below). Maximum power is measured under the following conditions: 70°C Ambient, 85% total link usage on all ports, maximum voltages defined in Table 13 (and also listed below). | Number of Active<br>Lanes per Port – | | Core S | Supply | PCIe Analog<br>Supply | | PCIe Analog<br>High Supply | | PCIe<br>Transmitter<br>Supply | | I/O Supply | | Total | | |--------------------------------------|-------|-------------|-------------|-----------------------|-------------|----------------------------|--------------|-------------------------------|-------------|-------------|--------------|--------------|--------------| | | | Typ<br>1.0V | Max<br>1.1V | Typ<br>1.0V | Max<br>1.1V | Typ<br>2.5 V | Max<br>2.75V | Typ<br>1.0V | Max<br>1.1V | Typ<br>2.5V | Max<br>2.75V | Typ<br>Power | Max<br>Power | | 8/8/8/8/8 | mA | 3360 | 5529 | 2313 | 2705 | 816 | 825 | 845 | 898 | 24 | 29 | | | | (Full Swing) | Watts | 3.36 | 6.08 | 2.31 | 2.98 | 2.04 | 2.27 | 0.85 | 0.99 | 0.06 | 0.08 | 8.62 | 12.40 | | 8/8/8/8/8 | mA | 3360 | 5529 | 1989 | 2327 | 816 | 825 | 439 | 467 | 24 | 29 | | | | (Half Swing) | Watts | 3.36 | 6.08 | 1.99 | 2.56 | 2.04 | 2.27 | 0.44 | 0.51 | 0.06 | 0.08 | 7.89 | 11.50 | Table 15 PES48H12G2 Power Consumption — 2.5V I/O | Number of Active<br>Lanes per Port | | Core S | Supply | | PCIe Analog Supply PCIe Analog High Supply PCIe Transmitter Supply I/O Supply | | PCIE Analog Transmitter I/O Supply | | I/O Supply Tota | | tal | | | |------------------------------------|-------|-------------|-------------|-------------|-------------------------------------------------------------------------------|--------------|----------------------------------------|-------------|-----------------|-------------|---------------|--------------|--------------| | Lanes per | Port | Typ<br>1.0V | Max<br>1.1V | Typ<br>1.0V | Max<br>1.1V | Typ<br>2.5 V | Max<br>2.75V | Typ<br>1.0V | Max<br>1.1V | Тур<br>3.3V | Max<br>3.465V | Typ<br>Power | Max<br>Power | | 8/8/8/8/8 | mA | 3360 | 5529 | 2313 | 2705 | 816 | 825 | 845 | 898 | 30 | 35 | | | | (Full Swing) | Watts | 3.36 | 6.08 | 2.31 | 2.98 | 2.04 | 2.27 | 0.85 | 0.99 | 0.10 | 0.12 | 8.66 | 12.44 | | 8/8/8/8/8 | mA | 3360 | 5529 | 1989 | 2327 | 816 | 825 | 439 | 467 | 30 | 35 | | | | (Half Swing) | Watts | 3.36 | 6.08 | 1.99 | 2.56 | 2.04 | 2.27 | 0.44 | 0.51 | 0.10 | 0.12 | 7.93 | 11.54 | Table 16 PES48H12G2 Power Consumption — 3.3V I/O Note 1: I/O supply of 3.3V is preferred. **Note 2**: The above power consumption assumes that all ports are functioning at Gen2 (5.0 GT/S) speeds. Power consumption can be reduced by turning off unused ports through software or through boot EEPROM. Power savings will occur in $V_{DD}$ PEA, $V_{DD}$ PEHA, and $V_{DD}$ PETA. Power savings can be estimated as directly proportional to the number of unused ports, since the power consumption of a turned-off port is close to zero. For example, if 2 ports out of 12 are turned off, then the power savings for each of the above three power rails can be calculated quite simply as 2/12 multiplied by the power consumption indicated in the above table. **Note 3**: Using a port in Gen1 mode (2.5GT/S) results in approximately 18% power savings for each power rail: $V_{DD}PEA$ , $V_{DD}PEA$ , and $V_{DD}PETA$ . ## Thermal Considerations This section describes thermal considerations for the PES48H12G2 (27mm<sup>2</sup> FCBGA676 package). The data in Table 17 below contains information that is relevant to the thermal performance of the PES48H12G2 switch. | Symbol | Parameter | Value | Units | Conditions | |--------------------------|---------------------------------------------------|-------|-------|---------------------------------------| | T <sub>J(max)</sub> | Junction Temperature | 125 | °C | Maximum | | T <sub>A(max)</sub> | Ambient Temperature | 70 | °C | Maximum for commercial-rated products | | | | 85 | °C | Maximum for industrial-rated products | | | | 14.6 | °C/W | Zero air flow | | $\theta_{JA(effective)}$ | Effective Thermal Resistance, Junction-to-Ambient | 7.8 | °C/W | 1 m/S air flow | | | | 6.4 | °C/W | 2 m/S air flow | | $\theta_{JB}$ | Thermal Resistance, Junction-to-Board | 2.7 | °C/W | | | $\theta_{JC}$ | Thermal Resistance, Junction-to-Case | 0.15 | °C/W | | | Р | Power Dissipation of the Device | 12.44 | Watts | Maximum | Table 17 Thermal Specifications for PES48H12G2, 27x27 mm FCBGA676 Package **Note:** It is important for the reliability of this device in any user environment that the junction temperature not exceed the $T_{J(max)}$ value specified in Table 17. Consequently, the effective junction to ambient thermal resistance ( $\theta_{JA}$ ) for the worst case scenario must be maintained below the value determined by the formula: $$\theta_{JA} = (T_{J(max)} - T_{A(max)})/P$$ Given that the values of $T_{J(max)}$ , $T_{A(max)}$ , and P are known, the value of desired $\theta_{JA}$ becomes a known entity to the system designer. How to achieve the desired $\theta_{JA}$ is left up to the board or system designer, but in general, it can be achieved by adding the effects of $\theta_{JC}$ (value provided in Table 17), thermal resistance of the chosen adhesive ( $\theta_{CS}$ ), that of the heat sink ( $\theta_{SA}$ ), amount of airflow, and properties of the circuit board (number of layers and size of the board). It is strongly recommended that users perform their own thermal analysis for their own board and system design scenarios. ## **DC Electrical Characteristics** Values based on systems running at recommended supply voltages, as shown in Table 13. **Note:** See Table 8, Pin Characteristics, for a complete I/O listing. | I/O Type | Parameter | Description | | Gen1 | | | Gen2 | | Unit | Condi-<br>tions | |-------------|------------------------------------------|----------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------|-----------------| | | | | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | | | | Serial Link | PCIe Transmit | | | | | | • | • | • | • | | | V <sub>TX-DIFFp-p</sub> | Differential peak-to-peak output voltage | 800 | | 1200 | 800 | | 1200 | mV | | | | V <sub>TX-DIFFp-p-LOW</sub> | Low-Drive Differential Peak to<br>Peak Output Voltage | 400 | | 1200 | 400 | | 1200 | mV | | | | V <sub>TX-DE-RATIO-</sub><br>3.5dB | De-emphasized differential output voltage | -3 | | -4 | -3.0 | -3.5 | -4.0 | dB | | | | V <sub>TX-DE-RATIO-</sub><br>6.0dB | De-emphasized differential output voltage | | NA | | -5.5 | -6.0 | -6.5 | dB | | | | V <sub>TX-DC-CM</sub> | DC Common mode voltage | 0 | | 3.6 | 0 | | 3.6 | ٧ | | | | V <sub>TX-CM-ACP</sub> | RMS AC peak common mode output voltage | | | 20 | | | | mV | | | | V <sub>TX-CM-DC-active-</sub> idle-delta | Abs delta of DC common mode voltage between L0 and idle | | | 100 | | | 100 | mV | | | | V <sub>TX-CM-DC-line-</sub> delta | Abs delta of DC common mode voltage between D+ and D- | | | 25 | | | 25 | mV | | | | V <sub>TX-Idle-DiffP</sub> | Electrical idle diff peak output | | | 20 | | | 20 | mV | | | | RL <sub>TX-DIFF</sub> | Transmitter Differential Return | 10 | | | | | 10 | dB | 0.05 - 1.25GHz | | | | loss | | | | | | 8 | dB | 1.25 - 2.5GHz | | | RL <sub>TX-CM</sub> | Transmitter Common Mode<br>Return loss | 6 | | | | | 6 | dB | | | | Z <sub>TX-DIFF-DC</sub> | DC Differential TX impedance | 80 | 100 | 120 | | | 120 | Ω | | | | VTX-CM-ACpp | Peak-Peak AC Common | | NA | | | | 100 | mV | | | | V <sub>TX-DC-CM</sub> | Transmit Driver DC Common<br>Mode Voltage | 0 | | 3.6 | 0 | | 3.6 | V | | | | V <sub>TX-RCV-DETECT</sub> | The amount of voltage change allowed during Receiver Detection | | | 600 | | | 600 | mV | | | | I <sub>TX-SHORT</sub> | Transmitter Short Circuit Current Limit | 0 | | 90 | | | | 90 | mA | Table 18 DC Electrical Characteristics (Part 1 of 2) | I/O Type | Parameter | Description | | Gen1 | | | Gen2 | | Unit | Condi-<br>tions | |-----------------------------------------|--------------------------------------------|----------------------------------------------------------------|------------------|------------------|---------------------------|------------------|------------------|---------------------------|------|---------------------------| | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | Min <sup>1</sup> | Typ <sup>1</sup> | Max <sup>1</sup> | | | | Serial Link | PCIe Receive | | | <u>'</u> | | | • | • | • | | | (cont.) | V <sub>RX-DIFFp-p</sub> | Differential input voltage (peak-to-peak) | 175 | | 1200 | 120 | | 1200 | mV | | | | RL <sub>RX-DIFF</sub> | Receiver Differential Return Loss | 10 | | | | | 10 | dB | 0.05 - 1.25GHz | | | | | | | | | | 8 | | 1.25 - 2.5GHz | | | RL <sub>RX-CM</sub> | Receiver Common Mode Return<br>Loss | 6 | | | | | 6 | dB | | | | Z <sub>RX-DIFF-DC</sub> | Differential input impedance (DC) | 80 | 100 | 120 | Refer | to return lo | ss spec | Ω | | | | Z <sub>RXDC</sub> | DC common mode impedance | 40 | 50 | 60 | 40 | | 60 | Ω | | | | Z <sub>RX-COMM-DC</sub> | Powered down input common mode impedance (DC) | 200k | 350k | | | | 50k | Ω | | | | Z <sub>RX-HIGH-IMP-DC-</sub><br>POS | DC input CM input impedance for V>0 during reset or power down | | | 50k | | | 50k | Ω | | | | Z <sub>RX-HIGH-IMP-DC-</sub><br>NEG | DC input CM input impedance for V<0 during reset or power down | | | 1.0k | | | 1.0k | Ω | | | | V <sub>RX-IDLE-DET-</sub><br>DIFFp-p | Electrical idle detect threshold | 65 | | 175 | 65 | | 175 | mV | | | | V <sub>RX-CM-ACp</sub> | Receiver AC common-mode peak voltage | | | 150 | | | 150 | mV | V <sub>RX-CM-ACp</sub> | | PCIe REFCL | ( | | | ' | | | • | • | • | - | | | C <sub>IN</sub> | Input Capacitance | 1.5 | _ | | 1.5 | _ | | pF | | | Other I/Os | | | | | | | | | | | | LOW Drive | I <sub>OL</sub> | | _ | 2.5 | _ | _ | 2.5 | _ | mA | V <sub>OL</sub> = 0.4v | | Output | I <sub>OH</sub> | | _ | -5.5 | _ | _ | -5.5 | _ | mA | V <sub>OH</sub> = 1.5V | | High Drive | l <sub>OL</sub> | | 1 | 12.0 | _ | - | 12.0 | _ | mA | $V_{OL} = 0.4v$ | | Output | I <sub>OH</sub> | | 1 | -20.0 | _ | - | -20.0 | _ | mA | V <sub>OH</sub> = 1.5V | | Schmitt Trig- | V <sub>IL</sub> | | -0.3 | _ | 0.8 | -0.3 | _ | 0.8 | V | _ | | ger input<br>(STI) | V <sub>IH</sub> | | 2.0 | _ | V <sub>DD</sub> I/O + 0.5 | 2.0 | _ | V <sub>DD</sub> I/O + 0.5 | V | _ | | Input | V <sub>IL</sub> | | -0.3 | _ | 0.8 | -0.3 | _ | 0.8 | V | _ | | | V <sub>IH</sub> | | 2.0 | _ | V <sub>DD</sub> I/O + 0.5 | 2.0 | _ | V <sub>DD</sub> I/O + 0.5 | V | _ | | Capacitance | C <sub>IN</sub> | | _ | _ | 8.5 | _ | _ | 8.5 | pF | _ | | Leakage | Inputs | | _ | _ | <u>+</u> 10 | _ | _ | <u>+</u> 10 | μΑ | V <sub>DD</sub> I/O (max) | | | I/O <sub>LEAK W/O</sub><br>Pull-ups/downs | | _ | _ | <u>+</u> 10 | _ | _ | <u>+</u> 10 | μΑ | V <sub>DD</sub> I/O (max) | | | I/O <sub>LEAK WITH</sub><br>Pull-ups/downs | | _ | _ | <u>+</u> 80 | _ | _ | <u>+</u> 80 | μΑ | V <sub>DD</sub> I/O (max) | Table 18 DC Electrical Characteristics (Part 2 of 2) $<sup>^{1\</sup>cdot}$ Minimum, Typical, and Maximum values meet the requirements under PCI Specification 2.0. ## **Absolute Maximum Voltage Rating** | Core Supply | | PCIe Analog<br>Supply | PCIe Analog<br>High Supply | PCIe<br>Transmitter<br>Supply | I/O Supply | | |-------------|--|-----------------------|----------------------------|-------------------------------|------------|--| | 1.5V | | 1.5V | 4.6V | 1.5V | 4.6V | | Table 19 PES48H12G2 Absolute Maximum Voltage Rating **Warning:** For proper and reliable operation in adherence with this data sheet, the device should not exceed the recommended operating voltages in Table 13. The absolute maximum operating voltages in Table 19 are offered to provide guidelines for voltage excursions outside the recommended voltage ranges. Device functionality is not guaranteed at these conditions and sustained operation at these values or any exposure to voltages outside the maximum range may adversely affect device functionality and reliability. ## **SMBus Characterization** | Symbol | Parameter | SMBus | Unit | | | | | | | |--------------------------|--------------------|-------|------|------|------|--|--|--|--| | Symbol | Parameter | 3 V | 3.3V | 3.6V | Unit | | | | | | DC Parameter for SDA Pin | | | | | | | | | | | V <sub>IL</sub> | Input Low | 1.16 | 1.26 | 1.35 | V | | | | | | V <sub>IH</sub> | Input High | 1.56 | 1.67 | 1.78 | V | | | | | | V <sub>OL@350uA</sub> | Output Low | 15 | 15 | 15 | mV | | | | | | I <sub>OL@0.4V</sub> | | 23 | 24 | 25 | mA | | | | | | I <sub>Pullup</sub> | Current Source | _ | _ | _ | μΑ | | | | | | I <sub>IL_Leak</sub> | Input Low Leakage | 0 | 0 | 0 | μΑ | | | | | | I <sub>IH_Leak</sub> | Input High Leakage | 0 | 0 | 0 | μΑ | | | | | | DC Parameter for SCL Pin | | | | | | | | | | | V <sub>IL (V)</sub> | Input Low | 1.11 | 1.2 | 1.31 | V | | | | | | V <sub>IH (V)</sub> | V) Input High | | 1.65 | 1.76 | V | | | | | | I <sub>IL_Leak</sub> | Input Low Leakage | 0 | 0 | 0 | μΑ | | | | | | I <sub>IH_Leak</sub> | lnput High Leakage | | 0 | 0 | μΑ | | | | | Table 20 SMBus DC Characterization Data <sup>&</sup>lt;sup>1.</sup> Data at room and hot temperature. | Symbol | Parameter | SMBus @8 | Unit | | | |------------------------|--------------------------------------------------------------|----------|------|-----|--| | Symbol | raiametei | Min | Max | | | | F <sub>SCL</sub> | Clock frequency | 5 | 600 | KHz | | | T <sub>BUF</sub> | Bus free time between Stop and Start | 3.5 | _ | μs | | | T <sub>HD:STA</sub> | Start condition hold time | 1 | _ | μs | | | T <sub>SU:STA</sub> | Start condition setup time | 1 | _ | μs | | | T <sub>SU:STO</sub> | Stop condition setup time | 1 | _ | μs | | | T <sub>HD:DAT</sub> | Data hold time | 1 | _ | ns | | | T <sub>SU:DAT</sub> | Data setup time | 1 | _ | ns | | | T <sub>TIMEOUT</sub> | Detect clock low time out | _ | 74.7 | ms | | | T <sub>LOW</sub> | Clock low period | 3.7 | _ | μs | | | T <sub>HIGH</sub> | Clock high period | 3.7 | _ | μs | | | T <sub>F</sub> | Clock/Data fall time | _ | 72.2 | ns | | | T <sub>R</sub> | Clock/Data rise time | | 68.3 | ns | | | T <sub>POR@10kHz</sub> | Time which a device must be operational after power-on reset | 20 | _ | ms | | Table 21 SMBus AC Timing Data <sup>&</sup>lt;sup>1.</sup> Data at room and hot temperature. ## PES48H12G2 Package Pinout, 27x27mm 676-BGA Signal Pinout The following table lists the pin numbers and signal names for the PES48H12G2 (27x27mm) device. | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | |-----|---------------------|-----|-----|---------------------|-----|-----|---------------------|-----|-----|---------------------|-----| | A1 | V <sub>SS</sub> | | В9 | PE08TN0 | | C17 | V <sub>SS</sub> | | D25 | V <sub>DD</sub> I/O | | | A2 | V <sub>SS</sub> | | B10 | V <sub>SS</sub> | | C18 | V <sub>SS</sub> | | D26 | V <sub>DD</sub> I/O | | | A3 | V <sub>DD</sub> I/O | | B11 | PE03TN3 | | C19 | V <sub>SS</sub> | | E1 | V <sub>SS</sub> | | | A4 | V <sub>SS</sub> | | B12 | PE03TN2 | | C20 | V <sub>SS</sub> | | E2 | V <sub>SS</sub> | | | A5 | PE08TP3 | | B13 | V <sub>SS</sub> | | C21 | V <sub>SS</sub> | | E3 | V <sub>SS</sub> | | | A6 | PE08TP2 | | B14 | PE03TN1 | | C22 | V <sub>SS</sub> | | E4 | V <sub>SS</sub> | | | A7 | V <sub>SS</sub> | | B15 | PE03TN0 | | C23 | JTAG_TDO | | E5 | PE08RP3 | | | A8 | PE08TP1 | | B16 | V <sub>SS</sub> | | C24 | JTAG_TDI | | E6 | PE08RP2 | | | A9 | PE08TP0 | | B17 | PE02TN3 | | C25 | SSMBCLK | | E7 | V <sub>SS</sub> | | | A10 | V <sub>SS</sub> | | B18 | PE02TN2 | | C26 | SSMBADDR1 | | E8 | PE08RP1 | | | A11 | PE03TP3 | | B19 | V <sub>SS</sub> | | D1 | V <sub>DD</sub> I/O | | E9 | PE08RP0 | | | A12 | PE03TP2 | | B20 | PE02TN1 | | D2 | V <sub>DD</sub> I/O | | E10 | V <sub>SS</sub> | | | A13 | V <sub>SS</sub> | | B21 | PE02TN0 | | D3 | V <sub>SS</sub> | | E11 | PE03RP3 | | | A14 | PE03TP1 | | B22 | V <sub>DD</sub> I/O | | D4 | V <sub>SS</sub> | | E12 | PE03RP2 | | | A15 | PE03TP0 | | B23 | MSMBCLK | | D5 | PE08RN3 | | E13 | V <sub>SS</sub> | | | A16 | V <sub>SS</sub> | | B24 | PERSTN | | D6 | PE08RN2 | | E14 | PE03RP1 | | | A17 | PE02TP3 | | B25 | SSMBDAT | | D7 | V <sub>SS</sub> | | E15 | PE03RP0 | | | A18 | PE02TP2 | | B26 | SSMBADDR2 | | D8 | PE08RN1 | | E16 | V <sub>SS</sub> | | | A19 | V <sub>SS</sub> | | C1 | V <sub>SS</sub> | | D9 | PE08RN0 | | E17 | PE02RP3 | | | A20 | PE02TP1 | | C2 | V <sub>SS</sub> | | D10 | V <sub>SS</sub> | | E18 | PE02RP2 | | | A21 | PE02TP0 | | C3 | V <sub>SS</sub> | | D11 | PE03RN3 | | E19 | V <sub>SS</sub> | | | A22 | V <sub>DD</sub> I/O | | C4 | V <sub>SS</sub> | | D12 | PE03RN2 | | E20 | PE02RP1 | | | A23 | MSMBDAT | | C5 | V <sub>SS</sub> | | D13 | REFRES03 | | E21 | PE02RP0 | | | A24 | JTAG_TMS | | C6 | V <sub>SS</sub> | | D14 | PE03RN1 | | E22 | PE01RP3 | | | A25 | CLKMODE1 | | C7 | V <sub>SS</sub> | | D15 | PE03RN0 | | E23 | PE01RN3 | | | A26 | JTAG_TCK | | C8 | V <sub>SS</sub> | | D16 | V <sub>SS</sub> | | E24 | V <sub>SS</sub> | | | B1 | V <sub>SS</sub> | | C9 | V <sub>SS</sub> | | D17 | PE02RN3 | | E25 | PE01TN3 | | | B2 | V <sub>SS</sub> | | C10 | V <sub>SS</sub> | | D18 | PE02RN2 | | E26 | PE01TP3 | | | В3 | V <sub>DD</sub> I/O | | C11 | V <sub>SS</sub> | | D19 | V <sub>SS</sub> | | F1 | PE09TP0 | | | B4 | V <sub>SS</sub> | | C12 | V <sub>SS</sub> | | D20 | PE02RN1 | | F2 | PE09TN0 | | | B5 | PE08TN3 | | C13 | V <sub>SS</sub> | | D21 | PE02RN0 | | F3 | V <sub>SS</sub> | | | B6 | PE08TN2 | | C14 | V <sub>SS</sub> | | D22 | JTAG_TRST_N | | F4 | PE09RN0 | | | B7 | V <sub>SS</sub> | | C15 | V <sub>SS</sub> | | D23 | V <sub>SS</sub> | | F5 | PE09RP0 | | | B8 | PE08TN1 | | C16 | V <sub>SS</sub> | | D24 | V <sub>SS</sub> | | F6 | V <sub>SS</sub> | | Table 22 PES48H12G2 Signal Pin-Out (Part 1 of 5)