Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # **General Description** The 8L30110 is a low skew, 1-to-10 LVCMOS/LVTTL Fanout Buffer. The low impedance LVCMOS/LVTTL outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The 8L30110 is characterized at full 3.3V and 2.5V, mixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 2.5V/1.8V and 2.5V/1.5V output operating supply modes. The input clock is selected from two differential clock inputs or a crystal input. The differential input can be wired to accept a single-ended input. The internal oscillator circuit is automatically disabled if the crystal input is not selected. ## **Features** - Ten LVCMOS / LVTTL outputs up to 200MHz - Differential input pair can accept the following differential input levels: LVPECL, LVDS, HCSL - · Crystal Oscillator Interface - · Crystal input frequency range: 8MHz to 50MHz - Output skew: 63ps (typical) - · Additive RMS phase jitter: 22fs (typical) - · Power supply modes: Core / Output 3.3V / 3.3V 3.3V / 2.5V 3.3V / 1.8V 3.3V / 1.5V 2.5V / 2.5V 2.5V / 1.8V - 2.5V / 1.5V - -40°C to 85°C ambient operating temperature - Lead-free (RoHS 6) packaging # **Block Diagram** # **Pin Assignment** 32-pin, 5mm x 5mm VFQFN Package # **Pin Descriptions and Characteristics** Table 1. Pin Descriptions<sup>1</sup> | Number | Name | Ty | уре | Description | |--------|------------------|--------|---------------------|-----------------------------------------------------------------------------| | 1 | Q0 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 2 | V <sub>DDO</sub> | Power | | Output supply. | | 3 | Q1 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 4 | GNDO | Power | | Power supply output ground. | | 5 | Q2 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 6 | V <sub>DDO</sub> | Power | | Output supply. | | 7 | Q3 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 8 | Q4 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 9 | GNDO | Power | | Power supply output ground. | | 10 | V <sub>DD</sub> | Power | | Power supply. | | 11 | XTAL_IN | Input | | Crystal input. | | 12 | XTAL_OUT | Output | | Crystal output. | | 13 | CLK0 | Input | Pulldown | Non-inverting differential clock. | | 14 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock. Internal resistor bias to V <sub>DD</sub> /2. | | 15 | GND | Power | | Power supply core ground. | | 16 | GNDO | Power | | Power supply output ground. | | 17 | Q5 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 18 | Q6 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 19 | V <sub>DDO</sub> | Power | | Output supply. | | 20 | Q7 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 21 | GNDO | Power | | Power supply output ground. | | 22 | Q8 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 23 | $V_{DDO}$ | Power | | Output supply. | | 24 | Q9 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 25 | GNDO | Power | | Power supply output ground. | | 26 | GND | Power | | Power supply core ground. | | 27 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock. Internal resistor bias to V <sub>DD</sub> /2. | | 28 | CLK1 | Input | Pulldown | Non-inverting differential clock. | | 29 | SEL1 | Input | Pulldown | Input clock selection. LVCMOS/LVTTL interface levels. See Table 3A. | | 30 | SEL0 | Input | Pulldown | Input clock selection. LVCMOS/LVTTL interface levels. See Table 3A. | | 31 | OE | Input | Pulldown | Output enable. LVCMOS/LVTTL interface levels. See Table 3B. | | 32 | GNDO | Power | | Power supply output ground. | | ePad | GND_EP | Power | | Exposed pad of package. Connect to ground. | NOTE 1. Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics<sup>1</sup> | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------|---------------------------------------------|---------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input<br>Capacitance | SEL[1:0], OE<br>CLK0, nCLK0,<br>CLK1, nCLK1 | | | 2 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pullup Re | esistor | | | 51 | | kΩ | | | Power Dissipation | | V <sub>DDO</sub> = 3.465V, f = 100MHz | | | 9.5 | pF | | Coo | | | V <sub>DDO</sub> = 2.625V, f = 100MHz | | | 7.4 | pF | | C <sub>PD</sub> | Capacitance (per output) | | V <sub>DDO</sub> = 2V, f = 100MHz | | | 9.5 | pF | | | | | V <sub>DDO</sub> = 1.65V, f = 100MHz | | | | pF | | | | | V <sub>DDO</sub> = 3.3V | | 15 | | Ω | | D. | Output Impeda | 2000 | V <sub>DDO</sub> = 2.5V | | 18 | | Ω | | R <sub>OUT</sub> | Output impedance | ai ioc | V <sub>DDO</sub> = 1.8V | | 25 | | Ω | | | | | V <sub>DDO</sub> = 1.5V | | 30 | | Ω | NOTE 1. Measured at ambient temperature (unless otherwise noted.) # **Function Tables** **Table 3A. SELx Function Table** | Control Input | | |---------------|----------------------| | SEL[1:0] | Selected Input Clock | | 00 (default) | CLK0, nCLK0 | | 01 | CLK1, nCLK1 | | 11 or 10 | XTAL | **Table 3B. OE Function Table** | Control Input | Function | |---------------|----------------| | OE | Q[0:9] | | 0 (default) | High-Impedance | | 1 | Enabled | Table 3C. Input/Output Operation Table<sup>1</sup> | Input State | Output State | |-----------------------------------------|--------------| | CLK0, CLK1 = HIGH<br>nCLK0, nCLK1 = LOW | Logic HIGH | | CLK0, CLK1 = LOW<br>nCLK0, nCLK1 = HIGH | Logic LOW | | CLK0, nCLK0, CLK1, nCLK1 open | Logic LOW | NOTE 1. Device must have switching edge to obtain output states. # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |----------------------------------------------------------------------------------|--------------------| | Supply Voltage, V <sub>DD</sub> /V <sub>DDO</sub> | 3.6V | | Inputs, V <sub>I</sub> CLK <sub>X,</sub> nCLK <sub>X,</sub> XTAL_IN Other Inputs | 3.6V<br>2V<br>3.6V | | Outputs, V <sub>O</sub> | 3.6V | | T <sub>J</sub> (Junction Temperature) | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | # **DC Electrical Characteristics** #### Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ or $1.8V \pm 0.2V$ or $1.5V \pm 0.15V$ , $T_A = -40$ °C to 85°C | טט | 550 | | | | | | |-----------------|-----------------------|---------------------------------------|-------------------------------------------------|---------|---------|-------| | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | | $V_{DD}$ | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | | | | 3.135 | 3.3 | 3.465 | V | | V | | | 2.375 | 2.5 | 2.625 | V | | $V_{DDO}$ | Output Supply Voltage | | 2.373 2.3 2.023 1.6 1.8 2 | V | | | | | | | 1.35 | 1.5 | 2.625 | V | | | Static Supply Current | SEL[1:0] = 00 or 01, Outputs Unloaded | | 19 | 22 | mA | | I <sub>DD</sub> | | SEL[1:0] = 10 or 11, Outputs Unloaded | | 18 | 22 | mA | #### Table 4B. Power Supply DC Characteristics, $V_{DD}$ = 2.5V±5%, $V_{DDO}$ = 2.5V±5% or 1.8V±0.2V or 1.5V±0.15V, $T_A$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|---------------------------------------|---------|---------|---------|-------| | $V_{DD}$ | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | | | | 2.375 | 2.5 | 2.625 | V | | $V_{DDO}$ | Output Supply Current | | 1.6 | 1.8 | 2 | V | | | | 1.6 1.8<br>1.35 1.5 | 1.5 | 1.65 | V | | | I <sub>DD</sub> | Static Supply Current | SEL[1:0] = 00 or 01, Outputs Unloaded | | 18 | 22 | mA | | | | SEL[1:0] = 10 or 11, Outputs Unloaded | | 17 | 22 | mA | Table 4C. LVCMOS/LVTTL DC Characteristics, $VDD = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, \ VDDO \ (\le VDD) = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.15V \text{ or } 1.8V \pm 0.15V \text{ or } 1.8V \pm 0.15V \text{ or } 1.8V \pm 0.$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------------|-----------------------|--------------|------------------------------------------------------|---------|---------|-------------------|-------| | V | Input High Voltage | | $V_{DD} = 3.3V \pm 5\%$ | 2 | | | V | | V <sub>IH</sub> | input High voi | lage | V <sub>DD</sub> = 2.5V±5% | 1.7 | | | V | | V | Innut I am Valt | | V <sub>DD</sub> = 3.3V±5% | | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | | V <sub>DD</sub> = 2.5V±5% | | | 0.7 | V | | I <sub>IH</sub> | Input High<br>Current | OE, SEL[1:0] | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low<br>Current | OE, SEL[1:0] | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μА | | | | | $V_{DDO} = 3.3V \pm 5\%, I_{OH} = -12mA$ | 2.6 | | | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Output High V | 'altaga | $V_{DDO} = 2.5V \pm 5\%, I_{OH} = -8mA$ | 1.8 | | | V | | VOH | Output High V | ollage | V <sub>DDO</sub> = 1.8V±0.2V, I <sub>OH</sub> = -2mA | 1.2 | | | V | | | | | $V_{DDO} = 1.5V \pm 0.15V, I_{OH} = -2mA$ | 0.95 | | | V | | | | | $V_{DDO} = 3.3V \pm 5\%, I_{OL} = 12mA$ | | | 0.5 | V | | ., | Outrout Law M | alta e a | $V_{DDO} = 2.5V \pm 5\%, I_{OL} = 8mA$ | | | 0.5 | V | | _ | Output Low Voltage | | $V_{DDO} = 1.8V \pm 0.2V, I_{OL} = 2mA$ | | | 0.4 | V | | | | | V <sub>DDO</sub> = 1.5V±0.15V, I <sub>OL</sub> = 2mA | | | 0.8<br>0.7<br>150 | V | #### Table 4D. Differential DC Characteristics, $VDD = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, \ VDDO \ (\le VDD) = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.2V \text{ or } 1.8V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C \text{ or } 1.8V \pm 0.2V }$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------|-----------------------------------------|------------------------|----------------------------------------------------------|---------|---------|------------------------|-------| | I <sub>IH</sub> | Input High<br>Current | CLK[0:1],<br>nCLK[0:1] | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$ | | | 150 | μΑ | | I <sub>IL</sub> Input Lov<br>Current | Input Low | CLK[0:1] | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -5 | | | μΑ | | | Current | nCLK[0:1] | V <sub>DD</sub> = 3.465V or 2.625V,V <sub>IN</sub> = 0V | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage <sup>1</sup> | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode | Input Voltage 1, 2 | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1. $V_{IL}$ should not be less than -0.3V and $V_{IH}$ should not be greater than $V_{DD.}$ NOTE 2. Common mode voltage is defined at the crosspoint. ## Table 5. Crystal Characteristics<sup>1</sup> | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|---------|-------------|---------|-------| | Mode of Oscillation | | | Fundamental | | | | Frequency | | 8 | | 50 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Load Capacitance (CL) | | | 12 | 18 | pF | NOTE 1. To insure crystal accuracy, the use of external tuning capacitors is required. # **AC Electrical Characteristics** Table 6. AC Characteristics, $VDD = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, \ VDDO \ (\leq VDD) = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}C \text{ to } 85^{\circ}C^{1,\ 2}C^{1,\ 2$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------|---------|---------|--------------------------------------|--------| | ı | Output Fraguency | Using External<br>Crystal | | 8 | | 50 | MHz | | f <sub>OUT</sub> | Output Frequency | Using External<br>Clock Source | | | | 200 | MHz | | ΔV/ΔΤ | Input Edge Rate | Input Clock from<br>CLK0, nCLK0,<br>CLK1, nCLK1 | 20% – 80% | | 2 | | V/ns | | | | 1 | $V_{DDO} = 3.3V \pm 5\%$ | 1.5 | | 2.5 | ns | | | Propagation Delay <sup>3</sup> | | $V_{DDO} = 2.5V \pm 5\%$ | 1.8 | | 2.7 | ns | | ŀРD | Propagation Delay | | $V_{DDO} = 1.8V \pm 0.2V$ | 1.8 | | 3.8 | ns | | sk(o) | | | $V_{DDO} = 1.5V \pm 0.15V$ | 2.5 | | 4.6 | ns | | | | | $V_{DDO} = 3.3V \pm 5\%$ | | 40 | 70 | ps | | tok(a) | Output Skew <sup>4, 5</sup> | | $V_{DDO} = 2.5V \pm 5\%$ | | 45 | 85 | ps | | isk(0) | Output Skew 5 | | $V_{DDO} = 1.8V \pm 0.2V$ | | 55 | 110 | ps | | | | | $V_{DDO} = 1.5V \pm 0.15V$ | | 63 | 120 | ps | | | Buffer Additive Phase Jitter <sup>6</sup> refer to Additive Phase Jitter Section; f <sub>OUT</sub> = 156.25MHz, Integration Range: | Input Clock from<br>CLK0, nCLK0 or<br>CLK1, nCLK1 | $V_{DDO} = 3.3V \pm 5\%$ | | 22 | | fs | | tiit | | | $V_{DDO} = 2.5V \pm 5\%$ | | 17 | | fs | | y, c | | | $V_{DDO} = 1.8V \pm 0.2V$ | | 55 | | fs | | | 12kHz - 20MHz | | $V_{DDO} = 1.5V \pm 0.15V$ | | 103 | 85<br>110 | fs | | | | | 10kHz Offset | | -129 | | dBC/Hz | | | | Input Clock from | 100kHz Offset | | -142 | | dBC/Hz | | NF | Noise Floor <sup>7</sup> | CLK0, nCLK0,<br>CLK1, nCLK1 | 1MHz Offset | | -158 | | dBC/Hz | | tjit<br>NF | | @125MHz | 10MHz Offset | | -160 | | dBC/Hz | | | | | 20MHz Offset | | -160 | | dBC/Hz | | | | | $V_{DDO} = 3.3V \pm 5\%$ | | 138 | | fs | | tjit(Ø) | RMS Phase Jitter | Input Clock from Crystal 25MHz; | $V_{DDO} = 2.5V \pm 5\%$ | | 134 | | fs | | git(S) | Tiwo Thase office | 12kHz - 5MHz | $V_{DDO} = 1.8V \pm 0.2V$ | | 140 | | fs | | | | | $V_{DDO} = 1.5V \pm 0.15V$ | | 157 | | fs | | | | | 100Hz Offset | | -113 | | dBC/Hz | | | | | 1kHz Offset | | -143 | | dBC/Hz | | NF | Noise Floor | Input Clock from | 10kHz Offset | | -157 | | dBC/Hz | | IVI | 140136 1 1001 | Crystal 25MHz | 100kHz Offset | | -162 | | dBC/Hz | | | | | 1MHz Offset | | -163 | | dBC/Hz | | | | | 5MHz Offset | | -163 | 2.7<br>3.8<br>4.6<br>70<br>85<br>110 | dBC/Hz | #### Table 6. AC Characteristics, $VDD = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\%, \text{ $V$DDO ($\leq$VDD)$} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \text{ or } 1.8V \pm 0.2V \text{ or } 1.5V \pm 0.15V, \ T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}^{\frac{1}{2}} = -40^{\circ}\text{C} \text{ -40^{\circ}\text{C}^{\frac{1}{2}} -40^$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------|----------------------------|----------------------------------|---------|---------|---------|--------| | | | $V_{DDO} = 3.3V \pm 5\%$ | 20% to 80% | | | 700 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output<br>Rise/Fall Time | $V_{DDO} = 2.5V \pm 5\%$ | 20% to 80% | | | 650 | ps | | | | $V_{DDO} = 1.8V \pm 0.2V$ | 20% to 80% | | | 605 | ps | | | | $V_{DDO} = 1.5V \pm 0.15V$ | 20% to 80% | | | 675 | ps | | odc | Output Duty Cycle | | 50% input Duty Cycle<br>@ 125MHz | 45 | | 55 | % | | t <sub>EN</sub> | Output<br>Enable Time <sup>8</sup> | OE | | | 2 - 3 | | cycles | | t <sub>DIS</sub> | Output<br>Disable Time <sup>8</sup> | OE | | | 2 - 3 | | cycles | | MUX_ISOLATION | MUX Isolation <sup>8</sup> | | @ 125MHz | | 90 | | dB | NOTE 1. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - NOTE 2. All parameters measured at $f \le f_{OUT}$ unless noted otherwise. - NOTE 3. Measured from the differential input crossing point to V<sub>DDO</sub> /2 of the output. - NOTE 4. Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub> /2. - NOTE 5. This parameter is defined in accordance with JEDEC Standard 65. - NOTE 6. Input source is IDT 8T49NS010. - NOTE 7. $f_{IN} = f_{OUT} = 125MHz$ , $V_{DD} = V_{DDO} = 3.3V$ . - NOTE 8. These parameters are guaranteed by characterization. Not tested in production. ### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. The additive phase jitter for this device was measured using an IDT Clock Driver 8T49NS010 as an input source and Agilent E5052 phase noise analyzer. # Typical Phase Noise at 25MHz (3.3V) with 25MHz Crystal Input Offset Frequency (Hz) # **Applications Information** ## **Recommendations for Unused Input and Output Pins** ## Inputs: #### **CLK/nCLK Inputs** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1 k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **LVCMOS Control Pins** All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. # **Outputs:** #### **LVCMOS Outputs** All unused LVCMOS outputs can be left floating We recommend that there is no trace attached. ### Wiring the Differential Input to Accept Single-Ended Levels Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock is driven from a single-ended 2.5V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25V, the R1 and R2 values should be adjusted to set the V1 at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced while maintaining an edge rate faster than 1V/ns. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{\rm IL}$ cannot be less than -0.3V and $V_{\rm IH}$ cannot be more than $V_{\rm DD}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels # **Crystal Input Interface** The 8L30110 has been characterized with 12pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 3* below were determined using an 12pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. Figure 3. Crystal Input Interface ### Overdriving the XTAL Interface The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/nS. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 4A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. Figure 4B shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and quaranteed by using a quartz crystal as the input. Figure 4A. General Diagram for LVCMOS Driver to XTAL Input Interface Figure 4B. General Diagram for LVPECL Driver to XTAL Input Interface ## **Differential Clock Input Interface** The CLK /nCLK accepts LVDS, LVPECL, HCSL and other differential signals. Both signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figures 5A to 5D show interface examples for the CLK /nCLK input with built-in $50\Omega$ terminations driven by the most Figure 5A. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 5C. CLK/nCLK Input Driven by a 3.3V HCSL Driver common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 5B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 5D. CLK/nCLK Input Driven by a 3.3V LVDS Driver ### 2.5V Differential Clock Input Interface CLKx/nCLKx accepts LVDS, LVPECL, HCSL and other differential signals. Both $V_{SWING}$ and $V_{OH}$ must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figure to Figure* show interface examples for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure , the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. Figure 6A. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver Figure 6C. CLKx/nCLKx Input Driven by a 2.5V HCSL Driver Figure 6B. CLKx/nCLKx Input Driven by a 2.5V LVPECL Driver Figure 6D. CLKx/nCLKx Input Driven by a 2.5V LVDS Driver #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) ### **Power Considerations** This section provides information on power dissipation and junction temperature for the 8L30110. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 8L30110 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. #### **Total Static Power:** Power (core)<sub>MAX</sub> = $V_{DD}$ MAX \* $I_{DD}$ = 3.465V \* 22mA = **76.23mW** #### **Dynamic Power Dissipation at F<sub>OUT</sub> (200MHz)** Total Power $$(F_{OUT\_MAX}) = [(C_{PD} * N) * Frequency * (V_{DDO})^2] = [(9.5pF *10) * 200MHz * (3.465V)^2] = 228mW$$ **N = number of outputs** #### **Total Power** - = Static Power + Dynamic Power Dissipation - = 76.23 mW + 228 mW - = 304.23mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 35.23°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.304 * 35.23^{\circ}\text{C/W} = 95.7^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). ## Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 32 Lead VFQFN, Forced Convection | θ <sub>JA</sub> by Velocity | | | | | | |---------------------------------------------|-----------|----------|----------|--|--| | Meters per Second | 0 | 1 | 2 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 35.23°C/W | 31.6°C/W | 30.0°C/W | | | # **Reliability Information** # Table 8. $\,\theta_{\text{JA}}$ vs. Air Flow Table for a 32-Lead VFQFN | θ <sub>JA</sub> vs. Air Flow | | | | | | |---------------------------------------------|-----------|----------|----------|--|--| | Meters per Second | 0 | 1 | 2 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 35.23°C/W | 31.6°C/W | 30.0°C/W | | | # **Transistor Count** The transistor count for 8L30110 is: 1628 # 32 Lead VFQFN NL Package Outline and Package Dimensions Package Outline - NL Suffix for 32 Lead VFQFN #### Package Outline - NL Suffix for 32 Lead VFQFN, continued # **Ordering Information** # **Table 9. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------------|--------------------------|--------------------|---------------| | 8L30110NLGI | IDT8L30110NLGI | Lead-Free, 32-Lead VFQFN | Tray | -40°C to 85°C | | 8L30110NLGI8 | IDT8L30110NLGI | Lead-Free, 32-Lead VFQFN | Tape & Reel | -40°C to 85°C | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------|-------|----------------------------------------------------------|---------| | 2 | | 18-19 | Updated Package Outline Updated datasheet header/footer. | 2/3/16 | | 3 | | 18-19 | Updated Package Outline | 2/18/16 | ### **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com #### Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales **Tech Support** www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.