

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









#### PCIE GEN 2/3 & QPI CLOCK FOR ROMLEY-BASED SERVERS

932SQ420D

## **General Description**

The 932SQ420D is a main clock synthesizer for Romley-generation Intel based server platforms. The 932SQ420D is driven with a 25 MHz crystal for maximum performance. It generates CPU outputs of 100 or 133.33 MHz.

### **Recommended Application**

CK420BQ

### **Output Features**

- 4 HCSL CPU outputs
- · 4 HCSL Non-Spread SAS/SRC outputs
- 3 HCSL SRC outputs
- 1 HCSL DOT96 output
- 1 3.3V 48M output
- 5 3.3V PCI outputs
- 1-3.3V REF output

### Features/Benefits

- 0.5% down spread capable on CPU/SRC/PCI outputs/Lower EMI
- 64-pin TSSOP and MLF packages/Space Savings

### **Key Specifications**

- Cycle to cycle jitter: CPU/SRC/NS\_SRC/NS\_SAS < 50ps.</li>
- Phase jitter: PCle Gen2 < 3ps rms, Gen3 < 1ps rms</li>
- Phase jitter: QPI 9.6GB/s < 0.2ps rms
- Phase jitter: NS-SAS < 0.4ps rms using raw phase data
- Phase jitter: NS-SAS < 1.3ps rms using Clk Jit Tool 1.6.3

# **Block Diagram**



# **Pin Configuration - 64TSSOP**

| SMBCLK<br>GND14<br>AVDD14<br>VDD14<br>VREF14_3x/TEST_SEL<br>GND14<br>GNDXTAL<br>X1_25<br>X2_25<br>VDDXTAL<br>GNDPCI<br>VDDPCI | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11         | 6<br>6<br>6<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | 4 SMBDAT 3 VDDCPU 2 CPU3T 1 CPU3C 0 CPU2T 9 CPU2C 8 GNDCPU 7 VDDCPU 6 CPU1T 5 CPU1C 4 CPU0T 3 CPU0C             |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| PCI4_2x<br>PCI3_2x<br>PCI2_2x<br>PCI1_2x<br>PCI0_2x<br>GN DPCI<br>VD DPCI<br>VDD48                                            | 14<br>15<br>16<br>17<br>18<br>19                         | 932SQ420                                                                                    | 2 GNDNS 1 AVDD_NS_SAS 0 NS_SAS1T 9 NS_SAS1C 8 NS_SAS0T 7 NS_SAS0C 6 GNDNS 5 VDDNS                               |
| ^48M_2x/100M_133M# GND48 GND96 DOT96T DOT96C AVDD96 TEST_MODE CKPWRGD#/PD VDDSRC SRC0T SRC0C GNDSRC                           | 22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31 | 4<br>4<br>4<br>3<br>3<br>3<br>3<br>3<br>3                                                   | 4 NS_SRC1T 3 NS_SRC1C 2 NS_SRC0T 1 NS_SRC0C 0 IREF 9 GNDSRC 8 AVDD_SRC 7 VDDSRC 6 SRC2T 5 SRC2C 4 SRC1T 3 SRC1C |
| GIVESTIO                                                                                                                      | 0 <u>2</u>                                               | 64-TSSOP                                                                                    | 3.1010                                                                                                          |

Note: Pins with ^ prefix have internal 120K pullup Pins with v prefix have internal 120K pulldown

### **Spread Spectrum Control**

| SS_Enable | CPU, SRC & |
|-----------|------------|
| (B1 b0)   | PCI        |
| 0         | OFF        |
| 1         | ON         |

#### **Power Group Pin Numbers**

| MLI    | F   | TSSOP  |        | Description                                |  |
|--------|-----|--------|--------|--------------------------------------------|--|
| VDD    | GND | VDD    | GND    | Description                                |  |
| 57     | 56  | 3      | 2      | 14MHz PLL Analog                           |  |
| 58     | 60  | 4      | 6      | REF14M Output and Logic                    |  |
| 64     | 61  | 10     | 7      | 25MHz XTAL                                 |  |
| 2,9    | 1,8 | 12, 19 | 11, 18 | PCI Outputs and Logic                      |  |
| 10     | 12  | 20     | 22     | 48MHz Output and Logic                     |  |
| 16     | 13  | 26     | 23     | 96MHz PLL Analog, Output and Logic         |  |
| 19, 27 | 22  | 29, 37 | 32     | SRC Outputs and Logic                      |  |
| 28     | 29  | 38     | 39     | SRC PLL Analog                             |  |
| 35     | 36  | 45     | 46     | Non-Spreading Differential Outputs & Logic |  |
| 41     | 42  | 51     | 52     | NS-SAS/SRC PLL Analog                      |  |
| 47, 53 | 48  | 57,63  | 58     | CPU Outputs and Logic                      |  |

#### 932SQ420 Power Down Functionality

| CKPWRGD#/PD | Differential Single-ended Outputs Outputs |         | Single ended<br>Outputs w/Latch |  |
|-------------|-------------------------------------------|---------|---------------------------------|--|
| 1           | HI-Z <sup>1</sup>                         | Low     | Low <sup>2</sup>                |  |
| 0           |                                           | Running |                                 |  |

- Hi-Z on the differential outputs will result in both True and Complement being low due to the termination network
- 2. These outputs are Hi-Z after VDD is applied and before the first assertion of CKPWRGD#.

# **Pin Descriptions - 64 TSSOP**

|       | Descriptions -     |        |                                                                                                                 |
|-------|--------------------|--------|-----------------------------------------------------------------------------------------------------------------|
| PIN # | PIN NAME           | TYPE   | DESCRIPTION                                                                                                     |
| 1     | SMBCLK             | IN     | Clock pin of SMBUS circuitry, 5V tolerant                                                                       |
| 2     | GND14              | PWR    | Ground pin for 14MHz output and logic.                                                                          |
| 3     | AVDD14             | PWR    | Analog power pin for 14MHz PLL                                                                                  |
| 4     | VDD14              |        | Power pin for 14MHz output and logic                                                                            |
|       |                    |        | 14.318 MHz reference clock. 3X drive strength as default / TEST_SEL latched input to enable test mode.          |
| 5     | vREF14_3x/TEST_SEL | I/O    | Refer to Test Clarification Table. This pin has a weak (~120Kohm) internal pull down.                           |
| 6     | GND14              | PW/R   | Ground pin for 14MHz output and logic.                                                                          |
| 7     | GNDXTAL            |        | Ground pin for Crystal Oscillator.                                                                              |
| 8     | X1_25              |        | Crystal input, Nominally 25.00MHz.                                                                              |
| 9     | X2_25              |        |                                                                                                                 |
|       |                    |        | Crystal output, Nominally 25.00 MHz.                                                                            |
| 10    | VDDXTAL<br>GN DPCI |        | 3.3V power for the crystal oscillator.                                                                          |
| 11    |                    |        | Ground pin for PCI outputs and logic.                                                                           |
| 12    | VDDPCI             |        | 3.3V power for the PCI outputs and logic                                                                        |
| 13    | PCI4_2x            |        | 3.3V PCI clock output                                                                                           |
| 14    | PCI3_2x            |        | 3.3V PCI clock output                                                                                           |
| 15    | PCI2_2x            | OUT    | 3.3V PCI clock output                                                                                           |
| 16    | PCI1_2x            |        | 3.3V PCI clock output                                                                                           |
| 17    | PCI0_2x            |        | 3.3V PCI clock output                                                                                           |
| 18    | GNDPCI             |        | Ground pin for PCI outputs and logic.                                                                           |
| 19    | VDDPCI             |        | 3.3V power for the PCI outputs and logic                                                                        |
| 20    | VDD48              | PWR    | 3.3V power for the 48MHz output and logic                                                                       |
|       |                    |        | 3.3V 48MHz output/ 3.3V tolerant CPU frequency select latched input pin. See VilFS and VihFS values for         |
| 21    | ^48M_2x/100M_133M# | I/O    | thresholds. This pin has a weak (~120Kom) internal pull up.                                                     |
|       |                    |        | 1 = 100MHz, 0 = 133MHz operating frequency                                                                      |
| 22    | GND48              | PWR    | Ground pin for 48MHz output and logic.                                                                          |
| 23    | GND96              |        | Ground pin for DOT96 output and logic.                                                                          |
|       |                    |        | True clock of differential 96MHz output. These are current mode outputs. These are current mode outputs         |
| 24    | DOT96T             | OUT    | and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                 |
|       |                    |        | Complementary clock of differential 96MHz output. These are current mode outputs and external 33 ohm            |
| 25    | DOT96C             | OUT    | series resistors and 49.9 ohm shunt resistors are required for termination.                                     |
| 26    | AVDD96             | DW/D   | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic                                                  |
| 20    |                    | I VVII | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test mode. Refer to       |
| 27    | TEST_MODE          | IN     | Test Clarification Table.                                                                                       |
|       |                    |        | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power Up. PD is an        |
| 20    | CKBMBC D#/BD       | IN     | asynchronous active high input pin used to put the device into a low power state. The internal clocks and PLLs  |
| 28    | CKPWRGD#/PD        | IIN    | · · · · · · · · · · · · · · · · · · ·                                                                           |
|       | VDDODO             | DIME   | are stopped.                                                                                                    |
| 29    | VDDSRC             | PWR    | 3.3V power for the SRC outputs and logic                                                                        |
|       | 00007              |        | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and       |
| 30    | SRC0T              | OUT    | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                     |
|       |                    |        | ·                                                                                                               |
| 31    | SRC0C              | OUT    | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm              |
| 01    |                    |        | series resistors and 49.9 ohm shunt resistors are required for termination.                                     |
| 32    | GNDSRC             |        | Ground pin for SRC outputs and logic.                                                                           |
| 33    | SRC1C              | ОПТ    | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm              |
| 33    | Shore              | 001    | series resistors and 49.9 ohm shunt resistors are required for termination.                                     |
|       |                    |        | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and       |
| 34    | SRC1T              | OUT    | ' ' '                                                                                                           |
|       |                    |        | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                     |
|       | 0000               | ~      | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm              |
| 35    | SRC2C              | OUT    | series resistors and 49.9 ohm shunt resistors are required for termination.                                     |
|       |                    |        |                                                                                                                 |
| 36    | SRC2T              | OUT    | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and       |
|       | 3.132.1            |        | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                     |
| 37    | VDDSRC             | PWR    | 3.3V power for the SRC outputs and logic                                                                        |
| 38    | AVDD SRC           |        | 3.3V power for the SRC PLL analog circuits                                                                      |
| 39    | GNDSRC             |        | Ground pin for SRC outputs and logic.                                                                           |
| 39    | GINDOITO           | 1 441  | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a  |
| 40    | IREF               | OUT    | fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard |
| 40    | IIIEF              |        |                                                                                                                 |
|       |                    |        | value.                                                                                                          |

# Pin Descriptions - 64 TSSOP(cont.)

|                                  |                                           |                             | Complementary clock of differential non-spreading SRC output. These are current mode outputs and external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------|-------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41                               | NS_SRC0C                                  | OUT                         | 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 42                               | NS_SRC0T                                  | ОИТ                         | True clock of differential non-spreading SRC output. These are current mode outputs. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 43                               | NS_SRC1C                                  | OUT                         | Complementary clock of differential non-spreading SRC output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 44                               | NS_SRC1T                                  | OUT                         | True clock of differential non-spreading SRC output. These are current mode outputs. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 45                               | VDDNS                                     | PWR                         | 3.3V power for the Non-Spreading differential outputs outputs and logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 46                               | GNDNS                                     | PWR                         | Ground pin for non-spreading differential outputs and logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 47                               | NS_SAS0C                                  | OUT                         | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 48                               | NS_SAS0T                                  | OUT                         | True clock of differential non-spreading SAS output. These are current mode outputs. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 49                               | NS_SAS1C                                  | OUT                         | Complementary clock of differential non-spreading SAS output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 50                               | NS_SAS1T                                  | OUT                         | True clock of differential non-spreading SAS output. These are current mode outputs. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 51                               | AVDD_NS_SAS                               | PWR                         | 3.3V power for the non-spreading SAS/SRC PLL analog circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 52                               | GNDNS                                     | PWR                         | Ground pin for non-spreading differential outputs and logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 53                               | CPU0C                                     | OUT                         | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 54                               | CPU0T                                     | OUT                         | True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                  |                                           | 1001                        | iang 49.9 onm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 55                               | CPU1C                                     | OUT                         | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 55<br>56                         | CPU1C<br>CPU1T                            |                             | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                  |                                           | ОПТ                         | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 56                               | CPU1T                                     | OUT<br>OUT<br>PWR           | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 56<br>57                         | CPU1T<br>VDDCPU                           | OUT<br>OUT<br>PWR           | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 56<br>57<br>58                   | CPU1T  VDDCPU  GNDCPU                     | OUT OUT PWR PWR             | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 56<br>57<br>58<br>59             | CPU1T  VDDCPU  GNDCPU  CPU2C              | OUT OUT PWR PWR OUT         | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                                                                                                                                                                                                  |
| 56<br>57<br>58<br>59<br>60       | CPU1T  VDDCPU  GNDCPU  CPU2C  CPU2T       | OUT OUT PWR PWR OUT OUT     | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors are required for termination. |
| 56<br>57<br>58<br>59<br>60<br>61 | CPU1T  VDDCPU GNDCPU  CPU2C  CPU2T  CPU3C | OUT OUT PWR PWR OUT OUT OUT | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  3.3V power for the CPU outputs and logic  Ground pin for CPU outputs and logic.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.  Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                                                                                                                  |

## Pin Configuration - 64 MLF



Note: Pins with ^ prefix have internal 120K pullup
Pins with v prefix have internal 120K pulldowm

# **Pin Descriptions - 64 MLF**

| PIN #    | PIN NAME           | TYPE     | DESCRIPTION                                                                                                       |
|----------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------|
| 1        | GNDPCI             | PWR      | Ground pin for PCI outputs and logic.                                                                             |
| 2        | VDDPCI             |          | 3.3V power for the PCI outputs and logic                                                                          |
| 3        | PCI4 2x            |          | 3.3V PCI clock output                                                                                             |
| 4        | PCI3_2x            |          | 3.3V PCI clock output                                                                                             |
| 5        | PCI2_2x            |          | 3.3V PCI clock output                                                                                             |
| 6        | PCI1 2x            |          | 3.3V PCI clock output                                                                                             |
| 7        | PCI0_2x            |          | 3.3V PCI clock output                                                                                             |
| 8        | GNDPCI             |          | Ground pin for PCI outputs and logic.                                                                             |
| 9        | VDDPCI             |          | 3.3V power for the PCI outputs and logic                                                                          |
| 10       | VDD48              |          | 3.3V power for the 48MHz output and logic                                                                         |
|          | 12210              |          | 3.3V 48MHz output/ 3.3V tolerant CPU frequency select latched input pin. See VilFS and VihFS values for           |
| 11       | ^48M 2x/100M 133M# | I/O      | thresholds. This pin has a weak (~120Kom) internal pull up.                                                       |
|          |                    | ., 0     | 1 = 100MHz, 0 = 133MHz operating frequency                                                                        |
| 12       | GND48              | PWR      | Ground pin for 48MHz output and logic.                                                                            |
| 13       | GND96              |          | Ground pin for DOT96 output and logic.                                                                            |
| -10      |                    |          | True clock of differential 96MHz output. These are current mode outputs. These are current mode outputs           |
| 14       | DOT96T             | OUT      | and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                   |
|          |                    |          | Complementary clock of differential 96MHz output. These are current mode outputs and external 33 ohm              |
| 15       | DOT96C             | OUT      | series resistors and 49.9 ohm shunt resistors are required for termination.                                       |
| 16       | AVDD96             | PWR      | 3.3V power for the 48/96MHz PLL and the 96MHz output and logic                                                    |
| - 10     | AVBBSS             | 1 7711   | TEST_MODE is a real time input to select between Hi-Z and REF/N divider mode while in test mode. Refer to         |
| 17       | TEST_MODE          | IN       | Test Clarification Table.                                                                                         |
|          |                    |          | CKPWRGD# is an active low input used to sample latched inputs and allow the device to Power Up. PD is an          |
| 18       | CKPWRGD#/PD        | IN       | asynchronous active high input pin used to put the device into a low power state. The internal clocks and PLLs    |
| 10       | OKI WIIGD#/I D     | ""       | are stopped.                                                                                                      |
| 19       | VDDSRC             | PWR      | 3.3V power for the SRC outputs and logic                                                                          |
| - 13     | VBBGNG             | 1 7711   |                                                                                                                   |
| 20       | SRC0T              | OUT      | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and         |
| 20       | 311001             | 001      | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                       |
|          |                    |          | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm                |
| 21       | SRC0C              | OUT      | series resistors and 49.9 ohm shunt resistors are required for termination.                                       |
| 22       | GNDSRC             | PWR      | Ground pin for SRC outputs and logic.                                                                             |
|          | GNESTIC            |          | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm series         |
| 23       | SRC1C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                              |
|          |                    |          | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and         |
| 24       | SRC1T              | OUT      | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                       |
|          |                    |          | Complementary clock of differential SRC output. These are current mode outputs and external 33 ohm series         |
| 25       | SRC2C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                              |
|          |                    |          | True clock of differential SRC output. These are current mode outputs. These are current mode outputs and         |
| 26       | SRC2T              | OUT      | external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                       |
| 27       | VDDSRC             | DWB      | 3.3V power for the SRC outputs and logic                                                                          |
| 28       | AVDD_SRC           |          | 3.3V power for the SRC PLL analog circuits                                                                        |
| 29       | GNDSRC             |          | Ground pin for SRC outputs and logic.                                                                             |
| 29       | GINDOITO           | 1 VVI    | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a    |
| 30       | IREF               | OUT      | fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard   |
| 30       | INC                | 001      |                                                                                                                   |
|          |                    |          | value.  Complementary clock of differential non-spreading SRC output. These are current mode outputs and external |
| 31       | NS_SRC0C           | OUT      |                                                                                                                   |
| $\vdash$ |                    |          | 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                |
| 20       | NC CDCOT           | OUT      | True clock of differential non-spreading SRC output. These are current mode outputs. These are current            |
| 32       | NS_SRC0T           | OUT      | mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.      |
| $\vdash$ |                    |          | Complementary clock of differential non-spreading SRC output. These are current mode outputs and external         |
| 33       | NS_SRC1C           | OUT      |                                                                                                                   |
| $\vdash$ |                    | 1        | 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                |
| 24       | NC CDC1T           | OUT      | True clock of differential non-spreading SRC output. These are current mode outputs. These are current            |
| 34       | NS_SRC1T           | 001      | mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.      |
|          | l                  | <u> </u> |                                                                                                                   |

# Pin Descriptions - 64 MLF (cont).

| 35       | VDDNS              | PWR      | 3.3V power for the Non-Spreading differential outputs outputs and logic                                                     |
|----------|--------------------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 36       | GNDNS              |          | Ground pin for non-spreading differential outputs and logic.                                                                |
| 07       | NO CACOO           | OUT      | Complementary clock of differentia non-spreading SAS output. These are current mode outputs and external                    |
| 37       | NS_SAS0C           | 001      | 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                          |
|          |                    |          | True clock of differential non-spreading SAS output. These are current mode outputs. These are current                      |
| 38       | NS_SAS0T           | OUT      | mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                |
|          |                    |          | ·                                                                                                                           |
| 39       | NS SAS1C           | оит      | Complementary clock of differential non-spreading SAS output. These are current mode outputs and external                   |
|          |                    | 00.      | 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                                          |
| 40       | NO OAGUT           |          | True clock of differential non-spreading SAS output. These are current mode outputs. These are current                      |
| 40       | NS_SAS1T           | OUT      | mode outputs and external 33 ohm series resistors and 49.9 ohm shunt resistors are required for termination.                |
| 41       | AVDD NS SAS        | DWD      | ·                                                                                                                           |
|          | GNDNS              |          | 3.3V power for the non-spreading SAS/SRC PLL analog circuits.  Ground pin for non-spreading differential outputs and logic. |
| 42       | GNDINS             |          | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series                   |
| 43       | CPU0C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                                        |
| <b>-</b> |                    |          | True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                  |
| 44       | CPU0T              | OUT      | and 49.9 ohm shunt resistors are required for termination.                                                                  |
| <b>-</b> |                    |          | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series                   |
| 45       | CPU1C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                                        |
| <b></b>  |                    | <b>-</b> | True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                  |
| 46       | CPU1T              | OUT      | and 49.9 ohm shunt resistors are required for termination.                                                                  |
| 47       | VDDCPU             | DWD      | 3.3V power for the CPU outputs and logic                                                                                    |
| 48       | GNDCPU             |          | Ground pin for CPU outputs and logic.                                                                                       |
| 40       | GNDCI O            |          | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series                   |
| 49       | CPU2C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                                        |
|          |                    |          | True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                  |
| 50       | CPU2T              | OUT      | and 49.9 ohm shunt resistors are required for termination.                                                                  |
|          |                    |          | Complementary clock of differential CPU output. These are current mode outputs and external 33 ohm series                   |
| 51       | CPU3C              | OUT      | resistors and 49.9 ohm shunt resistors are required for termination.                                                        |
| <u> </u> |                    |          | True clock of differential CPU output. These are current mode outputs and external 33 ohm series resistors                  |
| 52       | CPU3T              | OUT      | and 49.9 ohm shunt resistors are required for termination.                                                                  |
| 53       | VDDCPU             | PWR      | 3.3V power for the CPU outputs and logic                                                                                    |
|          | SMBDAT             | I/O      | Data pin of SMBUS circuitry, 5V tolerant                                                                                    |
|          | SMBCLK             | IN       | Clock pin of SMBUS circuitry, 5V tolerant                                                                                   |
|          | GND14              | PWR      | Ground pin for 14MHz output and logic.                                                                                      |
|          | AVDD14             |          | Analog power pin for 14MHz PLL                                                                                              |
| 58       | VDD14              |          | Power pin for 14MHz output and logic                                                                                        |
|          |                    | I/O      | 14.318 MHz reference clock. 3X drive strength as default / TEST_SEL latched input to enable test mode. Refer                |
| 59       | vREF14_3x/TEST_SEL | 1/0      | to Test Clarification Table. This pin has a weak (~120Kohm) internal pull down.                                             |
| 60       | GND14              | PWR      | Ground pin for 14MHz output and logic.                                                                                      |
| 61       | GNDXTAL            | PWR      | Ground pin for Crystal Oscillator.                                                                                          |
|          | X1_25              |          | Crystal input, Nominally 25.00MHz.                                                                                          |
| 63       | X2_25              | OUT      | Crystal output, Nominally 25.00MHz.                                                                                         |
| 64       | VDDXTAL            | PWR      | 3.3V power for the crystal oscillator.                                                                                      |

## **Test Loads and Recommended Terminations**

932SQ420 Differential Test Loads



#### **Differential Output Termination Table**

| DIF Zo $(\Omega)$ | Iref (Ω) | Rs (Ω) | Rp (Ω)       |
|-------------------|----------|--------|--------------|
| 100               | 475      | 33     | 50           |
| 85                | 412      | 27     | 42.3 or 43.2 |



### **Single-ended Output Termination Table**

|         |       | Rs Value<br>(for each load) |         |  |  |
|---------|-------|-----------------------------|---------|--|--|
| Output  | Loads | $Zo = 50\Omega$             | Zo =60Ω |  |  |
| PCI/USB | 1     | 36                          | 43      |  |  |
| PCI/USB | 2     | 22                          | 33      |  |  |
| REF     | 1     | 39                          | 47      |  |  |
| REF     | 2     | 27                          | 36      |  |  |
| REF     | 3     | 10 20                       |         |  |  |

## **Electrical Characteristics - Absolute Maximum Ratings**

| PARAMETER                 | SYMBOL      | CONDITIONS                 | MIN     | TYP | MAX                   | UNITS | NOTES |
|---------------------------|-------------|----------------------------|---------|-----|-----------------------|-------|-------|
| 3.3V Core Supply Voltage  | VDDA        |                            |         |     | 4.6                   | V     | 1,2   |
| 3.3V Logic Supply Voltage | VDD         |                            |         |     | 4.6                   | ٧     | 1,2   |
| Input Low Voltage         | $V_{IL}$    |                            | GND-0.5 |     |                       | ٧     | 1     |
| Input High Voltage        | $V_{IH}$    | Except for SMBus interface |         |     | V <sub>DD</sub> +0.5V | ٧     | 1     |
| Input High Voltage        | $V_{IHSMB}$ | SMBus clock and data pins  |         |     | 5.5V                  | ٧     | 1     |
| Storage Temperature       | Ts          |                            | -65     |     | 150                   | °C    | 1     |
| Junction Temperature      | Tj          |                            |         |     | 125                   | °C    | 1     |
| Case Temperature          | Тс          |                            |         |     | 110                   | °C    | 1     |
| Input ESD protection      | ESD prot    | Human Body Model           | 2000    |     |                       | V     | 1     |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

## **DC Electrical Characteristics - Differential Current Mode Outputs**

 $T_A = T_{COM}$ : Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER               | SYMBOL     | CONDITIONS                                              | MIN  | TYP  | MAX  | UNITS | NOTES   |
|-------------------------|------------|---------------------------------------------------------|------|------|------|-------|---------|
| Slew rate               | dV/dt      | Scope averaging on                                      | 1    | 2.4  | 4    | V/ns  | 1, 2, 3 |
| Slew rate matching      | ΔdV/dt     | Slew rate matching, Scope averaging on                  |      | 9    | 20   | %     | 1, 2, 4 |
| Rise/Fall Time Matching | ∆Trf       | Rise/fall matching, Scope averaging off                 |      |      | 125  | ps    | 1, 8, 9 |
| Voltage High            | VHigh      | Statistical measurement on<br>single-ended signal using | 660  | 772  | 850  | mV    | 1       |
| Voltage Low             | VLow       | oscilloscope math function. (Scope averaging on)        | -150 | 9    | 150  | IIIV  | 1       |
| Max Voltage             | Vmax       | Measurement on single ended                             |      | 810  | 1150 | mV    | 1, 7    |
| Min Voltage             | Vmin       | signal using absolute value.                            | -300 | -17  |      | IIIV  | 1, 7    |
| Vswing                  | Vswing     | Scope averaging off                                     | 300  | 1446 |      | mV    | 1, 2    |
| Crossing Voltage (abs)  | Vcross_abs | Scope averaging off                                     | 250  | 351  | 550  | mV    | 1, 5    |
| Crossing Voltage (var)  | ∆-Vcross   | Scope averaging off                                     |      | 24   | 140  | mV    | 1, 6    |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. IREF = VDD/(3xR<sub>R</sub>). For R<sub>R</sub> = 475Ω (1%), I<sub>REF</sub> = 2.32mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @  $Z_O$ =50Ω (100Ω differential impedance).

<sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed.

<sup>&</sup>lt;sup>2</sup> Measured from differential waveform

<sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.

<sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.

<sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling).

<sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of V\_cross\_min/max (V\_cross absolute) allowed. The intent is to limit Vcross induced modulation by setting V\_cross\_delta to be smaller than V\_cross absolute.

<sup>&</sup>lt;sup>7</sup> Includes overshoot and undershoot.

<sup>&</sup>lt;sup>8</sup> Measured from single-ended waveform

<sup>&</sup>lt;sup>9</sup> Measured with scope averaging off, using statistics function. Variation is difference between min and max.

# **Electrical Characteristics - Input/Supply/Common Parameters**

 $TA = T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| TA = TCOM; Supply Voltage V          |                      |                                                                                                                                                     | ı                     |         |                       | _     |       |
|--------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-----------------------|-------|-------|
| PARAMETER                            | SYMBOL               | CONDITIONS                                                                                                                                          | MIN                   | TYP     | MAX                   | UNITS | NOTES |
| Ambient Operating Temperature        | $T_{COM}$            | Commmercial range                                                                                                                                   | 0                     |         | 70                    | °C    | 1     |
| Input High Voltage                   | V <sub>IH</sub>      | Single-ended inputs, except<br>SMBus, low threshold and tri-<br>level inputs                                                                        | 2                     |         | V <sub>DD</sub> + 0.3 | V     | 1     |
| Input Low Voltage                    | $V_{IL}$             | Single-ended inputs, except<br>SMBus, low threshold and tri-<br>level inputs                                                                        | GND - 0.3             |         | 0.8                   | V     | 1     |
|                                      | I <sub>IN</sub>      | Single-ended inputs,<br>$V_{IN} = GND, V_{IN} = VDD$                                                                                                | -5                    |         | 5                     | uA    | 1     |
| Input Current                        | I <sub>INP</sub>     | Single-ended inputs.  V <sub>IN</sub> = 0 V; Inputs with internal pullup resistors  V <sub>IN</sub> = VDD; Inputs with internal pull-down resistors | -200                  |         | 200                   | uA    | 1     |
| Low Threshold Input-<br>High Voltage | $V_{IH\_FS}$         | 3.3 V +/-5%                                                                                                                                         | 0.7                   |         | V <sub>DD</sub> + 0.3 | V     | 1     |
| Low Threshold Input-<br>Low Voltage  | $V_{IL\_FS}$         | 3.3 V +/-5%                                                                                                                                         | V <sub>SS</sub> - 0.3 |         | 0.35                  | V     | 1     |
| Input Frequency                      | F <sub>i</sub>       |                                                                                                                                                     |                       | 25.00   |                       | MHz   | 2     |
| Pin Inductance                       | $L_pin$              |                                                                                                                                                     |                       |         | 7                     | nΗ    | 1     |
|                                      | C <sub>IN</sub>      | Logic Inputs                                                                                                                                        |                       |         | 5                     | pF    | 1     |
| Capacitance                          | C <sub>out</sub>     | Output pin capacitance                                                                                                                              |                       |         | 5                     | pF    | 1     |
| '                                    | C <sub>INX</sub>     | X1 & X2 pins                                                                                                                                        |                       |         | 5                     | pF    | 1     |
| Clk Stabilization                    | T <sub>STAB</sub>    | From V <sub>DD</sub> Power-Up and after input clock stabilization or deassertion of PD# to 1st clock                                                |                       |         | 1.8                   | ms    | 1,2   |
| SS Modulation Frequency              | f <sub>M OD IN</sub> | Allowable Frequency<br>(Triangular Modulation)                                                                                                      | 30                    | 31.500  | 33                    | kHz   | 1     |
| Tdrive_PD#                           | t <sub>DRVPD</sub>   | Differential output enable after PD# de-assertion                                                                                                   |                       | 200.000 | 300                   | us    | 1,3   |
| Tfall                                | t <sub>F</sub>       | Fall time of control inputs                                                                                                                         |                       |         | 5                     | ns    | 1,2   |
| Trise                                | t <sub>R</sub>       | Rise time of control inputs                                                                                                                         |                       |         | 5                     | ns    | 1,2   |
| SMBus Input Low Voltage              | $V_{ILSMB}$          |                                                                                                                                                     |                       |         | 0.8                   | ٧     | 1     |
| SMBus Input<br>High Voltage          | V <sub>IHSMB</sub>   |                                                                                                                                                     | 2.1                   |         | $V_{\text{DDSMB}}$    | V     | 1     |
| SMBus Output<br>Low Voltage          | $V_{OLSMB}$          | @ I <sub>PULLUP</sub>                                                                                                                               |                       |         | 0.4                   | V     | 1     |
| SMBus Sink Current                   | I <sub>PULLUP</sub>  | @ V <sub>OL</sub>                                                                                                                                   | 4                     |         |                       | mA    | 1     |
| Nominal Bus Voltage                  | $V_{DDSMB}$          | 3V to 5V +/- 10%                                                                                                                                    | 2.7                   |         | 5.5                   | V     | 1     |
| SCLK/SDATA Rise Time                 | t <sub>RSMB</sub>    | (Max VIL - 0.15) to (Min VIH + 0.15)                                                                                                                |                       |         | 1000                  | ns    | 1     |
| SCLK/SDATA Fall Time                 | t <sub>FSMB</sub>    | (Min VIH + 0.15) to (Max VIL - 0.15)                                                                                                                |                       |         | 300                   | ns    | 1     |
| SMBus Operating<br>Frequency         | f <sub>MAXSMB</sub>  | Maximum SMBus operating frequency                                                                                                                   |                       |         | 100                   | kHz   | 1     |

Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^2 \</sup>text{Control}$  input must be monotonic from 20% to 80% of input swing.

<sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV

# **AC Electrical Characteristics - Differential Current Mode Outputs**

 $TA = T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER              | SYMBOL                | CONDITIONS                              | MIN | TYP  | MAX | UNITS | NOTES |
|------------------------|-----------------------|-----------------------------------------|-----|------|-----|-------|-------|
| Duty Cycle             | t <sub>DC</sub>       | Measured differentially, PLL<br>Mode    | 45  | 50.1 | 55  | %     | 1     |
| Skew, Output to Output | t <sub>sk3 SRC</sub>  | Across all SRC outputs, $V_T = 50\%$    |     | 13.5 | 50  | ps    | 1     |
| Skew, Output to Output | t <sub>sk3CPU</sub>   | Across all CPU outputs,<br>$V_T = 50\%$ |     | 43   | 50  | ps    | 1     |
| Jitter, Cycle to cycle | t:                    | CPU, SRC, NS_SAS outputs                |     | 35   | 50  | ps    | 1,3   |
| Sitter, Cycle to cycle | ι <sub>jcyc-cyc</sub> | DOT96 output                            |     | 75   | 250 | ps    | 1,3   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

### **Electrical Characteristics - Phase Jitter Parameters**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD/}V_{DDA} = 3.3 V +/-5$ %,

| PARAMETER    | SYMBOL                  | CONDITIONS                                                | MIN | TYP  | MAX | UNITS       | Notes   |
|--------------|-------------------------|-----------------------------------------------------------|-----|------|-----|-------------|---------|
|              | t <sub>jphPCleG1</sub>  | PCIe Gen 1                                                |     | 28   | 86  | ps (p-p)    | 1,2,3,6 |
|              |                         | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz                  |     | 0.9  | 3   | ps<br>(rms) | 1,2,6   |
|              | t <sub>jphPCleG2</sub>  | PCle Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)      |     | 1.7  | 3.1 | ps<br>(rms) | 1,2,6   |
|              | <sup>t</sup> jphPCleG3  | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR =<br>10MHz)          |     | 0.4  | 1   | ps<br>(rms) | 1,2,4,6 |
| Phase Jitter | t <sub>jphQPI_SMI</sub> | QPI & SMI<br>(100MHz or 133MHz, 4.8Gb/s,<br>6.4Gb/s 12UI) |     | 0.15 | 0.5 | ps<br>(rms) | 1,5,7   |
|              |                         | QPI & SMI<br>(100MHz, 8.0Gb/s, 12UI)                      |     | 0.13 | 0.3 | ps<br>(rms) | 1,5,7   |
|              |                         | QPI & SMI<br>(100MHz, 9.6Gb/s, 12UI)                      |     | 0.11 | 0.2 | ps<br>(rms) | 1,5,7   |
|              | t <sub>jphSAS12G</sub>  | SAS12G<br>(Filtered REFCLK Jitter 20KHz<br>to 20MHz.)     |     | 0.34 | 0.4 | ps<br>(rms) | 1,8,9   |
|              | t <sub>jphSAS12G</sub>  | SAS 12G                                                   |     | 0.70 | 1.3 | ps<br>(rms) | 1,5,8   |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

932SQ420D

 $<sup>^{2}</sup>I_{REF} = V_{DD}/(3xR_{R})$ . For  $R_{R} = 475\Omega$  (1%),  $I_{REF} = 2.32mA$ .  $I_{OH} = 6 \text{ x } I_{REF}$  and  $V_{OH} = 0.7V$  @  $Z_{O} = 50\Omega$ .

<sup>&</sup>lt;sup>3</sup> Measured from differential waveform

<sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.

<sup>&</sup>lt;sup>4</sup> Subject to final radification by PCI SIG.

<sup>&</sup>lt;sup>5</sup> Calculated from Intel-supplied Clock Jitter Tool v 1.6.6

<sup>&</sup>lt;sup>6</sup> Applied to SRC outputs

<sup>&</sup>lt;sup>7</sup> Applies to CPU outputs

<sup>&</sup>lt;sup>8</sup> Applies to NS\_SAS, NS\_SRC outputs, Spread Off

<sup>&</sup>lt;sup>9</sup> Intel calculation from raw phase noise data

#### **Electrical Characteristics - PCI**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD}/V_{DDA} = 3.3 \text{ V +/-5}\%$ ,

| PARAMETER              | SYMBOL                | CONDITIONS                      | MIN | TYP  | MAX  | UNITS | NOTES |
|------------------------|-----------------------|---------------------------------|-----|------|------|-------|-------|
| Output Impedance       | $R_{DSP}$             | $V_O = V_{DD}^*(0.5)$           | 12  |      | 55   | Ω     | 1     |
| Output High Voltage    | $V_{OH}$              | $I_{OH} = -1 \text{ mA}$        | 2.4 |      |      | V     | 1     |
| Output Low Voltage     | $V_{OL}$              | $I_{OL} = 1 \text{ mA}$         |     |      | 0.55 | V     | 1     |
| Output High Current    | 1                     | MIN $@V_{OH} = 1.0 \text{ V}$   | -33 |      |      | mA    | 1     |
| Output High Curient    | I <sub>ОН</sub>       | MAX $@V_{OH} = 3.135 \text{ V}$ |     |      | -33  | mΑ    | 1     |
| Output Low Current     | 1                     | MIN $@V_{OL} = 1.95 \text{ V}$  | 30  |      |      | mΑ    | 1     |
| Output Low Guiterit    | I <sub>OL</sub>       | MAX @ $V_{OL} = 0.4 V$          |     |      | 38   | mA    | 1     |
| Clock High Time        | T <sub>HIGH</sub>     | 1.5V                            | 12  |      |      | ns    | 1     |
| Clock Low Time         | $T_LOW$               | 1.5V                            | 12  |      |      | ns    | 1     |
| Edge Rate              | t <sub>sle wr/f</sub> | Rising/Falling edge rate        | 1   | 1.8  | 4    | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>       | $V_{T} = 1.5 V$                 | 45  | 50.5 | 55   | %     | 1     |
| Group Skew             | t <sub>skew</sub>     | $V_T = 1.5 V$                   |     | 294  | 500  | ps    | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | $V_{T} = 1.5 V$                 |     | 108  | 500  | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

#### **Electrical Characteristics - 48MHz**

 $T_A = 0 - 70^{\circ}C$ ; Supply Voltage  $V_{DD}/V_{DDA} = 3.3 \text{ V +/-5\%}$ ,

| PARAMETER              | SYMBOL                   | CONDITIONS                      | MIN   | TYP | MAX    | UNITS | NOTES |
|------------------------|--------------------------|---------------------------------|-------|-----|--------|-------|-------|
| Output Impedance       | $R_{DSP}$                | $V_{O} = V_{DD}^{*}(0.5)$       | 20    |     | 60     | Ω     | 1     |
| Output High Voltage    | V <sub>OH</sub>          | I <sub>OH</sub> = -1 mA         | 2.4   |     |        | V     | 1     |
| Output Low Voltage     | $V_{OL}$                 | $I_{OL} = 1 \text{ mA}$         |       |     | 0.55   | V     | 1     |
| Output High Current    | ı                        | MIN $@V_{OH} = 1.0 \text{ V}$   | -29   |     |        | mA    | 1     |
| Output High Current    | Іон                      | MAX $@V_{OH} = 3.135 \text{ V}$ |       |     | -33    | mΑ    | 1     |
| Output Low Current     | 1                        | MIN $@V_{OL} = 1.95 \text{ V}$  | 29    |     |        | mA    | 1     |
| Output Low Current     | I <sub>OL</sub>          | MAX @ $V_{OL} = 0.4 V$          |       |     | 27     | mA    | 1     |
| Clock High Time        | T <sub>HIGH</sub>        | 1.5V                            | 8.094 |     | 10.036 | ns    | 1     |
| Clock Low Time         | $T_LOW$                  | 1.5V                            | 7.694 |     | 9.836  | ns    | 1     |
| Edge Rate              | t <sub>slewr/f_USB</sub> | Rising/Falling edge rate        | 1     | 1.5 | 2      | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>          | $V_{T} = 1.5 V$                 | 45    | 51  | 55     | %     | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub>    | V <sub>T</sub> = 1.5 V          |       | 109 | 350    | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

# **Electrical Characteristics - Current Consumption**

 $TA = T_{COM}$ ; Supply Voltage VDD = 3.3 V +/-5%

| PARAMETER                | SYMBOL                | CONDITIONS                                              | MIN | TYP | MAX | UNITS | NOTES |
|--------------------------|-----------------------|---------------------------------------------------------|-----|-----|-----|-------|-------|
| Operating Supply Current | I <sub>DD3.3OP</sub>  | All outputs active @100MHz, C <sub>L</sub> = Full load; |     | 380 | 400 | mA    | 1     |
| Powerdown Current        | I <sub>DD3.3PDZ</sub> | All differential pairs tri-stated                       | ·   | 16  | 20  | mA    | 1     |

Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^{2}\,\</sup>mathrm{Measured}$  between 0.8V and 2.0V

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>Measured between 0.8V and 2.0V

## **Electrical Characteristics - REF**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD}/V_{DDA} = 3.3 \text{ V +/-5}\%$ ,

| PARAMETER              | SYMBOL                | CONDITIONS                      | MIN  | TYP  | MAX  | UNITS | Notes |
|------------------------|-----------------------|---------------------------------|------|------|------|-------|-------|
| Output Impedance       | $R_{DSP}$             | $V_O = V_{DD}^*(0.5)$           | 12   |      | 55   | Ω     | 1     |
| Output High Voltage    | V <sub>OH</sub>       | $I_{OH} = -1 \text{ mA}$        | 2.4  |      |      | V     | 1     |
| Output Low Voltage     | $V_{OL}$              | $I_{OL} = 1 \text{ mA}$         |      |      | 0.55 | V     | 1     |
| Output High Current    | ı                     | MIN $@V_{OH} = 1.0 \text{ V}$   | -33  |      |      | mA    | 1     |
| Output High Current    | I <sub>ОН</sub>       | MAX $@V_{OH} = 3.135 \text{ V}$ |      |      | -33  | mA    | 1     |
| Output Low Current     |                       | MIN $@V_{OL} = 1.95 \text{ V}$  | 30   |      |      | mA    | 1     |
| Output Low Guiterit    | I <sub>OL</sub>       | MAX @ $V_{OL} = 0.4 V$          |      |      | 38   | mA    | 1     |
| Clock High Time        | $T_{HIGH}$            | 1.5V                            | 27.5 |      |      | ns    | 1     |
| Clock Low Time         | $T_LOW$               | 1.5V                            | 27.5 |      |      | ns    | 1     |
| Edge Rate              | t <sub>sle wr/f</sub> | Rising/Falling edge rate        | 1    | 1.9  | 4    | V/ns  | 1,2   |
| Duty Cycle             | d <sub>t1</sub>       | V <sub>T</sub> = 1.5 V          | 45   | 50.5 | 55   | %     | 1     |
| Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | V <sub>T</sub> = 1.5 V          |      | 75   | 1000 | ps    | 1     |

See "Single-ended Test Loads Page" for termination circuits

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> Measured between 0.8V and 2.0V

### **Clock AC Tolerances**

|                       | CPU    | SRC,<br>NS_SAS,<br>NS_SRC | PCI    | DOT96 | 48MHz | REF   |     |
|-----------------------|--------|---------------------------|--------|-------|-------|-------|-----|
| PPM tolerance         | 100    | 100                       | 100    | 100   | 100   | 100   | ppm |
| Cycle to Cycle Jitter | 50     | 50                        | 500    | 250   | 350   | 1000  | ps  |
| Spread                | -0.50% | -0.50%                    | -0.50% | 0     | 0.00% | 0.00% | %   |

# **Clock Periods – Outputs with Spread Spectrum Disabled**

|                 |              |                              |                                      | М                                    | easurement Wi           | ndow                                 |                                      |                              |       |       |
|-----------------|--------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------|
|                 | Center       | 1 Clock                      | 1 us                                 | 0.1s                                 | 0.1s                    | 0.1s                                 | 1us                                  | 1 Clock                      | 1     |       |
| SSC ON          | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes |
|                 | 100.00000    | 9.94900                      | IVIIII                               | 9.99900                              | 10.00000                | 10.00100                             | IVIAX                                | 10.05100                     | ns    | 1,2   |
| CPU             | 133.33333    | 7.44925                      |                                      | 7.49925                              | 7.50000                 | 7.50075                              |                                      | 7.55075                      | ns    | 1,2   |
| SRC,<br>NS_SAS, | 100.00000    | 9.94900                      |                                      | 9.99900                              | 10.00000                | 10.00100                             |                                      | 10.05100                     | ns    | -,-   |
| NS_SRC          |              |                              |                                      |                                      |                         |                                      |                                      |                              |       | 1,2   |
| PCI             | 33.33333     | 29.49700                     |                                      | 29.99700                             | 30.00000                | 30.00300                             |                                      | 30.50300                     | ns    | 1,2   |
| DOT96           | 96.00000     | 10.16563                     |                                      | 10.41563                             | 10.41667                | 10.41771                             |                                      | 10.66771                     | ns    | 1,2   |
| 48MHz           | 48.00000     | 20.48125                     |                                      | 20.83125                             | 20.83333                | 20.83542                             |                                      | 21.18542                     | ns    | 1,2   |
| REF             | 14.31818     | 69.78429                     |                                      | 69.83429                             | 69.84128                | 69.84826                             |                                      | 69.89826                     | ns    | 1,2   |

# **Clock Periods – Outputs with Spread Spectrum Enabled**

|        |              |                              | Measurement Window                   |                                      |                         |                                      |                                      |                              |       |       |
|--------|--------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------|
|        | Center       | 1 Clock                      | 1 us                                 | 0.1s                                 | 0.1s                    | 0.1s                                 | 1us                                  | 1 Clock                      |       |       |
| SSC ON | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes |
| CPU    | 99.75        | 9.94906                      | 9.99906                              | 10.02406                             | 10.02506                | 10.02607                             | 10.05107                             | 10.10107                     | ns    | 1,2   |
| CPU    | 133.00       | 7.44930                      | 7.49930                              | 7.51805                              | 7.51880                 | 7.51955                              | 7.53830                              | 7.58830                      | ns    | 1,2   |
| PCI    | 33.25        | 29.49718                     | 29.99718                             | 30.07218                             | 30.07519                | 30.07820                             | 30.15320                             | 30.65320                     | ns    | 1,2   |
| SRC    | 99.75        | 9.94906                      | 9.99906                              | 10.02406                             | 10.02506                | 10.02607                             | 10.05107                             | 10.10107                     | ns    | 1,2   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

932SQ420D

<sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the REF output is tuned to exactly 14.31818MHz.

#### **General SMBus Serial Interface Information**

#### **How to Write**

- · Controller (host) sends a start bit
- · Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the byte count = X
- · IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N+X-1
- IDT clock will acknowledge each byte one at a time
- · Controller (host) sends a Stop bit

|           | Index Blo | Index Block Write Operation |                      |  |  |  |  |  |  |  |  |
|-----------|-----------|-----------------------------|----------------------|--|--|--|--|--|--|--|--|
| Controll  | er (Host) |                             | IDT (Slave/Receiver) |  |  |  |  |  |  |  |  |
| Т         | starT bit |                             |                      |  |  |  |  |  |  |  |  |
| Slave A   | Address   |                             |                      |  |  |  |  |  |  |  |  |
| WR        | WRite     |                             |                      |  |  |  |  |  |  |  |  |
|           |           |                             | ACK                  |  |  |  |  |  |  |  |  |
| Beginning | Byte = N  |                             |                      |  |  |  |  |  |  |  |  |
|           |           |                             | ACK                  |  |  |  |  |  |  |  |  |
| Data Byte | Count = X |                             |                      |  |  |  |  |  |  |  |  |
|           |           |                             | ACK                  |  |  |  |  |  |  |  |  |
| Beginnin  | g Byte N  |                             |                      |  |  |  |  |  |  |  |  |
|           |           |                             | ACK                  |  |  |  |  |  |  |  |  |
| 0         |           | ×                           |                      |  |  |  |  |  |  |  |  |
| 0         |           | X Byte                      | 0                    |  |  |  |  |  |  |  |  |
| 0         |           | ė                           | 0                    |  |  |  |  |  |  |  |  |
|           |           |                             | 0                    |  |  |  |  |  |  |  |  |
| Byte N    | + X - 1   |                             |                      |  |  |  |  |  |  |  |  |
|           |           |                             | ACK                  |  |  |  |  |  |  |  |  |
| Р         | stoP bit  |                             |                      |  |  |  |  |  |  |  |  |

SMBus write address = D2 hex

SMBus read address = D3 hex

#### **How to Read**

- · Controller (host) will send a start bit
- Controller (host) sends the write address
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- · Controller (host) will send a separate start bit
- · Controller (host) sends the read address
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N+X-1
- IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8)
- Controller (host) will need to acknowledge each byte
- · Controller (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

|      | Index Block F   | peration |                      |
|------|-----------------|----------|----------------------|
| Cor  | ntroller (Host) |          | IDT (Slave/Receiver) |
| Т    | starT bit       |          |                      |
| SI   | ave Address     |          |                      |
| WR   | WRite           |          |                      |
|      |                 |          | ACK                  |
| Begi | nning Byte = N  |          |                      |
|      |                 |          | ACK                  |
| RT   | Repeat starT    |          |                      |
| SI   | ave Address     |          |                      |
| RD   | ReaD            |          |                      |
|      |                 |          | ACK                  |
|      |                 |          |                      |
|      | •               |          | Data Byte Count=X    |
|      | ACK             |          |                      |
|      |                 |          | Beginning Byte N     |
|      | ACK             |          |                      |
|      |                 | ē        | 0                    |
|      | 0               | X Byte   | 0                    |
|      | 0               | ×        | 0                    |
|      | 0               |          |                      |
|      |                 |          | Byte N + X - 1       |
| N    | Not acknowledge |          |                      |
| Р    | stoP bit        |          |                      |

SMB us Table: Output Enable Register

| Byte  | 0 Pin# | Name           | Control Function | Type | 0            | 1      | Default |
|-------|--------|----------------|------------------|------|--------------|--------|---------|
| Bit 7 | 24/25  | DOT96 Enable   | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 6 | 50/49  | NS_SAS1 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 5 | 48/47  | NS_SAS0 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 4 | 44/43  | NS_SRC1 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 3 | 42/41  | NS_SRC0 Enable | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 2 | 36/35  | SRC2 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 1 | 34/33  | SRC1 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |
| Bit 0 | 30/31  | SRC0 Enable    | Output Enable    | RW   | Disable-Hi-Z | Enable | 1       |

SMBus Table: Output Enable Register

| Byte  | e 1 Pin #       | Name                   | Control Function | Type | 0            | 1         | Default |
|-------|-----------------|------------------------|------------------|------|--------------|-----------|---------|
| Bit 7 | 5               | REF14_3x Enable        | Output Enable    | RW   | Disable-Low  | Enable    | 1       |
| Bit 6 | t 6 RESERVED    |                        |                  |      |              | 0         |         |
| Bit 5 |                 |                        | RESERVED         |      |              |           | 0       |
| Bit 4 | 62/61           | CPU3                   | Output Enable    | RW   | Disable-Hi-Z | Enable    | 1       |
| Bit 3 | 60/59           | CPU2                   | Output Enable    | RW   | Disable-Hi-Z | Enable    | 1       |
| Bit 2 | 56/55           | CPU1                   | Output Enable    | RW   | Disable-Hi-Z | Enable    | 1       |
| Bit 1 | 54/53           | CPU0                   | Output Enable    | RW   | Disable-Hi-Z | Enable    | 1       |
| Bit 0 | CPU/SRC/<br>PCI | Spread Spectrum Enable | Spread Off/On    | RW   | Spread Off   | Spread On | 0       |

SMBus Table: Output Enable Register

| Byte  | 2 Pin # | Name         | Control Function | Type | 0           | 1      | Default |  |
|-------|---------|--------------|------------------|------|-------------|--------|---------|--|
| Bit 7 |         | RESERVED     |                  |      |             |        |         |  |
| Bit 6 |         |              | RESERVED         |      |             |        | 0       |  |
| Bit 5 | 13      | PCI4 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |  |
| Bit 4 | 14      | PCI3 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |  |
| Bit 3 | 15      | PCI2 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |  |
| Bit 2 | 16      | PCI1 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |  |
| Bit 1 | 17      | PCI0 Enable  | Output Enable    | RW   | Disable-Low | Enable | 1       |  |
| Bit 0 | 21      | 48MHz Enable | Output Enable    | RW   | Disable-Low | Enable | 1       |  |

SMBus Table: Reserved

| Byte  | e 3 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|-------|-----|-------|------|------------------|------|---|---|---------|
| Bit 7 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 6 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 5 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 4 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 3 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 2 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 1 |     |       |      | RESERVED         |      |   |   | 0       |
| Bit 0 |     |       |      | RESERVED         |      |   |   | 0       |

SMB us Table: Reserved

| Byte 4 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       |      | RESERVED         |      |   |   | 0       |
| Bit 6  |       |      | RESERVED         |      |   |   | 0       |
| Bit 5  |       |      | RESERVED         |      |   |   | 0       |
| Bit 4  |       |      | RESERVED         |      |   |   | 0       |
| Bit 3  |       |      | RESERVED         |      |   |   | 0       |
| Bit 2  |       |      | RESERVED         |      |   |   | 0       |
| Bit 1  |       |      | RESERVED         |      |   |   | 0       |
| Bit 0  |       |      | RESERVED         |      |   |   | 0       |

#### SMB us Table: Reserved

| Byte 5 | Pin #         | Name Control Function |             | Type | 0                                  | 1         | Default |
|--------|---------------|-----------------------|-------------|------|------------------------------------|-----------|---------|
| Bit 7  | it 7 RESERVED |                       |             |      |                                    |           | 0       |
| Bit 6  |               |                       | RESERVED    |      |                                    |           | 0       |
| Bit 5  |               |                       | RESERVED    |      |                                    |           | 0       |
| Bit 4  | -             | FS4                   | Freq. Sel 4 | RW   |                                    | 0         |         |
| Bit 3  |               | FS3                   | Freq. Sel 3 | RW   | Soo NS S/                          | NS/NS SBC | 1       |
| Bit 2  | -             | FS2                   | Freq. Sel 2 | RW   | See NS_SAS/NS_SRC Frequency Table. |           | 1       |
| Bit 1  | -             | FS1                   | Freq. Sel 1 | RW   |                                    |           | 1       |
| Bit 0  | -             | FS0                   | Freq. Sel 0 | RW   |                                    |           | 1       |

SMB us Table: Test Mode and CPU/SRC/PCI Frequency Select Register

| Byte  | e 6 Pin # | Name                  | Control Function | Type | 0            | 1             | Default |
|-------|-----------|-----------------------|------------------|------|--------------|---------------|---------|
| Bit 7 | 1         | Test Mode             | Test Mode Type   | RW   | Hi-Z         | REF/N         | 0       |
| Bit 6 | -         | Test Select           | Select Test Mode | RW   | Disable      | Enable        | 0       |
| Bit 5 | -         |                       | RESERVED         |      |              |               | 0       |
| Bit 4 | -         | 100M_133M# (See note) | Frequency Select | R    | 133MHz       | 100MHz        | Latch   |
| Bit 3 | -         | FS3                   | Freq. Sel 3      | RW   |              |               | 1       |
| Bit 2 | -         | FS2                   | Freq. Sel 2      | RW   | See CPU/SRC/ | PCI Frequency | 0       |
| Bit 1 | -         | FS1                   | Freq. Sel 1      | RW   | Select       | Table         | 0       |
| Bit 0 | - FS0     |                       | Freq. Sel 0      | RW   |              |               | 0       |

Note: Internal Pull up on  $100M_133M\#$  pin will result in default CPU frequency of 100~MHz.

SMBus Table: Vendor & Revision ID Register

| Byte  | 7 Pin # | Name | Control Function | Type | 0                | 1       | Default |
|-------|---------|------|------------------|------|------------------|---------|---------|
| Bit 7 |         | RID3 |                  | R    | 0011 for D rev   |         | 0       |
| Bit 6 |         | RID2 | REVISION ID      | R    |                  |         | 0       |
| Bit 5 | •       | RID1 | REVISION ID      | R    |                  |         | 1       |
| Bit 4 | -       | RID0 |                  | R    |                  |         | 1       |
| Bit 3 | -       | VID3 |                  | R    |                  |         | 0       |
| Bit 2 | -       | VID2 | VENDOR ID        | R    | 0001 for         | JCC/IDT | 0       |
| Bit 1 | -       | VID1 | VENDORID         | R    | 0001 for ICS/IDT |         | 0       |
| Bit 0 | ,       | VID0 |                  | R    |                  |         | 1       |

SMBus Table: Byte Count Register

| Byte  | 8 Pin # | Name | Control Function    | Type | 0                                                                                      | 1 | Default |
|-------|---------|------|---------------------|------|----------------------------------------------------------------------------------------|---|---------|
| Bit 7 | -       | BC7  |                     | RW   |                                                                                        | 0 |         |
| Bit 6 | -       | BC6  |                     | RW   | Writing to this register will configure how many bytes will be read back, default is A |   | 0       |
| Bit 5 | -       | BC5  |                     | RW   |                                                                                        |   | 0       |
| Bit 4 |         | BC4  | Byte Count          | RW   |                                                                                        |   | 0       |
| Bit 3 | 1       | BC3  | Programming b (7:0) | RW   |                                                                                        | • | 1       |
| Bit 2 |         | BC2  |                     | RW   | bytes.<br>(0 to 9                                                                      |   | 0       |
| Bit 1 | -       | BC1  |                     | RW   |                                                                                        |   | 1       |
| Bit 0 | -       | BC0  |                     | RW   |                                                                                        |   | 0       |

SMB us Table: Device ID Register

| Byte 9 | Pin # | Name | Control Function | Type | 0 | 1 | Default |
|--------|-------|------|------------------|------|---|---|---------|
| Bit 7  |       | DID7 |                  | R    | - | - | 0       |
| Bit 6  |       | DID6 |                  | R    | - | - | 0       |
| Bit 5  |       | DID5 |                  | R    | - | - | 0       |
| Bit 4  |       | DID4 | Device ID        | R    | - | - | 1       |
| Bit 3  |       | DID3 | (17 hex)         | R    | - | - | 0       |
| Bit 2  |       | DID2 |                  | R    | - | - | 1       |
| Bit 1  |       | DID1 |                  | R    | - | - | 1       |
| Bit 0  |       | DID0 |                  | R    | - | - | 1       |

### **CPU/SRC/PCI Frequency Selection Table**

| Line | Byte 1,<br>Bit 0<br>Spread<br>Enable | Byte6<br>Bit3<br>FS3 | Byte6<br>Bit2<br>FS2 | Byte6<br>Bit1<br>FS1 | Byte6<br>Bit0<br>FS0 | CPU<br>Speed<br>for<br>100MHz | CPU<br>Speed<br>for<br>133MHz | SRC<br>(MHz) | PCI<br>(MHz) | Spread<br>% |
|------|--------------------------------------|----------------------|----------------------|----------------------|----------------------|-------------------------------|-------------------------------|--------------|--------------|-------------|
| 0    | 0                                    | 0                    | 0                    | 0                    | 0                    | 89.97                         | 119.97                        | 89.97        | 29.99        |             |
| 1    | 0                                    | 0                    | 0                    | 0                    | 1                    | 91.28                         | 121.70                        | 91.28        | 30.43        |             |
| 2    | 0                                    | 0                    | 0                    | 1                    | 0                    | 92.58                         | 123.44                        | 92.58        | 30.86        |             |
| 3    | 0                                    | 0                    | 0                    | 1                    | 1                    | 93.75                         | 125.00                        | 93.75        | 31.25        |             |
| 4    | 0                                    | 0                    | 1                    | 0                    | 0                    | 95.05                         | 126.73                        | 95.05        | 31.68        |             |
| 5    | 0                                    | 0                    | 1                    | 0                    | 1                    | 96.22                         | 128.30                        | 96.22        | 32.07        |             |
| 6    | 0                                    | 0                    | 1                    | 1                    | 0                    | 97.53                         | 130.03                        | 97.53        | 32.51        |             |
| 7    | 0                                    | 0                    | 1                    | 1                    | 1                    | 98.83                         | 131.77                        | 98.83        | 32.94        | 0%          |
| 8    | 0                                    | 1                    | 0                    | 0                    | 0                    | 100.00                        | 133.33                        | 100.00       | 33.33        | U /o        |
| 9    | 0                                    | 1                    | 0                    | 0                    | 1                    | 101.30                        | 135.07                        | 101.30       | 33.77        |             |
| 10   | 0                                    | 1                    | 0                    | 1                    | 0                    | 102.47                        | 136.63                        | 102.47       | 34.16        |             |
| 11   | 0                                    | 1                    | 0                    | 1                    | 1                    | 103.78                        | 138.37                        | 103.78       | 34.59        |             |
| 12   | 0                                    | 1                    | 1                    | 0                    | 0                    | 105.08                        | 140.10                        | 105.08       | 35.03        |             |
| 13   | 0                                    | 1                    | 1                    | 0                    | 1                    | 106.25                        | 141.67                        | 106.25       | 35.42        |             |
| 14   | 0                                    | 1                    | 1                    | 1                    | 0                    | 107.55                        | 143.40                        | 107.55       | 35.85        |             |
| 15   | 0                                    | 1                    | 1                    | 1                    | 1                    | 110.03                        | 146.70                        | 110.03       | 36.68        |             |
| 16   | 1                                    | 0                    | 0                    | 0                    | 0                    | 89.97                         | 119.97                        | 89.97        | 29.99        |             |
| 17   | 1                                    | 0                    | 0                    | 0                    | 1                    | 91.28                         | 121.70                        | 91.28        | 30.43        |             |
| 18   | 1                                    | 0                    | 0                    | 1                    | 0                    | 92.58                         | 123.44                        | 92.58        | 30.86        |             |
| 19   | 1                                    | 0                    | 0                    | 1                    | 1                    | 93.75                         | 125.00                        | 93.75        | 31.25        |             |
| 20   | 1                                    | 0                    | 1                    | 0                    | 0                    | 95.05                         | 126.73                        | 95.05        | 31.68        |             |
| 21   | 1                                    | 0                    | 1                    | 0                    | 1                    | 96.22                         | 128.30                        | 96.22        | 32.07        |             |
| 22   | 1                                    | 0                    | 1                    | 1                    | 0                    | 97.53                         | 130.03                        | 97.53        | 32.51        |             |
| 23   | 1                                    | 0                    | 1                    | 1                    | 1                    | 98.83                         | 131.77                        | 98.83        | 32.94        | -0.5%       |
| 24   | 1                                    | 1                    | 0                    | 0                    | 0                    | 100.00                        | 133.33                        | 100.00       | 33.33        | -0.5%       |
| 25   | 1                                    | 1                    | 0                    | 0                    | 1                    | 101.30                        | 135.07                        | 101.30       | 33.77        |             |
| 26   | 1                                    | 1                    | 0                    | 1                    | 0                    | 102.47                        | 136.63                        | 102.47       | 34.16        |             |
| 27   | 1                                    | 1                    | 0                    | 1                    | 1                    | 103.78                        | 138.37                        | 103.78       | 34.59        |             |
| 28   | 1                                    | 1                    | 1                    | 0                    | 0                    | 105.08                        | 140.10                        | 105.08       | 35.03        |             |
| 29   | 1                                    | 1                    | 1                    | 0                    | 1                    | 106.25                        | 141.67                        | 106.25       | 35.42        |             |
| 30   | 1                                    | 1                    | 1                    | 1                    | 0                    | 107.55                        | 143.40                        | 107.55       | 35.85        |             |
| 31   | 1                                    | 1                    | 1                    | 1                    | 1                    | 110.03                        | 146.70                        | 110.03       | 36.68        |             |

**NS\_SAS Margining Table** 

|      | Byte5<br>Bit4 | Byte5<br>Bit3 | Byte5<br>Bit2 | Byte5<br>Bit1 | Byte5<br>Bit0 | NS_xxx |
|------|---------------|---------------|---------------|---------------|---------------|--------|
| Line | FS4           | FS3           | FS2           | FS1           | FS0           | (MHz)  |
| 0    | 0             | 0             | 0             | 0             | 0             | 58.33  |
| 1    | 0             | 0             | 0             | 0             | 1             | 61.11  |
| 2    | 0             | 0             | 0             | 1             | 0             | 63.89  |
| 3    | 0             | 0             | 0             | 1             | 1             | 66.67  |
| 4    | 0             | 0             | 1             | 0             | 0             | 69.44  |
| 5    | 0             | 0             | 1             | 0             | 1             | 72.22  |
| 6    | 0             | 0             | 1             | 1             | 0             | 75.00  |
| 7    | 0             | 0             | 1             | 1             | 1             | 77.78  |
| 8    | 0             | 1             | 0             | 0             | 0             | 80.56  |
| 9    | 0             | 1             | 0             | 0             | 1             | 83.33  |
| 10   | 0             | 1             | 0             | 1             | 0             | 86.11  |
| 11   | 0             | 1             | 0             | 1             | 1             | 88.89  |
| 12   | 0             | 1             | 1             | 0             | 0             | 91.67  |
| 13   | 0             | 1             | 1             | 0             | 1             | 94.44  |
| 14   | 0             | 1             | 1             | 1             | 0             | 97.22  |
| 15   | 0             | 1             | 1             | 1             | 1             | 100.00 |
| 16   | 1             | 0             | 0             | 0             | 0             | 102.78 |
| 17   | 1             | 0             | 0             | 0             | 1             | 105.56 |
| 18   | 1             | 0             | 0             | 1             | 0             | 108.33 |
| 19   | 1             | 0             | 0             | 1             | 1             | 111.11 |
| 20   | 1             | 0             | 1             | 0             | 0             | 113.89 |
| 21   | 1             | 0             | 1             | 0             | 1             | 116.67 |
| 22   | 1             | 0             | 1             | 1             | 0             | 119.44 |
| 23   | 1             | 0             | 1             | 1             | 1             | 122.22 |
| 24   | 1             | 1             | 0             | 0             | 0             | 125.00 |
| 25   | 1             | 1             | 0             | 0             | 1             | 127.78 |
| 26   | 1             | 1             | 0             | 1             | 0             | 130.56 |
| 27   | 1             | 1             | 0             | 1             | 1             | 133.33 |
| 28   | 1             | 1             | 1             | 0             | 0             | 136.11 |
| 29   | 1             | 1             | 1             | 0             | 1             | 138.89 |
| 30   | 1             | 1             | 1             | 1             | 0             | 141.67 |
| 31   | 1             | 1             | 1             | 1             | 1             | 144.44 |

NOTE: Operation at other than the default entry is not guaranteed. These values are for margining purposes only.

| DIF Reference Clock                             |                    |      |        |  |  |  |
|-------------------------------------------------|--------------------|------|--------|--|--|--|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |  |  |  |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |  |  |  |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |
| Rs                                              | 33                 | ohm  | 1      |  |  |  |
| Rt                                              | 49.9               | ohm  | 1      |  |  |  |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





|                                 | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |
|---------------------------------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|
| Vdiff Vp-p Vcm R1 R2 R3 R4 Note |                                                                                   |      |    |      | Note |     |                                |  |
| 0.45v                           | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |
| 0.58                            | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |
| 0.80                            | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |
| 0.60                            | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |

R1a = R1b = R1 R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|
| Component                                         | Value       | Note |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |
| Сс                                                | 0.1 μF      |      |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |



## **Test Clarification Table**

| Comments                                                                                                                                                                          | H                  | IW                  | S                         |                          |        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------|---------------------------|--------------------------|--------|
|                                                                                                                                                                                   | TEST_SEL<br>HW PIN | TEST_MODE<br>HW PIN | TEST<br>ENTRY BIT<br>B6b6 | REF/N or<br>HI-Z<br>B6b7 | OUTPUT |
|                                                                                                                                                                                   | 0                  | Х                   | 0                         | Χ                        | NORMAL |
| Power-up w/ TEST_SEL = 1 (>2.0V) to enter test mode.                                                                                                                              | 1                  | 0                   | Χ                         | 0                        | HI-Z   |
| Cycle power to disable test mode.                                                                                                                                                 | 1                  | 0                   | X                         | 1                        | REF/N  |
| Cycle power to disable test mode.                                                                                                                                                 | 1                  | 1                   | X                         | 0                        | REF/N  |
|                                                                                                                                                                                   | 1                  | 1                   | X                         | 1                        | REF/N  |
| If TEST_SEL HW pin is 0 during power-up,                                                                                                                                          | 0                  | Χ                   | 1                         | 0                        | HI-Z   |
| test mode can be selected through B6b6. If test mode is selected by B6b6, then B6b7 is used to select HI-Z or REF/N. TEST_Mode pin is not used. Cycle power to disable test mode. | 0                  | x                   | 1                         | 1                        | REF/N  |

B6b6: 1= ENTER TEST MODE, Default = 0 (NORMAL OPERATION)

B6b7: 1= REF/N, Default = 0 (HI-Z)

## **Thermal Characteristics**

| Parameter                            | Symbol            | Conditions     | Min. | Тур. | Max. | Units |
|--------------------------------------|-------------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to       | $\theta_{\sf JA}$ | Still air      |      | 68.2 |      | °C/W  |
| Ambient                              | $\theta_{\sf JA}$ | 1 m/s air flow |      | 63.3 |      | °C/W  |
|                                      | $\theta_{\sf JA}$ | 2 m/s air flow |      | 59.6 |      | °C/W  |
| Thermal Resistance Junction to Case  | θJC               |                |      | 32.5 |      | °C/W  |
| Thermal Resistance Junction to Board | $\theta_{JB}$     |                |      | 51.5 |      | °C/W  |

# Package Outline and Package Dimensions (64-pin TSSOP)



|         | 6.10 mm. Bo<br>(240 mil) | ody, 0.50 mm.<br>(20 mil) | Pitch TSSOP    |           |
|---------|--------------------------|---------------------------|----------------|-----------|
| OVALDOL |                          | meters                    | In Inches      |           |
| SYMBOL  | COMMON D                 | IMENSIONS                 | COMMON L       | IMENSIONS |
|         | MIN                      | MAX                       | MIN            | MAX       |
| Α       |                          | 1.20                      |                | .047      |
| A1      | 0.05                     | 0.15                      | .002           | .006      |
| A2      | 0.80                     | 1.05                      | .032           | .041      |
| b       | 0.17                     | 0.27                      | .007           | .011      |
| С       | 0.09                     | 0.20                      | .0035          | .008      |
| D       | SEE VAF                  | RIATIONS                  | SEE VARIATIONS |           |
| Е       | 8.10 E                   | BASIC                     | 0.319 BASIC    |           |
| E1      | 6.00                     | 6.20                      | .236           | .244      |
| е       | 0.50 E                   | BASIC                     | 0.020 BASIC    |           |
| L       | 0.45                     | 0.75                      | .018           | .030      |
| N       | SEE VAF                  | RIATIONS                  | SEE VAR        | RIATIONS  |
| α       | 0°                       | 8°                        | 0°             | 8°        |
| aaa     | -                        | 0.10                      |                | .004      |

#### **VARIATIONS**

| N  | Dn    | nm.   | D (i | nch) |
|----|-------|-------|------|------|
|    | MIN   | MAX   | MIN  | MAX  |
| 64 | 16.90 | 17.10 | .665 | .673 |

Reference Doc.: JEDEC Publication 95, MO-153

10-0039

## Package Outline and Package Dimensions (64-pin MLF)



#### NOTES:

- DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
- N IS THE TOTAL NUMBER OF TERMINALS.
- 4. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEDEC PUBLICATION 95 SPP-002. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- ⚠ DIMENSION 5 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP.
- AND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
- 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
- 8 CORNER LEAD CHAMFERS ARE APPLIED TO MAINTAIN MINIMUM CORNER LEAD SPACING (8 PLACES).



DETAIL B CORNER LEAD CHAMFER DETAILS Æ



# Package Outline and Package Dimensions, cont. (64-pin MLF)



| DIMENSIONS |               |                    |      |  |  |  |  |
|------------|---------------|--------------------|------|--|--|--|--|
| PACKAGE    | 64l           | 64L 9.0×9.0 - 0.50 |      |  |  |  |  |
| REF.       | MIN.          | MIN. NOM. MAX.     |      |  |  |  |  |
| Α          | 0.80          | 0.90               | 1.00 |  |  |  |  |
| b          | 0.18          | 0.18 0.25 0.30     |      |  |  |  |  |
| D          | 9.00 BSC      |                    |      |  |  |  |  |
| D2         | 6.0 6.15 6.25 |                    |      |  |  |  |  |
| E          |               | 9.00 BSC           |      |  |  |  |  |
| E2         | 6.0           | 6.15               | 6.25 |  |  |  |  |
| e          |               | 0.50 BSC.          |      |  |  |  |  |
| L          | 0.30          | 0.40               | 0.50 |  |  |  |  |
| N          | 64            |                    |      |  |  |  |  |
| ND         | 16            |                    |      |  |  |  |  |
| NE         | 16            |                    |      |  |  |  |  |
| k          | 0.20          |                    |      |  |  |  |  |



| SYMB<br>B | COMMON DIMENSIONS |           |           |                |  |
|-----------|-------------------|-----------|-----------|----------------|--|
| L         | MIN.              | N□M.      | MAX.      | <b>N</b> - F E |  |
| A1        | 0                 | 0.02      | 0.05      |                |  |
| АЗ        | -                 | 0.20 REF. | -         |                |  |
| X         | b/2               |           |           |                |  |
| TDL       | ERANCES I         | OF FORM A | AND POSIT | ION            |  |
| bbb       | 0.10              |           |           |                |  |
| ccc       | 0.10              |           |           |                |  |
| dold      | 0.05              |           |           |                |  |

#### NOTES:

- 1, ALL DIMENSION ARE IN mm, ANGLES IN DEGREES,
- 2, TOP DOWN VIEW, AS VIEWED ON PCB,
- 3. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.
- 4. LAND PATTERN RECOMMENDATION PER IPC-7351B LP CALCULATOR.