# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Eight Output Differential Buffer for PCI Express (50-200MHz)

#### **Recommended Application:**

DB800 Version 2.0 Yellow Cover part with PCI Express suppor with extended bypass mode frequency range.

#### **Output Features:**

- 8 0.7V current-mode differential output pairs
- Supports zero delay buffer mode and fanout mode
- Bandwidth programming available

#### **Key Specifications:**

- Outputs cycle-cycle jitter < 50ps
- Outputs skew: 50ps
- 50 200MHz operation
- Extended frequency range in bypass mode: Revision B: up tp 333.33 MHz Revision C: up to 400 MHz

#### Features/Benefits:

- Spread spectrum modulation tolerant, 0 to -0.5% down spread and +/- 0.25% center spread.
- Supports undriven differential outputs in PD# and SRC\_STOP# modes for power management.
- Supports polarity inversion to the output enables , SRC\_STOP and PD.

#### Polarity Inversion Pin List Table

|      | OE_INV    |          |  |  |  |
|------|-----------|----------|--|--|--|
| Pins | 0         | 1        |  |  |  |
| 6    | OE_0      | OE0#     |  |  |  |
| 7    | OE_3      | OE3#     |  |  |  |
| 14   | OE_1      | OE1#     |  |  |  |
| 15   | OE_2      | OE2#     |  |  |  |
| 26   | PD#       | PD       |  |  |  |
| 27   | SRC_STOP# | SRC_STOP |  |  |  |
| 35   | OE_5      | OE5#     |  |  |  |
| 36   | OE_6      | OE6#     |  |  |  |
| 43   | OE_4      | OE4#     |  |  |  |
| 44   | OE_7      | OE7#     |  |  |  |

#### **Pin Configurations**

| SRC_DIV# 1<br>VDD 2<br>GND 3<br>SRC_IN 4<br>SRC_IN# 5<br>OE_0 6<br>OE_3 7<br>DIF_0 8<br>DIF_0 8<br>DIF_0 9<br>GND 10<br>VDD 11<br>DIF_1 12<br>DIF_1 12<br>DIF_1 13<br>OE_1 14<br>OE_2 15<br>DIF_2 16<br>DIF_2 16<br>DIF_2 16<br>DIF_2 17<br>GND 18<br>VDD 19<br>DIF_3 20<br>DIF_3 21<br>BYPASS#/PLL 22<br>SCLK 23<br>SDATA 24                              | ICS9DB801<br>≤ (Same as ICS9DB108) | 48 VDDA<br>47 GNDA<br>46 IREF<br>45 LOCK<br>44 OE_7<br>43 OE_4<br>42 DIF_7<br>41 DIF_7#<br>40 <b>OE_INV</b><br>39 VDD<br>38 DIF_6<br>37 DIF_6#<br>36 OE_6<br>35 OE_5<br>34 DIF_5<br>33 DIF_5#<br>32 GND<br>31 VDD<br>30 DIF_4<br>29 DIF_4#<br>28 HIGH_BW#<br>27 SRC_STOP#<br>26 PD#<br>25 GND                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRC_DIV# 1<br>VDD 2<br>GND 3<br>SRC_IN 4<br>SRC_IN# 5<br><b>OE0#</b> 6<br><b>OE3#</b> 7<br>DIF_0 8<br>DIF_0 9<br>GND 10<br>VDD 11<br>DIF_1 12<br>DIF_1 12<br>DIF_1 13<br><b>OE1#</b> 14<br><b>OE2#</b> 15<br>DIF_2 16<br>DIF_2 16<br>DIF_2 16<br>DIF_2 16<br>DIF_2 17<br>GND 18<br>VDD 19<br>DIF_3 20<br>DIF_3 21<br>BYPASS#/PLL 22<br>SCLK 23<br>SDATA 24 | ICS9DB801                          | <ul> <li>48 VDDA</li> <li>47 GNDA</li> <li>46 IREF</li> <li>45 LOCK</li> <li>44 OE7#</li> <li>43 OE4#</li> <li>42 DIF_7</li> <li>41 DIF_7#</li> <li>40 OE_INV</li> <li>39 VDD</li> <li>38 DIF_6</li> <li>37 DIF_6#</li> <li>36 OE6#</li> <li>35 OE5#</li> <li>34 DIF_5</li> <li>33 DIF_5#</li> <li>32 GND</li> <li>31 VDD</li> <li>30 DIF_4</li> <li>29 DIF_4#</li> <li>28 HIGH_BW#</li> <li>27 SRC_STOP</li> <li>26 PD</li> <li>25 GND</li> </ul> |

#### 48-pin SSOP & TSSOP



| Pin De | Pin Desription for OE_INV = 0 |             |                                                                                          |  |  |  |
|--------|-------------------------------|-------------|------------------------------------------------------------------------------------------|--|--|--|
| PIN #  | PIN NAME                      | PIN<br>TYPE | DESCRIPTION                                                                              |  |  |  |
| 1      | SRC_DIV#                      | IN          | Active low Input for determining SRC output frequency SRC or SRC/2.<br>0 = SRC/2, 1= SRC |  |  |  |
| 2      | VDD                           | PWR         | Power supply, nominal 3.3V                                                               |  |  |  |
| 3      | GND                           | PWR         | Ground pin.                                                                              |  |  |  |
| 4      | SRC_IN                        | IN          | 0.7 V Differential SRC TRUE input                                                        |  |  |  |
| 5      | SRC_IN#                       | IN          | 0.7 V Differential SRC COMPLEMENTARY input                                               |  |  |  |
| 6      | OE_0                          | IN          | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs      |  |  |  |
| 7      | OE_3                          | IN          | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs      |  |  |  |
| 8      | DIF_0                         | OUT         | 0.7V differential true clock outputs                                                     |  |  |  |
| 9      | DIF_0#                        | OUT         | 0.7V differential complement clock outputs                                               |  |  |  |
| 10     | GND                           | PWR         | Ground pin.                                                                              |  |  |  |
| 11     | VDD                           | PWR         | Power supply, nominal 3.3V                                                               |  |  |  |
| 12     | DIF_1                         | OUT         | 0.7V differential true clock outputs                                                     |  |  |  |
| 13     | DIF_1#                        | OUT         | 0.7V differential complement clock outputs                                               |  |  |  |
| 14     | OE_1                          | IN          | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs      |  |  |  |
| 15     | OE_2                          | IN          | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs      |  |  |  |
| 16     | DIF_2                         | OUT         | 0.7V differential true clock outputs                                                     |  |  |  |
| 17     | DIF_2#                        | OUT         | 0.7V differential complement clock outputs                                               |  |  |  |
| 18     | GND                           | PWR         | Ground pin.                                                                              |  |  |  |
| 19     | VDD                           | PWR         | Power supply, nominal 3.3V                                                               |  |  |  |
| 20     | DIF_3                         | OUT         | 0.7V differential true clock outputs                                                     |  |  |  |
| 21     | DIF_3#                        | OUT         | 0.7V differential complement clock outputs                                               |  |  |  |
| 22     | BYPASS#/PLL                   | IN          | Input to select Bypass(fan-out) or PLL (ZDB) mode<br>0 = Bypass mode, 1= PLL mode        |  |  |  |
| 23     | SCLK                          | IN          | Clock pin of SMBus circuitry, 5V tolerant.                                               |  |  |  |
| 24     | SDATA                         | I/O         | Data pin for SMBus circuitry, 5V tolerant.                                               |  |  |  |



| PIN # | PIN NAME  | PIN  | DESCRIPTION                                                                                                                                                                                                                           |
|-------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |           | TYPE |                                                                                                                                                                                                                                       |
| 25    | GND       | PWR  | Ground pin.                                                                                                                                                                                                                           |
| 26    | PD#       | IN   | Asynchronous active low input pin, with 120Kohm internal pull-<br>up resistor, used to power down the device. The internal clocks<br>are disabled and the VCO and the crystal are stopped.                                            |
| 27    | SRC_STOP# | IN   | Active low input to stop SRC outputs.                                                                                                                                                                                                 |
| 28    | HIGH_BW#  | IN   | 3.3V input for selecting PLL Band Width<br>0 = High, 1= Low                                                                                                                                                                           |
| 29    | DIF_4#    | OUT  | 0.7V differential complement clock outputs                                                                                                                                                                                            |
| 30    | DIF_4     | OUT  | 0.7V differential true clock outputs                                                                                                                                                                                                  |
| 31    | VDD       | PWR  | Power supply, nominal 3.3V                                                                                                                                                                                                            |
| 32    | GND       | PWR  | Ground pin.                                                                                                                                                                                                                           |
| 33    | DIF_5#    | OUT  | 0.7V differential complement clock outputs                                                                                                                                                                                            |
| 34    | DIF_5     | OUT  | 0.7V differential true clock outputs                                                                                                                                                                                                  |
| 35    | OE_5      | IN   | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs                                                                                                                                                   |
| 36    | OE_6      | IN   | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs                                                                                                                                                   |
| 37    | DIF_6#    | OUT  | 0.7V differential complement clock outputs                                                                                                                                                                                            |
| 38    | DIF_6     | OUT  | 0.7V differential true clock outputs                                                                                                                                                                                                  |
| 39    | VDD       | PWR  | Power supply, nominal 3.3V                                                                                                                                                                                                            |
| 40    | OE_INV    | IN   | This latched input selects the polarity of the OE pins.<br>0 = OE pins active high, 1 = OE pins active low (OE#)                                                                                                                      |
| 41    | DIF_7#    | OUT  | 0.7V differential complement clock outputs                                                                                                                                                                                            |
| 42    | DIF_7     | OUT  | 0.7V differential true clock outputs                                                                                                                                                                                                  |
| 43    | OE_4      | IN   | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs                                                                                                                                                   |
| 44    | OE_7      | IN   | Active high input for enabling outputs.<br>0 = tri-state outputs, 1= enable outputs                                                                                                                                                   |
| 45    | LOCK      | OUT  | 3.3V output indicating PLL Lock Status. This pin goes high when lock is achieved.                                                                                                                                                     |
| 46    | IREF      | IN   | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard value. |
| 47    | GNDA      | PWR  | Ground pin for the PLL core.                                                                                                                                                                                                          |
| 48    | VDDA      | PWR  | 3.3V power for the PLL core.                                                                                                                                                                                                          |



## Pin Desription for OE\_INV = 1

| PIN # | PIN NAME    | PIN TYPE | DESCRIPTION                                                  |
|-------|-------------|----------|--------------------------------------------------------------|
|       |             |          | Active low Input for determining SRC output frequency SRC or |
| 1     | SRC_DIV#    | IN       | SRC/2.                                                       |
|       |             |          | 0 = SRC/2, 1= SRC                                            |
| 2     | VDD         | PWR      | Power supply, nominal 3.3V                                   |
| 3     | GND         | PWR      | Ground pin.                                                  |
| 4     | SRC_IN      | IN       | 0.7 V Differential SRC TRUE input                            |
| 5     | SRC_IN#     | IN       | 0.7 V Differential SRC COMPLEMENTARY input                   |
| 6     | OE0#        | IN       | Active low input for enabling DIF pair 0.                    |
| 0     |             |          | 1 = tri-state outputs, 0 = enable outputs                    |
| 7     | OE3#        | IN       | Active low input for enabling DIF pair 3.                    |
| '     | 0L3#        |          | 1 = tri-state outputs, 0 = enable outputs                    |
| 8     | DIF_0       | OUT      | 0.7V differential true clock outputs                         |
| 9     | DIF_0#      | OUT      | 0.7V differential complement clock outputs                   |
| 10    | GND         | PWR      | Ground pin.                                                  |
| 11    | VDD         | PWR      | Power supply, nominal 3.3V                                   |
| 12    | DIF_1       | OUT      | 0.7V differential true clock outputs                         |
| 13    | DIF_1#      | OUT      | 0.7V differential complement clock outputs                   |
| 14    | 051#        | INI      | Active low input for enabling DIF pair 1.                    |
| 14    | OE1#        | IN       | 1 = tri-state outputs, 0 = enable outputs                    |
| 4.5   | 0501        |          | Active low input for enabling DIF pair 2.                    |
| 15    | OE2#        | IN       | 1 = tri-state outputs, 0 = enable outputs                    |
| 16    | DIF_2       | OUT      | 0.7V differential true clock outputs                         |
| 17    | DIF_2#      | OUT      | 0.7V differential complement clock outputs                   |
| 18    | GND         | PWR      | Ground pin.                                                  |
| 19    | VDD         | PWR      | Power supply, nominal 3.3V                                   |
| 20    | DIF_3       | OUT      | 0.7V differential true clock outputs                         |
| 21    | <br>DIF_3#  | OUT      | 0.7V differential complement clock outputs                   |
|       |             |          | Input to select Bypass(fan-out) or PLL (ZDB) mode            |
| 22    | BYPASS#/PLL | IN       | 0 = Bypass mode, 1= PLL mode                                 |
| 23    | SCLK        | IN       | Clock pin of SMBus circuitry, 5V tolerant.                   |
| 24    | SDATA       | I/O      | Data pin for SMBus circuitry, 5V tolerant.                   |



| Pin | Desription | for OE | _INV = 1 |
|-----|------------|--------|----------|
|     |            |        |          |

| PIN # | PIN NAME | PIN TYPE | DESCRIPTION                                                                                                                                                                                                                           |  |
|-------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 25    | GND      | PWR      | Ground pin.                                                                                                                                                                                                                           |  |
| 26    | PD       | IN       | Asynchronous active high input pin used to power down the device. The internal clocks are disabled and the VCO is stopped.                                                                                                            |  |
| 27    | SRC_STOP | IN       | Active high input to stop SRC outputs.                                                                                                                                                                                                |  |
| 28    | HIGH_BW# | IN       | 3.3V input for selecting PLL Band Width<br>0 = High, 1= Low                                                                                                                                                                           |  |
| 29    | DIF_4#   | OUT      | 0.7V differential complement clock outputs                                                                                                                                                                                            |  |
| 30    | DIF_4    | OUT      | 0.7V differential true clock outputs                                                                                                                                                                                                  |  |
| 31    | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                            |  |
| 32    | GND      | PWR      | Ground pin.                                                                                                                                                                                                                           |  |
| 33    | DIF_5#   | OUT      | 0.7V differential complement clock outputs                                                                                                                                                                                            |  |
| 34    | DIF_5    | OUT      | 0.7V differential true clock outputs                                                                                                                                                                                                  |  |
| 35    | OE5#     | IN       | Active low input for enabling DIF pair 5.                                                                                                                                                                                             |  |
| 35    | UE5#     | IIN      | 1 = tri-state outputs, 0 = enable outputs                                                                                                                                                                                             |  |
| 36    | OE6#     | IN       | Active low input for enabling DIF pair 6.                                                                                                                                                                                             |  |
|       |          |          | 1 = tri-state outputs, 0 = enable outputs                                                                                                                                                                                             |  |
| 37    | DIF_6#   | OUT      | 0.7V differential complement clock outputs                                                                                                                                                                                            |  |
| 38    | DIF_6    | OUT      | 0.7V differential true clock outputs                                                                                                                                                                                                  |  |
| 39    | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                            |  |
| 40    | OE_INV   | IN       | This latched input selects the polarity of the OE pins.<br>0 = OE pins active high, 1 = OE pins active low (OE#)                                                                                                                      |  |
| 41    | DIF_7#   | OUT      | 0.7V differential complement clock outputs                                                                                                                                                                                            |  |
| 42    | DIF_7    | OUT      | 0.7V differential true clock outputs                                                                                                                                                                                                  |  |
| 43    | OE4#     | IN       | Active low input for enabling DIF pair 4                                                                                                                                                                                              |  |
| 43    | 064#     |          | 1 = tri-state outputs, 0 = enable outputs                                                                                                                                                                                             |  |
| 44    | OE7#     | IN       | Active low input for enabling DIF pair 7.                                                                                                                                                                                             |  |
| 44    | 0E7#     |          | 1 = tri-state outputs, 0 = enable outputs                                                                                                                                                                                             |  |
| 45    | LOCK     | OUT      | 3.3V output indicating PLL Lock Status. This pin goes high when lock is achieved.                                                                                                                                                     |  |
| 46    | IREF     | IN       | This pin establishes the reference current for the differential current-mode output pairs. This pin requires a fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard value. |  |
| 47    | GNDA     | PWR      | Ground pin for the PLL core.                                                                                                                                                                                                          |  |
| 48    | VDDA     | PWR      | 3.3V power for the PLL core.                                                                                                                                                                                                          |  |



#### **General Description**

The **ICS9DB801** follows the Intel DB800 Differential Buffer Specification v2.0. This buffer provides eight PCI-Express SRC clocks. The **ICS9DB801** is driven by a differential input pair from a CK409/CK410 main clock generator, such as the ICS952601 or ICS954101. It provides ouputs meeting tight cycle-to-cycle jitter (50ps) and output-to-output skew (50ps) requirements.

#### **Block Diagram**



Note: Polarities shown for  $OE_INV = 0$ .

#### **Absolute Max**

| Symbol          | Parameter                 | Min     | Max                   | Units |
|-----------------|---------------------------|---------|-----------------------|-------|
| VDD_A           | 3.3V Core Supply Voltage  |         | 4.6                   | V     |
| VDD_In          | 3.3V Logic Supply Voltage |         | 4.6                   | V     |
| V <sub>IL</sub> | Input Low Voltage         | GND-0.5 |                       | V     |
| V <sub>IH</sub> | Input High Voltage        |         | V <sub>DD</sub> +0.5V | V     |
| Ts              | Storage Temperature       | -65     | 150                   | °C    |
| Tambient        | Ambient Operating Temp    | 0       | 70                    | С°    |
| Tcase           | Case Temperature          |         | 115                   | °C    |
|                 | Input ESD protection      |         |                       |       |
| ESD prot        | human body model          | 2000    |                       | V     |

#### Electrical Characteristics - Input/Supply/Common Output Parameters

 $T_{\text{A}} = 0$  - 70°C; Supply Voltage  $V_{\text{DD}} = 3.3$  V +/-5%

| PARAMETER                        | SYMBOL                   | CONDITIONS                                                                                                   | MIN       | TYP | MAX            | UNITS | NOTES |
|----------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------|-----------|-----|----------------|-------|-------|
| Input High Voltage               | V <sub>IH</sub>          | 3.3 V +/-5%                                                                                                  | 2         |     | $V_{DD} + 0.3$ | V     |       |
| Input Low Voltage                | V <sub>IL</sub>          | 3.3 V +/-5%                                                                                                  | GND - 0.3 |     | 0.8            | V     |       |
| Input High Current               | IIH                      | $V_{IN} = V_{DD}$                                                                                            | -5        |     | 5              | uA    |       |
|                                  | I <sub>IL1</sub>         | V <sub>IN</sub> = 0 V; Inputs with no pull-up resistors                                                      | -5        |     |                | uA    |       |
| Input Low Current                | I <sub>IL2</sub>         | V <sub>IN</sub> = 0 V; Inputs with pull-up resistors                                                         | -200      |     |                | uA    |       |
| Operating Supply Current         | I <sub>DD3.3PLL</sub>    | Full Active, $C_{L} =$ Full load;                                                                            |           | 175 | 200            | mA    |       |
| operating ouppry ourrent         | I <sub>DD3.3ByPass</sub> | · · ·                                                                                                        |           | 160 | 175            | mA    |       |
| Powerdown Current                | I <sub>DD3.3PD</sub>     | all diff pairs driven                                                                                        |           | 50  | 70             | mA    |       |
| i owerdown odneni                |                          | all differential pairs tri-stated                                                                            |           | 1   | 4              | mA    |       |
| Input Frequency                  | F <sub>iPLL</sub>        | PLL Mode                                                                                                     | 50        |     | 200            | MHz   |       |
| Input Frequency                  | F <sub>iBypass</sub>     | Bypass Mode (Revision B/REV<br>ID = 1H)                                                                      | 0         |     | 333.33         | MHz   |       |
| Input Frequency                  | F <sub>iBypass</sub>     | Bypass Mode (Revision C/REV<br>ID = 2H)                                                                      | 0         |     | 400            | MHz   |       |
| Pin Inductance <sup>1</sup>      | L <sub>pin</sub>         |                                                                                                              |           |     | 7              | nH    | 1     |
| <b>1</b>                         | C <sub>IN</sub>          | Logic Inputs                                                                                                 | 1.5       |     | 4              | pF    | 1     |
| Input Capacitance <sup>1</sup>   | C <sub>OUT</sub>         | Output pin capacitance                                                                                       |           |     | 4              | pF    | 1     |
| PLL Bandwidth                    | BW                       | PLL Bandwidth when<br>PLL_BW=0                                                                               | 2.4       | 3   | 3.4            | MHz   | 1     |
| PLL Bandwidth                    | DVV                      | PLL Bandwidth when<br>PLL_BW=1                                                                               | 0.7       | 1   | 1.4            | MHz   | 1     |
| Clk Stabilization <sup>1,2</sup> | T <sub>STAB</sub>        | From V <sub>DD</sub> Power-Up and after<br>input clock stabilization or de-<br>assertion of PD# to 1st clock |           | 0.5 | 1              | ms    | 1,2   |
| Modulation Frequency             | fMOD                     | Triangular Modulation                                                                                        | 30        |     | 33             | kHz   | 1     |
| Tdrive_SRC_STOP#                 |                          | DIF output enable after<br>SRC_Stop# de-assertion                                                            |           | 10  | 15             | ns    | 1,3   |
| Tdrive_PD#                       |                          | DIF output enable after<br>PD# de-assertion                                                                  |           |     | 300            | us    | 1,3   |
| Tfall                            |                          | Fall time of PD# and<br>SRC_STOP#                                                                            |           |     | 5              | ns    | 1     |
| Trise                            |                          | Rise time of PD# and<br>SRC_STOP#                                                                            |           |     | 5              | ns    | 2     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup>See timing diagrams for timing requirements.

<sup>3</sup>Time from deassertion until outputs are >200 mV

#### Electrical Characteristics - DIF 0.7V Current Mode Differential Pair

| $T_A = 0 - 70^{\circ}C; V_{DD} = 3.3 V + /-$ | 5%; C <sub>L</sub> =2pF, F | $R_{S}$ =33.2 $\Omega$ , $R_{P}$ =49.9 $\Omega$ , $I_{REF}$ = 475 $\Omega$ |      |     |      |       |       |
|----------------------------------------------|----------------------------|----------------------------------------------------------------------------|------|-----|------|-------|-------|
| PARAMETER                                    | SYMBOL                     | CONDITIONS                                                                 | MIN  | TYP | MAX  | UNITS | NOTES |
| Current Source Output<br>Impedance           | Zo <sup>1</sup>            | $V_{O} = V_{x}$                                                            | 3000 |     |      | Ω     | 1     |
| Voltage High                                 | VHigh                      | Statistical measurement on single ended signal using oscilloscope          | 660  |     | 850  | mV    | 1,3   |
| Voltage Low                                  | VLow                       | math function.                                                             | -150 |     | 150  | IIIV  | 1,3   |
| Max Voltage                                  | Vovs                       | Measurement on single ended                                                |      |     | 1150 | mV    | 1     |
| Min Voltage                                  | Vuds                       | signal using absolute value.                                               | -300 |     |      | 111 V | 1     |
| Crossing Voltage (abs)                       | Vcross(abs)                |                                                                            | 250  |     | 550  | mV    | 1     |
| Crossing Voltage (var)                       | d-Vcross                   | Variation of crossing over all<br>edges                                    |      |     | 140  | mV    | 1     |
| Long Accuracy                                | ppm                        | see Tperiod min-max values                                                 |      |     | 0    | ppm   | 1,2   |
| Rise Time                                    | t <sub>r</sub>             | V <sub>OL</sub> = 0.175V, V <sub>OH</sub> = 0.525V                         | 175  |     | 700  | ps    | 1     |
| Fall Time                                    | t <sub>f</sub>             | V <sub>OH</sub> = 0.525V V <sub>OL</sub> = 0.175V                          | 175  |     | 700  | ps    | 1     |
| Rise Time Variation                          | d-t <sub>r</sub>           |                                                                            |      |     | 125  | ps    | 1     |
| Fall Time Variation                          | d-t <sub>f</sub>           |                                                                            |      |     | 125  | ps    | 1     |
| Duty Cycle                                   | d <sub>t3</sub>            | Measurement from differential<br>wavefrom                                  | 45   |     | 55   | %     | 1     |
| Skew                                         | t <sub>sk3</sub>           | V <sub>T</sub> = 50%                                                       |      |     | 50   | ps    | 1     |
| Jitter, Cycle to cycle                       | t <sub>jcyc-cyc</sub>      | PLL mode,<br>Measurement from differential<br>wavefrom                     |      |     | 50   | ps    | 1     |
|                                              |                            | BYPASS mode as additive jitter                                             |      |     | 50   | ps    | 1     |

<sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed with the assumption that the input clock complies with CK409/CK410 accuracy requirements

 ${}^{3}I_{REF} = V_{DD}/(3xR_{R})$ . For  $R_{R} = 475\Omega$  (1%),  $I_{REF} = 2.32mA$ .  $I_{OH} = 6 \times I_{REF}$  and  $V_{OH} = 0.7V @ Z_{O} = 50\Omega$ .

## **ICS9DB801**



| SRC Reference Clock                                                            |         |      |      |  |  |  |  |  |
|--------------------------------------------------------------------------------|---------|------|------|--|--|--|--|--|
| Common Recommendations for Differential Routing Dimension or Value Unit Figure |         |      |      |  |  |  |  |  |
| L1 length, Route as non -coupled 50 ohm trace.                                 | 0.5 max | inch | 2, 3 |  |  |  |  |  |
| L2 length, Route as non -coupled 50 ohm trace.                                 | 0.2 max | inch | 2, 3 |  |  |  |  |  |
| L3 length, Route as non -coupled 50 ohm trace.                                 | 0.2 max | inch | 2, 3 |  |  |  |  |  |
| Rs                                                                             | 33      | ohm  | 2, 3 |  |  |  |  |  |
| Rt                                                                             | 49.9    | ohm  | 2, 3 |  |  |  |  |  |

| Down Device Differential Routing                                          | Dimension or Value  | Unit | Figure |
|---------------------------------------------------------------------------|---------------------|------|--------|
| L4 length, Route as coupled <b>microstrip</b> 100 ohm differential trace. | 2 min to 16 max     | inch | 2      |
| L4 length, Route as coup led <b>stripline</b> 100 ohm differential trace. | 1.8 min to 14.4 max | inch | 2      |

| Differential Routing to PCI Express Connector  | Dimension or Value | Unit | Figure |
|------------------------------------------------|--------------------|------|--------|
| L4 length, Route as coupled microstrip 100 ohm | 0.25 to 14 max     | inch | 3      |
| differential trace.                            |                    |      |        |
| L4 length, Rout e as coupled stripline 100 ohm | 0.225 min to 12.6  | inch | 3      |
| differential trace.                            | max                |      |        |





## General SMBus serial interface information for the ICS9DB801

### How to Write:

- Controller (host) sends a start bit.
- Controller (host) sends the write address DC (H)
- ICS clock will acknowledge
- Controller (host) sends the begining byte location = N
- ICS clock will acknowledge
- Controller (host) sends the data byte count = X
- ICS clock will *acknowledge*
- Controller (host) starts sending *Byte N through Byte N + X -1* (see Note 2)
- ICS clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

## How to Read:

- Controller (host) will send start bit.
- Controller (host) sends the write address DC (H)
- ICS clock will acknowledge
- Controller (host) sends the begining byte location = N
- ICS clock will acknowledge
- Controller (host) will send a separate start bit.
- Controller (host) sends the read address DD (H)
- ICS clock will acknowledge
- ICS clock will send the data byte count = X
- ICS clock sends Byte N + X -1
- ICS clock sends Byte 0 through byte X (if X<sub>(H)</sub> was written to byte 8).
- Controller (host) will need to acknowledge each byte
- Controllor (host) will send a not acknowledge bit
- Controller (host) will send a stop bit

| Ind   | ex Block W                  | /rit                 | e Operation |
|-------|-----------------------------|----------------------|-------------|
| Cor   | ntroller (Host)             | ICS (Slave/Receiver) |             |
| Т     | starT bit                   |                      |             |
| Slave | e Address DC <sub>(H)</sub> |                      |             |
| WR    | WRite                       |                      |             |
|       | -                           | ACK                  |             |
| Begi  | nning Byte = N              |                      |             |
|       |                             | ACK                  |             |
| Data  | Byte Count = X              |                      |             |
|       |                             |                      | ACK         |
| Begir | ning Byte N                 |                      |             |
|       |                             |                      | ACK         |
|       | $\diamond$                  | te                   |             |
|       | $\diamond$                  | X Byte               | <b>O</b>    |
|       | $\diamond$                  | ×                    | <b>O</b>    |
|       |                             |                      | <b>O</b>    |
| Byte  | e N + X - 1                 |                      |             |
|       |                             |                      | ACK         |
| Р     | stoP bit                    |                      |             |

| Ind   | Index Block Read Operation  |                        |                    |  |  |  |  |  |
|-------|-----------------------------|------------------------|--------------------|--|--|--|--|--|
| Cor   | troller (Host)              | ICS                    | S (Slave/Receiver) |  |  |  |  |  |
| Т     | starT bit                   |                        |                    |  |  |  |  |  |
| Slave | Address DC(H)               |                        |                    |  |  |  |  |  |
| WR    | WRite                       |                        |                    |  |  |  |  |  |
|       |                             |                        | ACK                |  |  |  |  |  |
| Begi  | nning Byte = N              |                        |                    |  |  |  |  |  |
|       |                             |                        | ACK                |  |  |  |  |  |
| RT    | Repeat starT                |                        |                    |  |  |  |  |  |
| Slave | e Address DD <sub>(H)</sub> |                        |                    |  |  |  |  |  |
| RD    | ReaD                        |                        |                    |  |  |  |  |  |
|       |                             | ACK                    |                    |  |  |  |  |  |
|       |                             |                        |                    |  |  |  |  |  |
|       |                             | D                      | ata Byte Count = X |  |  |  |  |  |
|       | ACK                         |                        |                    |  |  |  |  |  |
|       |                             |                        | Beginning Byte N   |  |  |  |  |  |
|       | ACK                         |                        |                    |  |  |  |  |  |
|       |                             | X Byte                 | 0                  |  |  |  |  |  |
|       | 0                           | Щ.                     | 0                  |  |  |  |  |  |
|       | 0                           | $\left  \right\rangle$ | 0                  |  |  |  |  |  |
|       | 0                           |                        |                    |  |  |  |  |  |
|       |                             |                        | Byte N + X - 1     |  |  |  |  |  |
| N     | Not acknowledge             |                        |                    |  |  |  |  |  |
| P     | stoP bit                    |                        |                    |  |  |  |  |  |



#### SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (DC/DD)

| Byt   | te 0 | Pin # | Name      | Control Function       | Туре | 0       | 1      | PWD |
|-------|------|-------|-----------|------------------------|------|---------|--------|-----|
| Bit 7 |      | -     | PD_Mode   | PD# drive mode         | RW   | driven  | Hi-Z   | 0   |
| Bit 6 |      | -     | STOP_Mode | SRC_Stop# drive mode   | RW   | driven  | Hi-Z   | 0   |
| Bit 5 |      | -     | Reserved  | Reserved               | RW   | Res     | erved  | Х   |
| Bit 4 |      | -     | Reserved  | Reserved               | RW   | Res     | erved  | Х   |
| Bit 3 |      | -     | Reserved  | Reserved               | RW   | Res     | erved  | Х   |
| Bit 2 |      | -     | PLL_BW#   | Select PLL BW          | RW   | High BW | Low BW | 1   |
| Bit 1 |      | -     | BYPASS#   | BYPASS#/PLL            | RW   | fan-out | ZDB    | 1   |
| Bit 0 |      | -     | SRC_DIV#  | SRC Divide by 2 Select | RW   | x/2     | 1x     | 1   |

#### SMBus Table: Output Control Register

| By    | te 1 | Pin # | Name  | Control Function | Туре | 0       | 1      | PWD |
|-------|------|-------|-------|------------------|------|---------|--------|-----|
| Bit 7 | 42   | ,41   | DIF_7 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 6 | 38   | ,37   | DIF_6 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 5 | 34   | ,33   | DIF_5 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 4 | 30   | ,29   | DIF_4 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 3 | 20   | ,21   | DIF_3 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 2 | 16   | ,17   | DIF_2 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 1 | 12   | ,13   | DIF_1 | Output Control   | RW   | Disable | Enable | 1   |
| Bit 0 | 8    | ,9    | DIF_0 | Output Control   | RW   | Disable | Enable | 1   |

#### **SMBus Table: Output Control Register**

| Byt   | ie 2 | Pin # | Name  | Control Function | Туре | 0        | 1         | PWD |
|-------|------|-------|-------|------------------|------|----------|-----------|-----|
| Bit 7 | 42,4 | 1     | DIF_7 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 6 | 38,3 | 37    | DIF_6 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 5 | 34,3 | 33    | DIF_5 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 4 | 30,2 | 29    | DIF_4 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 3 | 20,2 | 21    | DIF_3 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 2 | 16,1 | 7     | DIF_2 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 1 | 12,1 | 3     | DIF_1 | Output Control   | RW   | Free-run | Stoppable | 0   |
| Bit 0 | 8,9  | )     | DIF_0 | Output Control   | RW   | Free-run | Stoppable | 0   |



#### SMBus Table: Output Control Register

| Byte 3 | Pin # | Name     | Control Function | Туре | 0     | 1     | PWD |
|--------|-------|----------|------------------|------|-------|-------|-----|
| Bit 7  |       |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 6  |       |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 5  | Bit 5 |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 4  |       |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 3  |       |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 2  |       |          | Reserved         | RW   | Res   | erved | Х   |
| Bit 1  |       | Reserved | RW               | Res  | erved | Х     |     |
| Bit 0  |       | Reserved | RW               | Res  | erved | Х     |     |

#### SMBus Table: Vendor & Revision ID Register

| Byt   | e 4 | Pin # | Name | Control Function | Туре | 0 | 1 | PWD |
|-------|-----|-------|------|------------------|------|---|---|-----|
| Bit 7 |     | -     | RID3 |                  | R    | - | - | Х   |
| Bit 6 |     | -     | RID2 |                  | R    | - | - | Х   |
| Bit 5 |     | -     | RID1 | REVISION ID      | R    | - | - | Х   |
| Bit 4 |     | -     | RID0 |                  | R    | - | - | Х   |
| Bit 3 |     | -     | VID3 |                  | R    | - | - | 0   |
| Bit 2 |     | -     | VID2 |                  | R    | - | - | 0   |
| Bit 1 |     | -     | VID1 | VENDOR ID        | R    | - | - | 0   |
| Bit 0 |     | -     | VID0 |                  | R    | - | - | 1   |

#### SMBus Table: DEVICE ID

| Byte  | 5 Pin #                   | Name              | Control Function | Туре  | 0        | 1     | PWD |
|-------|---------------------------|-------------------|------------------|-------|----------|-------|-----|
| Bit 7 | Bit 7 - Device ID 7 (MSB) |                   | vice ID 7 (MSB)  | R     | Reserved |       | 1   |
| Bit 6 | 6 - Device ID 6           |                   | R                | Rese  | erved    | 0     |     |
| Bit 5 | t 5 - Device ID 5         |                   | R                | Res   | erved    | 0     |     |
| Bit 4 | -                         | Device ID 4 R Res |                  | erved | 0        |       |     |
| Bit 3 | -                         |                   | Device ID 3      | R     | Res      | erved | 0   |
| Bit 2 | -                         |                   | Device ID 2      |       | Reserved |       | 0   |
| Bit 1 | -                         |                   | Device ID 1      |       | Res      | erved | 0   |
| Bit 0 | -                         | Device ID 0       |                  | R     | Res      | erved | 1   |

#### SMBus Table: Byte Count Register

| Byt   | te 6 P | in # | Name | Control<br>Function                          | Туре | 0 | 1 | PWD |
|-------|--------|------|------|----------------------------------------------|------|---|---|-----|
| Bit 7 | -      |      | BC7  |                                              | RW   | - | - | 0   |
| Bit 6 | -      |      | BC6  |                                              | RW   | - | - | 0   |
| Bit 5 | -      |      | BC5  |                                              | RW   | - | - | 0   |
| Bit 4 | -      |      | BC4  | Writing to this register configures how many | RW   | - | - | 0   |
| Bit 3 | -      |      | BC3  | bytes will be read back.                     | RW   | - | - | 0   |
| Bit 2 | -      |      | BC2  | bytes will be read back.                     | RW   | - | - | 1   |
| Bit 1 | -      |      | BC1  |                                              | RW   | - | - | 1   |
| Bit 0 | -      |      | BC0  |                                              | RW   | - | - | 1   |



Note: Polarities in timing diagrams are shown  $OE_INV = 0$ . They are similar to  $OE_INV = 1$ .

#### PD#, Power Down

The PD# pin cleanly shuts off all clocks and places the device into a power saving mode. PD# must be asserted before shutting off the input clock or power to insure an orderly shutdown. PD is asynchronous active-low input for both powering down the device and powering up the device. When PD# is asserted, all clocks will be driven high, or tri-stated (depending on the PD# drive mode and Output control bits) before the PLL is shut down.

#### **PD# Assertion**

When PD# is sampled low by two consecutive rising edges of DIF#, all DIF outputs must be held High, or tri-stated (depending on the PD# drive mode and Output control bits) on the next High-Low transition of the DIF# outputs. When the PD# drive mode bit is set to '0', all clock outputs will be held with DIF driven High with 2 x I<sub>REF</sub> and DIF# tri-stated. If the PD# drive mode bit is set to '1', both DIF and DIF# are tri-stated.



#### **PD# De-assertion**

Power-up latency is less than 1 ms. This is the time from de-assertion of the PD# pin, or VDD reaching 3.3V, or the time from valid SRC\_IN clocks until the time that stable clocks are output from the device (PLL Locked). If the PD# drive mode bit is set to '1', all the DIF outputs must driven to a voltage of >200 mV within 300 us of PD# de-assertion.





#### SRC\_STOP#

The SRC\_STOP# signal is an active-low asynchronous input that cleanly stops and starts the DIF outputs. A valid clock must be present on SRC\_IN for this input to work properly. The SRC\_STOP# signal is de-bounced and must remain stable for two consecutive rising edges of DIF# to be recognized as a valid assertion or de-assertion.

#### SRC\_STOP# - Assertion

Asserting SRC\_STOP# causes all DIF outputs to stop after their next transition (if the control register settings allow the output to stop). When the SRC\_STOP# drive bit is '0', the final state of all stopped DIF outputs is DIF = High and DIF# = Low. There is no change in output drive current. DIF is driven with  $6x_{REF}$ . DIF# is not driven, but pulled low by the termination. When the SRC\_STOP# drive bit is '1', the final state of all DIF output pins is Low. Both DIF and DIF# are not driven.

#### SRC\_STOP# - De-assertion (transition from '0' to '1')

All stopped differential outputs resume normal operation in a glitch-free manner. The de-assertion latency to active outputs is 2-6 DIF clock periods, with all DIF outputs resuming simultaneously. If the SRC\_STOP# drive control bit is '1' (tri-state), all stopped DIF outputs must be driven High (>200 mV) within 10 ns of de-assertion.

#### SRC\_STOP\_1 (SRC\_Stop = Driven, PD = Driven)



#### SRC\_STOP\_2 (SRC\_Stop =Tristate, PD = Driven)





#### SRC\_STOP\_3 (SRC\_Stop = Driven, PD = Tristate)



SRC\_STOP\_4 (SRC\_Stop = Tristate, PD = Tristate)







|        | In Millir      | neters    | In Ir             | nches |  |
|--------|----------------|-----------|-------------------|-------|--|
| SYMBOL | COMMON D       | IMENSIONS | COMMON DIMENSIONS |       |  |
|        | MIN            | MAX       | MIN               | MAX   |  |
| А      | 2.41           | 2.80      | .095              | .110  |  |
| A1     | 0.20           | 0.40      | .008              | .016  |  |
| b      | 0.20           | 0.34      | .008              | .0135 |  |
| С      | 0.13           | 0.25      | .005              | .010  |  |
| D      | SEE VAR        | IATIONS   | SEE VARIATIONS    |       |  |
| E      | 10.03          | 10.68     | .395              | .420  |  |
| E1     | 7.40           | 7.60      | .291              | .299  |  |
| е      | 0.635 I        | BASIC     | 0.025             | BASIC |  |
| h      | 0.38           | 0.64      | .015              | .025  |  |
| L      | 0.50           | 1.02      | .020              | .040  |  |
| N      | SEE VARIATIONS |           | SEE VARIATIONS    |       |  |
| α      | 0°             | 8°        | 0°                | 8°    |  |

#### VARIATIONS

| Ν  | Drr   | ım.   | D (inch) |      |  |
|----|-------|-------|----------|------|--|
|    | MIN   | MAX   | MIN      | MAX  |  |
| 48 | 15.75 | 16.00 | .620     | .630 |  |
|    |       |       |          |      |  |

Reference Doc.: JEDEC Publication 95, MO-118

10-0034

## **Ordering Information**







#### 48-Lead, 6.10 mm. Body, 0.50 mm. Pitch TSSOP (240 mil) (20 mil)

|        | In Millimeters               |                          | In Inches         |          |
|--------|------------------------------|--------------------------|-------------------|----------|
| SYMBOL | COMMON DIMENSIONS            |                          | COMMON DIMENSIONS |          |
|        | MIN                          | MAX                      | MIN               | MAX      |
| A      |                              | 1.20                     |                   | .047     |
| A1     | 0.05                         | 0.15                     | .002              | .006     |
| A2     | 0.80                         | 1.05                     | .032              | .041     |
| b      | 0.17                         | 0.27                     | .007              | .011     |
| С      | 0.09                         | 0.20                     | .0035             | .008     |
| D      | SEE VARIATIONS SEE VARIATION |                          | RIATIONS          |          |
| E      | 8.10 BASIC                   |                          | 0.319 BASIC       |          |
| E1     | 6.00                         | 6.20                     | .236              | .244     |
| е      | 0.50 BASIC                   |                          | 0.020 BASIC       |          |
| L      | 0.45                         | 0.75                     | .018              | .030     |
| N      | SEE VAF                      | ARIATIONS SEE VARIATIONS |                   | RIATIONS |
| а      | 0°                           | 8°                       | 0°                | 8°       |
| aaa    |                              | 0.10                     |                   | .004     |

#### VARIATIONS

| N  | D mm. |       | D (inch) |      |
|----|-------|-------|----------|------|
| N  | MIN   | MAX   | MIN      | MAX  |
| 48 | 12.40 | 12.60 | .488     | .496 |

Reference Doc.: JEDEC Publication 95, MO-153

10-0039

## **Ordering Information**



## **Revision History**

| Rev. | Issue Date | Description                                                                                                                                                        | Page #  |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|      |            | 1. Updated Operating Supply Current Spec from Input/Supply/Common<br>Output Parameters table.                                                                      |         |
| 0.10 | 4/4/2005   | 2. Updated Ordering Information from "Lead Free" to "Annealed Lead Free".                                                                                          | 7,16-17 |
|      |            | <ol> <li>Updated Min/Max BW spec</li> <li>Added 50-200MHz nomenclature to data sheet to indicate B rev limits</li> </ol>                                           |         |
| 0.20 | 4/8/2005   | 3. Released                                                                                                                                                        | 1, 7    |
| Α    | 4/8/2005   | Release to Final                                                                                                                                                   |         |
|      |            | <ol> <li>Added Polarity Table.</li> <li>Updated Electrical Characteristics.</li> <li>Updated LF Ordering Information from "Annealed Lead Free" to "RoHS</li> </ol> | 1, 7,   |
| В    | 9/7/2006   | Compliant".                                                                                                                                                        | 16-17   |
|      |            |                                                                                                                                                                    |         |