## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## $\mathrm{ACT}^{\mathrm{TM}} 1$ Series FPGAs

## Features

- 5 V and 3.3 V Families fully compatible with JEDEC specifications
- Up to 2000 Gate Array Gates ( 6000 PLD equivalent gates)
- Replaces up to 50 TTL Packages
- Replaces up to twenty 20-Pin PAL ${ }^{\circledR}$ Packages
- Design Library with over 250 Macro Functions
- Gate Array Architecture Allows Completely Automatic Place and Route
- Up to 547 Programmable Logic Modules
- Up to 273 Flip-Flops
- Data Rates to 75 MHz
- Two In-Circuit Diagnostic Probe Pins Support Speed Analysis to 25 MHz
- Built-In High Speed Clock Distribution Network
- I/O Drive to $10 \mathrm{~mA}(5 \mathrm{~V}), 6 \mathrm{~mA}(3.3 \mathrm{~V})$
- Nonvolatile, User Programmable
- Fabricated in 1.0 micron CMOS technology


## Description

The $\mathrm{ACT}^{\mathrm{TM}} 1$ Series of field programmable gate arrays (FPGAs) offers a variety of package, speed, and application combinations. Devices are implemented in silicon gate, 1-micron two-level metal CMOS, and they employ Actel's PLICE ${ }^{\circledR}$ antifuse technology. The unique architecture offers gate array flexibility, high performance, and instant turnaround through user programming. Device utilization is typically 95 to 100 percent of available logic modules.

ACT 1 devices also provide system designers with unique on-chip diagnostic probe capabilities, allowing convenient testing and debugging. Additional features include an on-chip clock driver with a hardwired distribution network. The network provides efficient clock distribution with minimum skew.

The user-definable I/Os are capable of driving at both TTL and CMOS drive levels. Available packages include plastic and ceramic J-leaded chip carriers, ceramic and plastic quad flatpacks, and ceramic pin grid array.

A security fuse may be programmed to disable all further programming and to protect the design from being copied or reverse engineered.

## Product Family Profile

| Device | A1010B <br> A10V10B | A1020B <br> A10V20B |
| :--- | ---: | ---: |
| Capacity |  |  |
| Gate Array Equivalent Gates | 1,200 | 2,000 |
| PLD Equivalent Gates | 3,000 | 6,000 |
| TTL Equivalent Packages | 30 | 50 |
| 20-Pin PAL Equivalent Packages | 12 | 20 |
| Logic Modules | 295 | 547 |
| Flip-Flops (maximum) | 147 | 273 |
| Routing Resources | 22 | 22 |
| Horizontal Tracks/Channel | 13 | 13 |
| Vertical Tracks/Column | 112,000 | 186,000 |
| PLICE Antifuse Elements | 57 | 69 |
| User I/Os (maximum) | 44 PLCC | 44 PLCC |
| Packages: | 68 PLCC | 68 PLCC |
|  |  | 84 PLCC |
|  | 100 PQFP | 100 PQFP |
|  | 80 VQFP | 80 VQFP |
|  | 84 CPGA | 84 CPGA |
| Performance |  | 84 CQFP |
| 5 V Data Rate (maximum) | 75 MHz | 75 MHz |
| 3.3 V Data Rate (maximum) | 55 MHz | 55 MHz |

Note: $\quad$ See Product Plan on page 1-286 for package availability.

## The Designer and Designer Advantage ${ }^{\text {TM }}$ Systems

The ACT 1 device family is supported by Actel's Designer and Designer Advantage Systems, allowing logic design implementation with minimum effort. The systems offer Microsoft ${ }^{\circledR}$ Windows ${ }^{\mathrm{TM}}$ and X Windows ${ }^{\mathrm{TM}}$ graphical user interfaces and integrate with the resident CAE system to provide a complete gate array design environment: schematic capture, simulation, fully automatic place and route, timing verification, and device programming. The systems also include the ACTmap ${ }^{\text {TM }}$ VHDL optimization and synthesis tool and the ACTgen ${ }^{\mathrm{TM}}$ Macro Builder, a powerful macro function generator for counters, adders, and other structural blocks.

The systems are available for 386/486/Pentium ${ }^{\text {TM }} \mathrm{PC}$ and for $\mathrm{HP}^{\mathrm{TM}}$ and Sun $^{\mathrm{TM}}$ workstations and for running Viewlogic ${ }^{\circledR}$,

Mentor Graphics ${ }^{\circledR}$, Cadence ${ }^{\mathrm{TM}}$, $\mathrm{OrCAD}^{\mathrm{TM}}$, and Synopsys design environments.


Figure 1 • Partial View of an ACT 1 Device

## ACT 1 Device Structure

A partial view of an ACT 1 device (Figure 1) depicts four logic modules and distributed horizontal and vertical interconnect tracks. PLICE antifuses, located at intersections of the horizontal and vertical tracks, connect logic module inputs and outputs. During programming, these antifuses are addressed and programmed to make the connections required by the circuit application.

## The ACT 1 Logic Module

The ACT 1 logic module is an 8 -input, one-output logic circuit chosen for the wide range of functions it implements and for its efficient use of interconnect routing resources (Figure 2)

The logic module can implement the four basic logic functions (NAND, AND, OR, and NOR) in gates of two, three, or four inputs. Each function may have many versions, with different combinations of active-low inputs. The logic module can also implement a variety of D-latches, exclusivity functions, AND-ORs, and OR-ANDs. No dedicated hardwired latches or flip-flops are required in the array, since latches and flip-flops may be constructed from logic modules wherever needed in the application.


Figure 2 • ACT 1 Logic Module

## I/O Buffers

Each I/O pin is available as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Outputs sink or
source 10 mA at TTL levels. See Electrical Specifications for additional I/O buffer specifications.

## Device Organization

ACT 1 devices consist of a matrix of logic modules arranged in rows separated by wiring channels. This array is surrounded by a ring of peripheral circuits including I/O buffers, testability circuits, and diagnostic probe circuits providing real-time diagnostic capability. Between rows of logic modules are routing channels containing sets of segmented metal tracks with PLICE antifuses. Each channel has 22 signal tracks. Vertical routing is permitted via 13 vertical tracks per logic module column. The resulting network allows arbitrary and flexible interconnections between logic modules and I/O modules.

## Probe Pin

ACT 1 devices have two independent diagnostic probe pins. These pins allow the user to observe any two internal signals by entering the appropriate net name in the diagnostic software. Signals may be viewed on a logic analyzer using Actel's Actionprobe ${ }^{\circledR}$ diagnostic tools. The probe pins can also be used as user-defined I/Os when debugging is finished.

## ACT 1 Array Performance

## Temperature and Voltage Effects

Worst-case delays for ACT 1 arrays are calculated in the same manner as for masked array products. A typical delay parameter is multiplied by a derating factor to account for temperature, voltage, and processing effects. However, in an ACT 1 array, temperature and voltage effects are less dramatic than with masked devices. The electrical characteristics of module interconnections on ACT 1 devices remain constant over voltage and temperature fluctuations.

As a result, the total derating factor from typical to worst-case for a standard speed ACT 1 array is only 1.19 to 1 , compared to 2 to 1 for a masked gate array.

## Logic Module Size

Logic module size also affects performance. A mask programmed gate array cell with four transistors usually implements only one logic level. In the more complex logic module (similar to the complexity of a gate array macro) of an ACT 1 array, implementation of multiple logic levels within a single module is possible. This eliminates interlevel wiring and associated RC delays. The effect is termed "net compression."

## Ordering Information



Product Plan

|  | Speed Grade* |  |  |  |  | Application |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Std | -1 | -2 | -3 | C | I | M | B |
| A1010B Device |  |  |  |  |  |  |  |  |
| 44-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 68-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 100-pin Plastic Quad Flatpack (PQ) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 80-pin Very Thin (1.0 mm) Quad Flatpack (VQ) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - | - |
| 84-pin Ceramic Pin Grid Array (PG) | $\checkmark$ | $\checkmark$ | - | - | $\checkmark$ | - | $\checkmark$ | $\checkmark$ |
| A1020B Device |  |  |  |  |  |  |  |  |
| 44-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 68-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\nu$ | $\checkmark$ | $\checkmark$ | - | - |
| 84-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 100-pin Plastic Quad Flatpack (PQ) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - |
| 80-pin Very Thin (1.0 mm) Quad Flatpack (VQ) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - | - |
| 84-pin Ceramic Pin Grid Array (PG) | $\checkmark$ | $\checkmark$ | - | - | $\checkmark$ | - | $\checkmark$ | $\checkmark$ |
| 84-pin Ceramic Quad Flatpack (CQ) | $\checkmark$ | $\checkmark$ | - | - | $\checkmark$ | - | $\checkmark$ | $\checkmark$ |
| A10V10B Device |  |  |  |  |  |  |  |  |
| 68-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | - | - | - | $\checkmark$ | - | - | - |
| 80-pin Very Thin (1.0 mm) Quad Flatpack (VQ) | $\checkmark$ | - | - | - | $\checkmark$ | - | - | - |
| A10V20B Device |  |  |  |  |  |  |  |  |
| 68-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | - | - | - | $\checkmark$ | - | - | - |
| 84-pin Plastic Leaded Chip Carrier (PL) | $\checkmark$ | - | - | - | $\checkmark$ | - | - | - |
| 80-pin Very Thin (1.0 mm) Quad Flatpack (VQ) | $\checkmark$ | - | - | - | $\checkmark$ | - | - | - |

Applications: $C=$ Commercial Availability: $\boldsymbol{V}=$ Available * Speed Grade: $-1=$ Approx. $15 \%$ faster than Standard
$I=$ Industrial $\quad P=$ Planned $\quad-2=$ Approx. 25\% faster than Standard
$M=$ Military $\quad-=$ Not Planned $\quad-3=$ Approx. 35\% faster than Standard
$B=$ MIL-STD-883

## Device Resources

| Device | Logic Modules | Gates | User I/Os |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 68-pin | 80-pin | 84-pin | 100-pin |  |
| A1010B, A10V10B | 295 |  | 34 | 57 | 57 | 57 | 57 |
| A1020B, A10V20B | 547 |  | 34 | 57 | 69 | 69 | 69 |

## Pin Description <br> CLK Clock (Input)

TTL Clock input for global clock distribution network. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

## DCLK Diagnostic Clock (Input)

TTL Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

## GND <br> Ground

Input LOW supply voltage.

## I/O Input/Output (Input, Output)

I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are automatically driven LOW by the ALS software.

## MODE Mode (Input)

The MODE pin controls the use of multifunction pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/O. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10 K resistor so that the MODE pin can be pulled high when required.

## NC <br> No Connection

This pin is not connected to circuitry within the device.

## Absolute Maximum Ratings ${ }^{1}$

Free air temperature range

| Symbol | Parameter | Limits | Units |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage $^{2}$ | -0.5 to +7.0 | Volts |
| $\mathrm{V}_{\mathrm{I}}$ | Input Voltage | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | Volts |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | Volts |
| $\mathrm{I}_{\mathrm{IO}}$ | I/O Sink/Source <br> Current $^{3}$ | $\pm 20$ | mA |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions.
2. $\quad V_{P P}=V_{C C}$, except during device programming.
3. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than $V_{C C}+0.5$ Vor less than $G N D-0.5 \mathrm{~V}$, the internal protection diode will be forward biased and can draw excessive current.

## PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe $B$ pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect the programmed design's confidentiality. PRA is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

## PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect the programmed design's confidentiality. PRB is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

SDI
Serial Data Input (Input)
Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.
$V_{\text {cc }} \quad$ Supply Voltage
Input HIGH supply voltage.

## Recommended Operating Conditions

| Parameter | Commercial | Industrial | Military | Units |
| :--- | :---: | :---: | :---: | :---: |
| Temperature 0 to -40 to <br> Range $^{1}$ +70 +85 | -55 to <br> +125 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Power Supply | $\pm 5$ | $\pm 10$ | $\pm 10$ | $\% \mathrm{~V}_{\mathrm{CC}}$ |
| Tolerance | $\pm 5$ |  |  |  |

## Note:

1. Ambient temperature $\left(T_{A}\right)$ used for commercial and industrial; case temperature ( $T_{C}$ ) used for military.

Electrical Specifications (5V)

| Symbol | Parameter | Commercial |  | Industrial |  | Military |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}{ }^{1}$ | $\left(\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}\right)^{2}$ | 2.4 |  |  |  |  |  | V |
|  | $\left(\mathrm{l}_{\mathrm{OH}}=-6 \mathrm{~mA}\right)$ | 3.84 |  |  |  |  |  | V |
|  | $\left(\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ |  |  | 3.7 |  | 3.7 |  | V |
| $\mathrm{V}_{\mathrm{OL}}{ }^{1}$ | $\left(\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}\right)^{2}$ |  | 0.5 |  |  |  |  | V |
|  | $\left(\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}\right)$ |  | 0.33 |  | 0.40 |  | 0.40 | V |
| $\mathrm{V}_{\text {IL }}$ |  | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Input Transition Time $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}{ }^{2}$ |  |  | 500 |  | 500 |  | 500 | ns |
| $\mathrm{C}_{\mathrm{IO}} \mathrm{I} / \mathrm{O}$ Capacitance ${ }^{2,3}$ |  |  | 10 |  | 10 |  | 10 | pF |
| Standby Current, $\mathrm{ICC}^{4}$ (typical $=1 \mathrm{~mA}$ ) |  |  | 3 |  | 10 |  | 20 | mA |
| Leakage Current ${ }^{5}$ |  | -10 | 10 | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |

## Notes:

1. Only one output tested at a time. $V_{C C}=\min$.
2. Not tested, for information only.
3. Includes worst-case 84-pin PLCC package capacitance. $V_{O U T}=0 \mathrm{~V}, f=1 \mathrm{MHz}$.
4. Typical standby current $=1 \mathrm{~mA}$. All outputs unloaded. All inputs $=V_{C C}$ or $G N D$.
5. $V_{O}, V_{I N}=V_{C C}$ or $G N D$.

## Electrical Specifications (3.3V)

| Parameter | Commercial |  | Units |
| :---: | :---: | :---: | :---: |
|  | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}{ }^{1}$ | 2.15 |  | V |
|  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}{ }^{1} \quad\left(\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}\right)$ |  | 0.4 | V |
| $\mathrm{V}_{\text {IL }}$ | -0.3 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | 2.0 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Input Transition Time $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}{ }^{2}$ |  | 500 | ns |
| $\mathrm{C}_{\text {IO }} \mathrm{I} / \mathrm{O}$ Capacitance ${ }^{2,3}$ |  | 10 | pF |
| Standby Current, $\mathrm{I}_{\mathrm{CC}}{ }^{4}$ (typical $=0.3 \mathrm{~mA}$ ) |  | 0.75 | mA |
| Leakage Current ${ }^{5}$ | -10 | 10 | $\mu \mathrm{A}$ |

## Notes:

1. Only one output tested at a time. $V_{C C}=\min$.
2. Not tested, for information only.
3. Includes worst-case 84-pin PLCC package capacitance. $V_{O U T}=0 \mathrm{~V}, f=1 \mathrm{MHz}$.
4. Typical standby current $=0.3 \mathrm{~mA}$. All outputs unloaded. All inputs $=V_{C C}$ or GND.
5. $V_{O}, V_{I N}=V_{C C}$ or $G N D$

## Package Thermal Characteristics

The device junction to case thermal characteristics is $\theta \mathrm{jc}$, and the junction to ambient air characteristics is $\theta_{\mathrm{ja}}$. The thermal characteristics for $\theta \mathrm{ja}$ are shown with two different air flow rates. Maximum junction temperature is $150^{\circ} \mathrm{C}$.

A sample calculation of the maximum power dissipation for an 84-pin plastic leaded chip carrier at commercial temperature is as follows:

$$
\frac{\text { Max junction temp. }\left({ }^{\circ} \mathrm{C}\right)-\text { Max commercial temp. }\left({ }^{\circ} \mathrm{C}\right)}{\theta \mathrm{ja}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)}=\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{37^{\circ} \mathrm{C} / \mathrm{W}}=2.2 \mathrm{~W}
$$

| Package Type | Pin Count | $\theta \mathbf{j c}$ | $\theta \mathbf{j a}$ <br> Still Air | $\theta \mathbf{j a}$ <br> $\mathbf{3 0 0} \mathbf{f t / m i n}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Plastic J-Leaded Chip Carrier | 44 | 15 | 45 | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 68 | 13 | 38 | 29 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 84 | 12 | 37 | 28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Quad Flatpack | 100 | 13 | 48 | 40 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Very Thin (1.0 mm) Quad Flatpack | 80 | 12 | 43 | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Ceramic Pin Grid Array | 84 | 8 | 33 | 20 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Ceramic Quad Flatpack | 84 | 5 | 40 | 30 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## General Power Equation

$\mathrm{P}=\left[\mathrm{I}_{\mathrm{CC}}\right.$ standby $+\mathrm{I}_{\mathrm{CC}}$ active $] * \mathrm{~V}_{\mathrm{CC}}+\mathrm{I}_{\mathrm{OL}} * \mathrm{~V}_{\mathrm{OL}} * \mathrm{~N}+\mathrm{I}_{\mathrm{OH}} *$
$\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}\right) * \mathrm{M}$
Where:
$\mathrm{I}_{\mathrm{CC}}$ standby is the current flowing when no inputs or outputs are changing.
$\mathrm{I}_{\mathrm{CC}}$ active is the current flowing due to CMOS switching.
$\mathrm{I}_{\mathrm{OL}}, \mathrm{I}_{\mathrm{OH}}$ are TTL sink/source currents.
$\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ are TTL level output voltages.
N equals the number of outputs driving TTL loads to $\mathrm{V}_{\mathrm{OL}}$.
M equals the number of outputs driving TTL loads to $\mathrm{V}_{\mathrm{OH}}$.

An accurate determination of N and M is problematical because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active.

## Static Power Component

Actel FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved.

The power due to standby current is typically a small component of the overall power. Standby power is calculated below for commercial, worst case conditions.

| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | Power |
| :--- | :--- | :--- |
| 3 mA | 5.25 V | 15.75 mW (max) |
| 1 mA | 5.25 V | 5.25 mW (typ) |
| 0.75 mA | 3.60 V | 2.70 mW (max) |
| 0.30 mA | 3.30 V | 0.99 mW (typ) |

## Active Power Component

Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

## Equivalent Capacitance

The power dissipated by a CMOS circuit can be expressed by the Equation 1.

$$
\begin{equation*}
\text { Power }(\mathrm{uW})=\mathrm{C}_{\mathrm{EQ}} * \mathrm{~V}_{\mathrm{CC} 2} * \mathrm{~F} \tag{1}
\end{equation*}
$$

Where:
$\mathrm{C}_{\mathrm{EQ}}$ is the equivalent capacitance expressed in pF .
$\mathrm{V}_{\mathrm{CC}}$ is the power supply in volts.
F is the switching frequency in MHz .
Equivalent capacitance is calculated by measuring $\mathrm{I}_{\mathrm{CC}}$ active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of $\mathrm{V}_{\mathrm{CC}}$. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown below.

## $C_{E Q}$ Values for Actel FPGAs

|  | A10V10B <br> A10V20B | A1010B <br> A1020B |
| :--- | :---: | :---: |
| Modules ( $\mathrm{C}_{\mathrm{EQM}}$ ) | 3.2 | 3.7 |
| Input Buffers ( CEQI ) | 10.9 | 22.1 |
| Output Buffers ( $\mathrm{C}_{\mathrm{EQO}}$ ) | 11.6 | 31.2 |
| Routed Array Clock Buffer |  |  |
| Loads ( $\mathrm{C}_{\mathrm{EQCR}}$ ) | 4.1 | 4.6 |

To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. Equation 2 shows a piece-wise linear summation over all components.
Power $=\mathrm{V}_{\mathrm{CC}}^{2} *\left[\left(\mathrm{~m} * \mathrm{C}_{\mathrm{EQM}} * \mathrm{f}_{\mathrm{m}}\right)_{\text {modules }}+\right.$
$\left(\mathrm{n} * \mathrm{C}_{\mathrm{EQI}} * \mathrm{f}_{\mathrm{n}}\right)_{\text {inputs }}+\left(\mathrm{p} *\left(\mathrm{C}_{\mathrm{EQO}}+\mathrm{C}_{\mathrm{L}}\right) * \mathrm{f}_{\mathrm{p}}\right)_{\text {outputs }}+$
$0.5 *\left(\mathrm{q}_{1} * \mathrm{C}_{\text {EQCR }} * \mathrm{f}_{\mathrm{q} 1}\right)_{\text {routed_Clk1 }}+$
$\left.\left(\mathrm{r}_{1} * \mathrm{f}_{\mathrm{q} 1}\right)_{\text {routed_Clk1 }}\right]$
Where:
$\mathrm{m} \quad=$ Number of logic modules switching at fm
$\mathrm{n} \quad=$ Number of input buffers switching at fn
$\mathrm{p} \quad=$ Number of output buffers switching at fp
$\mathrm{q}_{1} \quad=$ Number of clock loads on the first routed array clock (All families)
$r_{1} \quad=$ Fixed capacitance due to first routed array clock (All families)

| $\mathrm{C}_{\mathrm{EQM}}$ | $=$ Equivalent capacitance of logic modules in pF |
| :--- | :--- |
| $\mathrm{C}_{\mathrm{EQI}}$ | $=$ Equivalent capacitance of input buffers in pF |
| $\mathrm{C}_{\mathrm{EQO}}$ | $=$ Equivalent capacitance of output buffers in pF |
| $\mathrm{C}_{\text {EQCR }}$ | $=$ Equivalent capacitance of routed array clock in |
|  | pF |
| $\mathrm{C}_{\mathrm{L}}$ | $=$ Output lead capacitance in pF |
| $\mathrm{f}_{\mathrm{m}}$ | $=$ Average logic module switching rate in MHz |
| $\mathrm{f}_{\mathrm{n}}$ | $=$ Average input buffer switching rate in MHz |
| $\mathrm{f}_{\mathrm{p}}$ | $=$ Average output buffer switching rate in MHz |
| $\mathrm{f}_{\mathrm{q} 1}$ | $=$ Average first routed array clock rate in $\mathrm{MHz}($ All |
|  | families) |

## Fixed Capacitance Values for Actel FPGAs (pF)

|  | $\mathrm{r}_{1}$ |
| :--- | :---: |
| Device Type | routed_Clk1 |
| A1010B | 41.4 |
| A1020B | 68.6 |
| A10V10B | 40 |
| A10V20B | 65 |

## Determining Average Switching Frequency

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows:

| Logic Modules ( m ) | $90 \%$ of modules |
| :--- | :--- |
| Inputs switching ( n ) | \#inputs/4 |
| Outputs switching ( p ) | \#outputs/4 |
| First routed array clock loads $\left(\mathrm{q}_{1}\right)$ | $40 \%$ of modules |
| Load capacitance ( $\mathrm{C}_{\mathrm{L}}$ ) | 35 pF |
| Average logic module switching rate ( $\mathrm{f}_{\mathrm{m}}$ ) | $\mathrm{F} / 10$ |
| Average input switching rate $\left(\mathrm{f}_{\mathrm{n}}\right)$ | $\mathrm{F} / 5$ |
| Average output switching rate $\left(\mathrm{f}_{\mathrm{p}}\right)$ | $\mathrm{F} / 10$ |
| Average first routed array clock rate | F |
| $\left(\mathrm{f}_{\mathrm{q} 1}\right)$ |  |

## Functional Timing Tests

AC timing for logic module internal delays is determined after place and route．The DirectTime Analyzer utility displays actual timing parameters for circuit delays．ACT 1 devices are AC tested to a＂binning＂circuit specification．

The circuit consists of one input buffer +n logic modules + one output buffer（ $\mathrm{n}=16$ for A1010B； $\mathrm{n}=28$ for A1020B）．The
logic modules are distributed along two sides of the device，as inverting or non－inverting buffers．The modules are connected through programmed antifuses with typical capacitive loading．
Propagation delay $\left[t_{\text {PD }}=\left(t_{\text {PLH }}+t_{\text {PHL }}\right) / 2\right]$ is tested to the following AC test specifications．

## Output Buffer Performance Derating（5V）



Note：The above curves are based on characterizations of sample devices and are not completely tested on all devices．
Output Buffer Performance Derating（3．3V）


Note：The above curves are based on characterizations of sample devices and are not completely tested on all devices．

## ACT 1 Timing Module*



* Values shown for ACT 1 '-3 speed' devices at worst-case commercial conditions.


## Predictable Performance: Tight Delay Distributions

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks.
The ACT 1 family delivers a very tight fanout delay distribution. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Actel's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 1 family's antifuses, fabricated in 1.0 micron lithography, offer nominal levels of 200 ohms resistance and 7.5 femtofarad (fF) capacitance per antifuse.

The ACT 1 fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The ACT 1 family's proprietary architecture limits the number of antifuses per path to a maximum of four, with $90 \%$ of interconnects using two antifuses.

## Timing Characteristics

Timing characteristics for ACT 1 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 1 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user design is complete. Delay values may then be determined by using the DirectTime Analyzer utility or performing simulation with post-layout delays.

## Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to $6 \%$ of the nets in a design may be designated as critical, while $90 \%$ of the nets in a design are typical.

## Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to $6 \%$ of nets in a fully utilized device require long tracks. Long tracks contribute approximately 5 ns to 10 ns delay. This additional delay is represented statistically in higher fanout ( $\mathrm{FO}=8$ ) routing delays in the data sheet specifications section.

## Timing Derating

A best case timing derating factor of 0.45 is used to reflect best case processing. Note that this factor is relative to the
"standard speed" timing parameters, and must be multiplied by the appropriate voltage and temperature derating factors for a given application.

Timing Derating Factor (Temperature and Voltage)

|  | Industrial |  |  | Military |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. |  | Min. | Max. |
|  | 0.69 | 1.11 | 0.67 | 1.23 |  |

Timing Derating Factor for Designs at Typical Temperature ( $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x | 0.85 |
| :--- | :--- |

Temperature and Voltage Derating Factors
(normalized to Worst-Case Commercial, $\mathrm{T}_{\mathrm{J}}=4.75 \mathrm{~V}, 70^{\circ} \mathrm{C}$ )

|  | $\mathbf{- 5 5}$ | $\mathbf{- 4 0}$ | $\mathbf{0}$ | $\mathbf{2 5}$ | $\mathbf{7 0}$ | $\mathbf{8 5}$ | $\mathbf{1 2 5}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{4 . 5 0}$ | 0.75 | 0.79 | 0.86 | 0.92 | 1.06 | 1.11 | 1.23 |
| $\mathbf{4 . 7 5}$ | 0.71 | 0.75 | 0.82 | 0.87 | 1.00 | 1.05 | 1.16 |
| 5.00 | 0.69 | 0.72 | 0.80 | 0.85 | 0.97 | 1.02 | 1.13 |
| 5.25 | 0.68 | 0.69 | 0.77 | 0.82 | 0.95 | 0.98 | 1.09 |
| 5.50 | 0.67 | 0.69 | 0.76 | 0.81 | 0.93 | 0.97 | 1.08 |

Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, $\mathrm{T}_{\mathrm{J}}=4.75 \mathrm{~V}, 70^{\circ} \mathrm{C}$ )


Note: $\quad$ This derating factor applies to all routing and propagation delays.

Temperature and Voltage Derating
Factors (normalized to Worst-Case
Commercial, $\mathrm{T}_{\mathrm{J}}=3.0 \mathrm{~V}, 70^{\circ} \mathrm{C}$ )

|  | $\mathbf{0}$ | $\mathbf{2 5}$ | $\mathbf{7 0}$ |
| :---: | :---: | :---: | :---: |
| $\mathbf{2 . 7}$ | 1.05 | 1.09 | 1.30 |
| 3.0 | 0.81 | 0.84 | 1.00 |
| 3.3 | 0.64 | 0.67 | 0.79 |
| $\mathbf{3 . 6}$ | 0.62 | 0.64 | 0.76 |

Junction Temperature and Voltage Derating Curves
(normalized to Worst-Case Commercial, $\mathrm{T}_{\mathrm{J}}=3.0 \mathrm{~V}, 70^{\circ} \mathrm{C}$ )


Note: This derating factor applies to all routing and propagation delays.

## Parameter Measurement

Output Buffer Delays


## AC Test Loads

Load 1
(Used to measure propagation delay)

To the output under test


Load 2
(Used to measure rising/falling edges)


## Sequential Timing Characteristics

## Flip-Flops and Latches


(Positive edge triggered)


Note: $\quad D$ represents all data functions involving $A, B, S$ for multiplexed flip-flops.

## ACT 1 Timing Characteristics

(Worst-Case Commercial Conditions, $\left.\mathrm{V}_{\mathrm{Cc}}=4.75 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=70^{\circ} \mathrm{C}\right)^{1}$

| Logic Module Propagation Delays |  | '-3' Speed | '-2' Speed | '-1' Speed | 'Std' Speed | 3.3 V Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| $\mathrm{t}_{\text {PD1 }}$ | Single Module | 2.9 | 3.4 | 3.8 | 4.5 | 6.5 | ns |
| $t_{\text {PD2 }}$ | Dual Module Macros | 6.8 | 7.8 | 8.8 | 10.4 | 15.1 | ns |
| $\mathrm{t}_{\mathrm{CO}}$ | Sequential Clk to Q | 2.9 | 3.4 | 3.8 | 4.5 | 6.5 | ns |
| $\mathrm{t}_{\mathrm{GO}}$ | Latch G to Q | 2.9 | 3.4 | 3.8 | 4.5 | 6.5 | ns |
| $\mathrm{t}_{\mathrm{RS}}$ | Flip-Flop (Latch) Reset to Q | 2.9 | 3.4 | 3.8 | 4.5 | 6.5 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RD1 }}$ | FO=1 Routing Delay | 0.9 | 1.1 | 1.2 | 1.4 | 2.0 | ns |
| $\mathrm{t}_{\mathrm{RD} 2}$ | FO=2 Routing Delay | 1.4 | 1.7 | 1.9 | 2.2 | 3.2 | ns |
| $\mathrm{t}_{\mathrm{RD} 3}$ | FO=3 Routing Delay | 2.1 | 2.5 | 2.8 | 3.3 | 4.8 | ns |
| $\mathrm{t}_{\text {RD4 }}$ | FO=4 Routing Delay | 3.1 | 3.6 | 4.1 | 4.8 | 7.0 | ns |
| $\mathrm{t}_{\text {RD8 }}$ | FO=8 Routing Delay | 6.6 | 7.7 | 8.7 | 10.2 | 14.8 | ns |
| Sequential Timing Characteristics ${ }^{3}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {SUD }}$ | Flip-Flop (Latch) Data Input Setup | 5.5 | 6.4 | 7.2 | 8.5 | 10.0 | ns |
| $\mathrm{t}_{\mathrm{HD}}{ }^{4}$ | Flip-Flop (Latch) Data Input Hold | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | ns |
| tsuena | Flip-Flop (Latch) Enable Setup | 5.5 | 6.4 | 7.2 | 8.5 | 10.0 | ns |
| $\mathrm{t}_{\text {HENA }}$ | Flip-Flop (Latch) Enable Hold | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | ns |
| twCLKA | Flip-Flop (Latch) Clock Active Pulse Width | 6.8 | 8.0 | 9.0 | 10.5 | 9.8 | ns |
| ${ }^{\text {t WASYN }}$ | Flip-Flop (Latch) Asynchronous Pulse Width | 6.8 | 8.0 | 9.0 | 10.5 | 9.8 | ns |
| $\mathrm{t}_{\mathrm{A}}$ | Flip-Flop Clock Input Period | 14.2 | 16.7 | 18.9 | 22.3 | 20.0 | ns |
| $\mathrm{f}_{\text {MAX }}$ | Flip-Flop (Latch) Clock Frequency ( $\mathrm{FO}=128$ ) | 70 | 60 | 53 | 45 | 50 | MHz |

## Notes:

1. $V_{C C}=3.0$ Vfor $3.3 V$ specifications.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.
3. Setup times assume fanout of 3. Further testing information can be obtained from the DirectTime Analyzer utility.
4. The Hold Time for the DFME1A macro may be greater than 0 ns. Use the Designer 3.0 or later Timer to check the Hold Time for this macro.

## ACT 1 Timing Characteristics (continued)

(Worst-Case Commercial Conditions)

| Input Module Propagation Delays |  |  | '-3' Speed |  | '-2' Speed |  | '-1' Speed |  | 'Std' Speed |  | 3.3 V Speed |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| $\mathrm{t}_{\mathrm{INYH}}$ | Pad to Y High |  |  | 3.1 |  | 3.5 |  | 4.0 |  | 4.7 |  | 6.8 | ns |
| $\mathrm{t}_{\text {INYL }}$ | Pad to Y Low |  |  | 3.1 |  | 3.5 |  | 4.0 |  | 4.7 |  | 6.8 | ns |
| Input Module Predicted Routing Delays ${ }^{1}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
| tIRD1 | FO=1 Routing Delay |  |  | 0.9 |  | 1.1 |  | 1.2 |  | 1.4 |  | 2.0 | ns |
| tIRD2 | FO=2 Routing Delay |  |  | 1.4 |  | 1.7 |  | 1.9 |  | 2.2 |  | 3.2 | ns |
| tIRD3 | FO=3 Routing Delay |  |  | 2.1 |  | 2.5 |  | 2.8 |  | 3.3 |  | 4.8 | ns |
| tIRD4 | FO=4 Routing Delay |  |  | 3.1 |  | 3.6 |  | 4.1 |  | 4.8 |  | 7.0 | ns |
| $\mathrm{t}_{\text {IRD8 }}$ | FO=8 Routing Delay |  |  | 6.6 |  | 7.7 |  | 8.7 |  | 10.2 |  | 14.8 | ns |
| Global Clock Network |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {CKH }}$ | Input Low to High | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ |  | $\begin{aligned} & 4.9 \\ & 5.6 \end{aligned}$ |  | $\begin{aligned} & 5.6 \\ & 6.4 \end{aligned}$ |  | $\begin{aligned} & \hline 6.4 \\ & 7.3 \end{aligned}$ |  | $\begin{aligned} & \hline 7.5 \\ & 8.6 \end{aligned}$ |  | $\begin{aligned} & 6.7 \\ & 7.9 \end{aligned}$ | ns |
| ${ }^{\text {ctek }}$ | Input High to Low | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ |  | $\begin{aligned} & 6.4 \\ & 7.0 \end{aligned}$ |  | $\begin{aligned} & 7.4 \\ & 8.1 \end{aligned}$ |  | $\begin{aligned} & 8.4 \\ & 9.2 \end{aligned}$ |  | $\begin{gathered} 9.9 \\ 10.8 \end{gathered}$ |  | $\begin{gathered} 8.8 \\ 10.0 \end{gathered}$ | ns |
| $\mathrm{t}_{\text {PWH }}$ | Minimum Pulse Width High | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.8 \end{aligned}$ |  | $\begin{aligned} & 7.5 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 8.5 \\ & 9.0 \end{aligned}$ |  | $\begin{aligned} & 10.0 \\ & 10.5 \end{aligned}$ |  | $\begin{aligned} & 8.9 \\ & 9.8 \end{aligned}$ |  | ns |
| $t_{\text {PWL }}$ | Minimum Pulse Width Low | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.8 \end{aligned}$ |  | $\begin{aligned} & 7.5 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 8.5 \\ & 9.0 \end{aligned}$ |  | $\begin{aligned} & 10.0 \\ & 10.5 \end{aligned}$ |  | $\begin{aligned} & 8.9 \\ & 9.8 \end{aligned}$ |  | ns |
| ${ }^{\text {t }}$ CKSW | Maximum Skew | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ |  | $\begin{aligned} & 1.2 \\ & 1.8 \end{aligned}$ |  | $\begin{aligned} & 1.3 \\ & 2.1 \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & 1.8 \\ & 2.8 \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 2.4 \end{aligned}$ | ns |
| $t_{p}$ | Minimum Period | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ | $\begin{aligned} & 13.2 \\ & 14.2 \end{aligned}$ |  | $\begin{aligned} & 15.4 \\ & 16.7 \end{aligned}$ |  | $\begin{aligned} & 17.6 \\ & 18.9 \end{aligned}$ |  | $\begin{aligned} & 20.9 \\ & 22.3 \end{aligned}$ |  | $\begin{gathered} 18.2 \\ 20 \end{gathered}$ |  | ns |
| $\mathrm{f}_{\text {max }}$ | Maximum Frequency | $\begin{aligned} & \mathrm{FO}=16 \\ & \mathrm{FO}=128 \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 70 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & 57 \\ & 53 \end{aligned}$ |  | $\begin{aligned} & 48 \\ & 45 \end{aligned}$ |  | $\begin{aligned} & 55 \\ & 50 \end{aligned}$ | MHz |

Note:

1. These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## ACT 1 Timing Characteristics (continued)

(Worst-Case Commercial Conditions)

| Output Module Timing |  | '-3' Speed | '-2' Speed | '-1'Speed | 'Std' Speed | 3.3 V Speed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| TTL Output Module Timing ${ }^{1}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{DLH}}$ | Data to Pad High | 6.7 | 7.6 | 8.7 | 10.3 | 15.0 | ns |
| $\mathrm{t}_{\mathrm{DHL}}$ | Data to Pad Low | 7.5 | 8.6 | 9.8 | 11.5 | 16.7 | ns |
| tenzh | Enable Pad Z to High | 6.6 | 7.5 | 8.6 | 10.2 | 14.8 | ns |
| tenzl | Enable Pad $Z$ to Low | 7.9 | 9.1 | 10.4 | 12.2 | 17.7 | ns |
| tenhz | Enable Pad High to Z | 10.0 | 11.6 | 13.1 | 15.4 | 22.4 | ns |
| tenlz | Enable Pad Low to Z | 9.0 | 10.4 | 11.8 | 13.9 | 20.2 | ns |
| $\mathrm{d}_{\text {TLH }}$ | Delta Low to High | 0.06 | 0.07 | 0.08 | 0.09 | 0.13 | $\mathrm{ns} / \mathrm{pF}$ |
| $\mathrm{d}_{\text {THL }}$ | Delta High to Low | 0.08 | 0.09 | 0.10 | 0.12 | 0.17 | ns/pF |
| CMOS Output Module Timing ${ }^{1}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {DLH }}$ | Data to Pad High | 7.9 | 9.2 | 10.4 | 12.2 | 17.7 | ns |
| $\mathrm{t}_{\mathrm{DHL}}$ | Data to Pad Low | 6.4 | 7.2 | 8.2 | 9.8 | 14.2 | ns |
| tenzh | Enable Pad Z to High | 6.0 | 6.9 | 7.9 | 9.2 | 13.4 | ns |
| $\mathrm{t}_{\mathrm{E}}$ NZL | Enable Pad Z to Low | 8.3 | 9.4 | 10.7 | 12.7 | 18.5 | ns |
| tenhz | Enable Pad High to $Z$ | 10.0 | 11.6 | 13.1 | 15.4 | 22.4 | ns |
| tenlz | Enable Pad Low to Z | 9.0 | 10.4 | 11.8 | 13.9 | 20.2 | ns |
| $\mathrm{d}_{\text {TLH }}$ | Delta Low to High | 0.10 | 0.11 | 0.13 | 0.15 | 0.22 | $\mathrm{ns} / \mathrm{pF}$ |
| $\mathrm{d}_{\text {THL }}$ | Delta High to Low | 0.06 | 0.07 | 0.08 | 0.09 | 0.13 | ns/pF |

## Notes:

1. Delays based on 35 pF loading.
2. SSO information can be found in the "Simultaneous Switching Output Limits for Actel FPGAs" application note on page 4-125.

## Package Pin Assignments

## 44-Pin PLCC



| Signal | A1010B <br> Function | A1020B <br> Function |
| :---: | :--- | :--- |
| 3 | VCC | VCC |
| 10 | GND | GND |
| 14 | VCC | VCC |
| 16 | VCC | VCC |
| 21 | GND | GND |
| 25 | VCC | VCC |
| 32 | GND | GND |
| 33 | CLK, I/O | CLK, I/O |
| 34 | MODE | MODE |
| 35 | VCC | VCC |
| 36 | SDI, I/O | SDI, I/O |
| 37 | DCLK, I/O | DCLK, I/O |
| 38 | PRA, I/O | PRA, I/O |
| 39 | PRB, I/O | PRB, I/O |
| 43 | GND | GND |


| Signal | A1010B, A10V10B <br> Function | A1020B, A10V20B <br> Functions |
| :---: | :--- | :--- |
| 4 | VCC | VCC |
| 14 | GND | GND |
| 15 | GND | GND |
| 21 | VCC | VCC |
| 25 | VCC | VCC |
| 32 | GND | GND |
| 38 | VCC | VCC |
| 49 | GND | GND |
| 52 | CLK, I/O | CLK, I/O |
| 54 | MODE | MODE |
| 55 | VCC | VCC |
| 56 | SDI, I/O | SDI, I/O |
| 57 | DCLK, I/O | DCLK, I/O |
| 58 | PRA, I/O | PRA, I/O |
| 59 | PRB, I/O | PRB, I/O |
| 66 | GND | GND |

## Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a 10 K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

## Package Pin Assignments (continued)

## 84-Pin PLCC



| Signal | A1020B, A10V20B <br> Function |
| :---: | :--- |
| 4 | VCC |
| 12 | NC |
| 18 | GND |
| 19 | GND |
| 25 | VCC |
| 26 | VCC |
| 33 | VCC |
| 40 | GND |
| 46 | VCC |
| 60 | GND |
| 61 | GND |
| 64 | CLK, I/O |
| 66 | MODE |
| 67 | VCC |
| 68 | VCC |
| 72 | SDI, I/O |
| 73 | DCLK, I/O |
| 74 | PRA, I/O |
| 75 | PRB, I/O |
| 82 | GND |

## Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a $10 K$ resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Package Pin Assignments (continued) 100-Pin PQFP


| Pin | A1010B Function | A1020B Function | Pin | A1010B Function | A1020B Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | NC | NC | 53 | NC | NC |
| 2 | NC | NC | 54 | NC | NC |
| 3 | NC | NC | 55 | NC | NC |
| 4 | NC | NC | 56 | VCC | VCC |
| 5 | NC | NC | 63 | GND | GND |
| 6 | PRB, I/O | PRB, I/O | 69 | VCC | VCC |
| 13 | GND | GND | 77 | NC | NC |
| 19 | VCC | VCC | 78 | NC | NC |
| 27 | NC | NC | 79 | NC | NC |
| 28 | NC | NC | 80 | NC | I/O |
| 29 | NC | NC | 81 | NC | I/O |
| 30 | NC | NC | 82 | NC | I/O |
| 31 | NC | I/O | 86 | GND | GND |
| 32 | NC | I/O | 87 | GND | GND |
| 33 | NC | I/O | 90 | CLK, I/O | CLK, I/O |
| 36 | GND | GND | 92 | MODE | MODE |
| 37 | GND | GND | 93 | VCC | VCC |
| 43 | VCC | VCC | 94 | VCC | VCC |
| 44 | VCC | VCC | 95 | NC | I/O |
| 48 | NC | I/O | 96 | NC | I/O |
| 49 | NC | I/O | 97 | NC | I/O |
| 50 | NC | I/O | 98 | SDI, I/O | SDI, I/O |
| 51 | NC | NC | 99 | DCLK, I/O | DCLK, I/O |
| 52 | NC | NC | 100 | PRA, I/O | PRA, I/O |

## Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a 10 K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

## Package Pin Assignments (continued)

## 80-Pin VQFP



| Pin | A1010B, A10V10B <br> Function | A1020B, A10V20B <br> Function |
| :---: | :--- | :--- |
| 2 | NC | I/O |
| 3 | NC | I/O |
| 4 | NC | I/O |
| 7 | GND | GND |
| 13 | VCC | VCC |
| 17 | NC | I/O |
| 18 | NC | I/O |
| 19 | NC | I/O |
| 20 | VCC | VCC |
| 27 | GND | GND |
| 33 | VCC | VCC |
| 41 | NC | I/O |
| 42 | NC | I/O |
| 43 | NC | I/O |


| Pin | A1010B, A10V10B <br> Function | A1020B, A10V20B <br> Function |
| :--- | :--- | :--- |
| 47 | GND | GND |
| 50 | CLK, I/O | CLK, I/O |
| 52 | MODE | MODE |
| 53 | VCC | VCC |
| 54 | NC | $\mathrm{I} / \mathrm{O}$ |
| 55 | NC | $1 / \mathrm{O}$ |
| 56 | NC | $\mathrm{I} / \mathrm{O}$ |
| 57 | SDI, I/O | SDI, I/O |
| 58 | DCLK, I/O | DCLK, I/O |
| 59 | PRA, I/O | PRA, I/O |
| 60 | NC | NC |
| 61 | PRB, I/O | PRB, I/O |
| 68 | GND | GND |
| 74 | VCC | VCC |

Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a 10 K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

## Package Pin Assignments (continued)

## 84-Pin CPGA



Orientation Pin (C3)

| Pin | A1010B Function | A1020B Function |
| :--- | :--- | :--- |
| A11 | PRA, I/O | PRA, I/O |
| B1 | NC | I/O |
| B2 | NC | NC |
| B5 | VCC | VCC |
| B7 | GND | GND |
| B10 | PRB, I/O | PRB, I/O |
| B11 | SDI, I/O | SDI,I/O |
| C1 | NC | I/O |
| C2 | NC | I/O |
| C10 | DCLK, I/O | DCLK, I/O |
| C11 | NC | I/O |
| D10 | NC | I/O |
| D11 | NC | I/O |
| E2 | GND | GND |
| E3 | GND | GND |
| E9 | VCC | VCC |


| Pin | A1010B Function | A1020B Function |
| :---: | :--- | :--- |
| E10 | VCC | VCC |
| E11 | MODE | MODE |
| F1 | VCC | VCC |
| F9 | CLK, I/O | CLK, I/O |
| F10 | GND | GND |
| G2 | VCC | VCC |
| G10 | GND | GND |
| J2 | NC | I/O |
| J10 | NC | I/O |
| K1 | NC | I/O |
| K2 | VCC | VCC |
| K5 | GND | GND |
| K7 | VCC | VCC |
| K10 | NC | I/O |
| K11 | NC | I/O |
| L1 | NC | I/O |

Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a 10 K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

## Package Pin Assignments (continued)

## 84-Pin CQFP



| Pin | A1020B Function |
| :---: | :--- |
| 1 | NC |
| 7 | GND |
| 8 | GND |
| 14 | VCC |
| 15 | VCC |
| 22 | VCC |
| 29 | GND |
| 35 | VCC |
| 49 | GND |
| 50 | GND |


| Pin | A1020B Function |
| :--- | :--- |
| 53 | CLK, I/O |
| 55 | MODE |
| 56 | VCC |
| 57 | VCC |
| 61 | SDI, I/O |
| 62 | DCLK, I/O |
| 63 | PRA, I/O |
| 64 | PRB, I/O |
| 71 | GND |
| 77 | VCC |

## Notes:

1. NC: Denotes No Connection
2. All unlisted pin numbers are user I/Os.
3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
