

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **Discontinued Product**

These devices are no longer in production. The devices should not be purchased for new design applications. Samples are no longer available.

Date of status change: October 31, 2011

#### **Recommended Substitutions:**

Contact Allegro Sales for more information.

NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



#### **Features and Benefits**

- Output pin programming
- Field-programmable for optimal application integration
- Selectable coarse and fine gain and quiescent output voltage
- Selectable sensitivity temperature coefficient
- Selectable output clamp voltage level, including no-clamp (rail-to-rail)
- Selectable output polarity
- Unipolar or bipolar operation
- Ratiometric sensitivity, clamps, and quiescent output voltage
- Chopper-stabilized Hall technique
- Wide operating temperature range
- On-chip regulator for over/under voltage protection
- On-chip regulator provides EMI robustness
- Wide lead-spacing with KB package

#### Package: 3 pin SIP (suffix KB)



#### **Description**

The A1373 and A1374 high precision linear Hall effect sensor ICs are sensitive, temperature stable, linear devices with externally programmable features. This device family incorporates a chopper-stabilized amplifier, voltage regulator, programming logic, and an output amplifier on a single IC. The dynamic offset cancellation used with a chopper-stabilization technique provides extremely low offset and minimal temperature drift. A high frequency clock is used for chopping, to ensure high frequency signal processing capability. The A1373 and A1374 are ideal for use in automotive and industrial linear position-sensing applications that require increased reliability and accuracy over conventional contacting-potentiometer solutions. Key applications include: throttle position sensors, pedal position sensors, and suspension height sensors.

The design and manufacturing flexibility of the A1373 and A1374 complement the Allegro linear Hall effect family of devices by offering programmable gain, quiescent offset voltage for unipolar or bipolar operation, temperature coefficient, clamps, and polarity. The device can be set up in a magnetic circuit and programmed with a train of serial pulses via the output

Continued on the next page...

Not to scale

#### **Functional Block Diagram**



#### **Description (continued)**

pin. Once the right combination of gain, quiescent output voltage, and temperature coefficient has been selected, the codes can be locked for one-time programming. In this manner, manufacturing tolerances can be reduced and the assembly process can be simplified.

These devices are available in the KB package, a 3-pin SIP (single inline package). The lead (Pb) free version has a 100% matte tin plated leadframe.

#### **Selection Guide**

| Part Number | Packing*               | Ambient, T <sub>A</sub><br>( <sup>o</sup> C) |
|-------------|------------------------|----------------------------------------------|
| A1373EKB-T  | Bulk, 500 pieces / bag | -40 to 85                                    |
| A1373LKB-T  | Bulk, 500 pieces / bag | -40 to 150                                   |
| A1374EKB-T  | Bulk, 500 pieces / bag | -40 to 85                                    |
| A1374LKB-T  | Bulk, 500 pieces / bag | -40 to 150                                   |

<sup>\*</sup>Contact Allegro for additional packing options.



#### **Absolute Maximum Ratings**

| Characteristic                | Symbol                 | Notes                                                                                   | Rating     | Units |
|-------------------------------|------------------------|-----------------------------------------------------------------------------------------|------------|-------|
| Supply Voltage                | V <sub>CC</sub>        |                                                                                         | 16         | V     |
| Reverse Supply Voltage        | V <sub>RCC</sub>       |                                                                                         | -16        | V     |
| Output Voltage                | V <sub>OUT</sub>       | When blowing fuses during device programming, a voltage of 28 V may be applied to VOUT. | 16         | V     |
| Reverse-Output Voltage        | V <sub>ROUT</sub>      |                                                                                         | -0.1       | V     |
| Output Source Current         | I <sub>OUTSOURCE</sub> |                                                                                         | 3          | mA    |
| Output Sink Current           | I <sub>OUTSINK</sub>   |                                                                                         | 10         | mA    |
| Operating Ambient Temperature | _                      | Range E                                                                                 | -40 to 85  | °C    |
| Operating Ambient Temperature | T <sub>A</sub>         | Range L                                                                                 | -40 to 150 | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max)   |                                                                                         | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>       |                                                                                         | -65 to 170 | °C    |



# A1373 and A1374

# High Precision, Output Pin Programmable Linear Hall Effect Sensor ICs

#### **CHARACTERISTIC PARAMETERS**

| Characteristic                                      | Symbol                      |                                                      | Test Conditions                                                        | Min.      | Тур.                   | Max      | Units      |
|-----------------------------------------------------|-----------------------------|------------------------------------------------------|------------------------------------------------------------------------|-----------|------------------------|----------|------------|
| ELECTRICAL CHARACTERISTIC                           | s over operating            | tempera                                              | ature range, V <sub>CC</sub> =5.0 V, unles                             | ss otherw | ise noted              | ,        |            |
| Supply Voltage                                      | V <sub>CC</sub>             | Operation within specification, $T_j < 165^{\circ}C$ |                                                                        | 4.5       | 5.0                    | 5.5      | V          |
| Supply Current                                      | I <sub>cc</sub>             |                                                      |                                                                        | _         | 8.2                    | 10       | mA         |
| Reverse-Supply Current                              | I <sub>RCC</sub>            | V <sub>CC</sub> = -                                  | 16 V, T <sub>A</sub> = 25°C                                            | _         | _                      | 16       | mA         |
| Power-On Time <sup>1</sup>                          | t <sub>PO</sub>             | C <sub>LOAD</sub> =                                  | 10 nF, 90% full scale V <sub>OUT</sub>                                 | -         | _                      | 300      | μs         |
| Chopping Frequency                                  | f <sub>C</sub>              |                                                      |                                                                        | _         | 200                    | _        | kHz        |
| Internal Bandwidth                                  | BW                          | A1373<br>A1374                                       | Small signal -3 dB                                                     | _         | 2.5<br>20              |          | kHz<br>kHz |
| OUTPUT CHARACTERISTICS OV                           | rer operating tem           | perature                                             | range, V <sub>CC</sub> =5.0 V, unless ot                               | herwise r | noted                  |          |            |
| Noise <sup>2,3</sup>                                | V <sub>N</sub>              | A1373                                                | peak-to-peak, C <sub>LOAD</sub> > 1 nF,                                | _         | 6                      | 16       | mV         |
|                                                     |                             | A1374                                                | 2.5 mV/G                                                               | _         | 14                     | 26       | mV         |
| Output Capacitance Load                             | C <sub>LOAD</sub>           | VOUT p                                               | in to GND pin                                                          | _         | -                      | 10       | nF         |
| Output Resistive Load                               | R <sub>LOAD</sub>           |                                                      |                                                                        | 4700      | _                      | _        | Ω          |
| Phase Shift                                         | ΔΦ                          | A1373                                                | Magnetic signal freq. = 100 Hz                                         | -         | 3                      | _        | (°)        |
| Fridse Still                                        | ΔΦ                          | A1374                                                | Magnetic signal freq. = 1000 Hz                                        | _         | 3                      | _        | (°)        |
| 0.10.11/11/10                                       | V <sub>OUT(Sat)HIGH</sub>   | B(kG) >                                              | RCE = 1.2 mA,<br>(V <sub>CC</sub> -V <sub>OUT(Q)</sub> ) / Sens (mV/G) | 4.65      | 4.7                    | _        | V          |
| Output Voltage                                      | V <sub>OUT(Sat)LOW</sub>    | I <sub>OUTSINK</sub><br>B(kG) <                      | = 1.2 mA,<br>V <sub>OUT(Q)</sub> / Sens (mV/G)                         | _         | 0.2                    | 0.25     | V          |
| Output Resistance                                   | R <sub>OUT</sub>            |                                                      |                                                                        | _         | 1.5                    | _        | Ω          |
| MAGNETIC CHARACTERISTICS                            |                             |                                                      |                                                                        |           |                        |          |            |
| Magnetic Slew Rate                                  | SLR                         | V / ms / Sens                                        |                                                                        | -         | 20                     | _        | G/µs       |
| PRE-PROGRAMMING TARGET ( otherwise noted            | Prior to coarse an          | d fine tri                                           | m) over operating temperatur                                           | e range,  | V <sub>CC</sub> =5.0 \ | , unless |            |
| Pre-Programming Quiescent Output Voltage            | V <sub>OUT(Q)PRE</sub>      | B = 0 G                                              | , T <sub>A</sub> = 25°C                                                | 1.62      | 1.80                   | 1.98     | V          |
| Pre-Programming Sensitivity                         | Sens <sub>PRE</sub>         | $T_A = 25^\circ$                                     | С                                                                      | 1.05      | 1.31                   | 1.75     | mV/G       |
| Pre-Programming Sensitivity Temperature Coefficient | TC <sub>PRE</sub>           | T <sub>A</sub> relative to 25°C                      |                                                                        | -0.016    | 0.05                   | 0.104    | %/°C       |
| INITIAL COARSE PROGRAMMIN                           | <b>G</b> over operating     | tempera                                              | ature range, V <sub>CC</sub> =5.0 V, unles                             | ss otherw | ise noted              |          |            |
|                                                     | V <sub>OUT(Q)INITLOW</sub>  | T <sub>A</sub> = 25°C                                |                                                                        | _         | 0.55                   | _        | V          |
| Initial Coarse Quiescent Output Voltage             | V <sub>OUT(Q)INITMID</sub>  | Reference V <sub>OUT(Q)PRE</sub>                     |                                                                        | _         |                        | _        | V          |
| J -                                                 | V <sub>OUT(Q)INITHIGH</sub> | ` '                                                  |                                                                        | -         | 3.25                   | _        | V          |
|                                                     | Sens <sub>INITLOW</sub>     | Referen                                              | ce Sens <sub>PRE</sub>                                                 | -         | _                      | _        | mV/G       |
| Initial Coarse Sensitivity                          | Sens <sub>INITMID</sub>     | T <sub>A</sub> = 25°                                 | С                                                                      | _         | 2.8                    | _        | mV/G       |
|                                                     | Sens <sub>INITHIGH</sub>    | T <sub>A</sub> = 25°                                 | С                                                                      | _         | 5.5                    | _        | mV/G       |
|                                                     | 1                           |                                                      |                                                                        |           | I .                    |          | 1          |

Continued on the next page...



# A1373 and A1374

# High Precision, Output Pin Programmable Linear Hall Effect Sensor ICs

**CHARACTERISTIC PARAMETERS (continued)** 

| Characteristic                                                                                                         | Symbol                     |                                           | Test Conditions                   | Min.     | Тур.                              | Max   | Units |
|------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------|-----------------------------------|----------|-----------------------------------|-------|-------|
| QUIESCENT OUTPUT VOLTAGE PROGRAMMING over operating temperature range, V <sub>CC</sub> = 5.0 V, unless otherwise noted |                            |                                           |                                   |          |                                   |       | oted  |
|                                                                                                                        | V <sub>OUT(Q)LOW</sub>     |                                           |                                   | 0.7      | _                                 | 1.9   | V     |
| Quiescent Output Voltage Range                                                                                         | V <sub>OUT(Q)MID</sub>     | B = 0 G,                                  | T <sub>A</sub> = 25°C             | 2.0      | _                                 | 3.2   | V     |
|                                                                                                                        | V <sub>OUT(Q)HIGH</sub>    |                                           |                                   | 3.5      | _                                 | 4.5   | V     |
| Average Quiescent Output Voltage Step Size <sup>4,5,6</sup>                                                            | Step <sub>VOUT(Q)</sub>    | T <sub>A</sub> = 25°0                     | C                                 | 3.0      | 3.275                             | 3.5   | mV    |
| Quiescent Output Voltage<br>Programming Resolution                                                                     | Err <sub>PROGVOUT(Q)</sub> | Fine pro                                  | gramming value selection          | _        | ±0.5 ×<br>Step <sub>VOUT(Q)</sub> | -     | mV    |
| Quiescent Output Voltage Drift                                                                                         |                            | V <sub>OUT(Q)</sub> =                     | = V <sub>OUT(Q)LOW</sub>          | _        | _                                 | ±40   | mV    |
| Over Operating Temperature                                                                                             | $\Delta V_{OUT(Q)}$        | V <sub>OUT(Q)</sub> =                     | = V <sub>OUT(Q)MID</sub>          | _        | _                                 | ±40   | mV    |
| Range                                                                                                                  |                            | V <sub>OUT(Q)</sub> =                     | = V <sub>OUT(Q)HIGH</sub>         | _        | _                                 | ±55   | mV    |
| Quiescent Output Voltage                                                                                               |                            | Coarse (                                  | Range selection)                  | _        | 2                                 | _     | Bit   |
| Programming Bits                                                                                                       | _                          | Fine (Val                                 | lue selection)                    | _        | 9                                 | _     | Bit   |
|                                                                                                                        | 1/                         | A1373                                     | Lligh side systems deman          | 4.350    | _                                 | 4.565 | V     |
| 10% Output Clamp Option <sup>7</sup>                                                                                   | V <sub>OUTCLP10HIGH</sub>  | A1374                                     | High-side output clamp            | 4.300    | -                                 | 4.650 | V     |
|                                                                                                                        | V <sub>OUTCLP10LOW</sub>   | A1373                                     | L OW SIDE OUTDUT Clamp            | 0.4      | _                                 | 0.6   | V     |
|                                                                                                                        |                            | A1374                                     |                                   | 0.3      | _                                 | 0.6   | V     |
|                                                                                                                        | V <sub>OUTCLP20HIGH</sub>  | A1373                                     | High-side output clamp            | 3.925    | _                                 | 4.125 | V     |
| 20% Output Clamp Option <sup>7</sup>                                                                                   |                            | A1374                                     |                                   | 3.900    | _                                 | 4.200 | V     |
| 20 % Output Clarify Option                                                                                             | V <sub>OUTCLP20LOW</sub>   | A1373                                     | Low-side output clamp             | 0.9      | _                                 | 1.1   | V     |
|                                                                                                                        |                            | A1374                                     |                                   | 8.0      | _                                 | 1.1   | V     |
| Delay to Clamp                                                                                                         | toup                       | A1373                                     |                                   | _        | _                                 | 2     | μs    |
|                                                                                                                        | t <sub>CLP</sub>           | A1374                                     |                                   | -        | -                                 | 100   | μs    |
| SENSITIVITY PROGRAMMING OV                                                                                             |                            | perature                                  | range, $V_{CC}$ =5.0 V, unless of | therwise | noted                             |       |       |
|                                                                                                                        | Sens <sub>LOW</sub>        |                                           |                                   | 1.75     | _                                 | 2.8   | mV/G  |
| Sensitivity Range <sup>8</sup>                                                                                         | Sens <sub>MID</sub>        | $T_A = 25^{\circ}$                        | C                                 | 3.5      | _                                 | 5.7   | mV/G  |
|                                                                                                                        | Sens <sub>HIGH</sub>       |                                           |                                   | 7.0      | _                                 | 11.25 | mV/G  |
|                                                                                                                        | Step <sub>SENSLOW</sub>    |                                           |                                   | 6        | 9.5                               | 14    | μV/G  |
| Average Sensitivity Step Size <sup>4,5,6</sup>                                                                         | Step <sub>SENSMID</sub>    | T <sub>A</sub> = 25°C                     |                                   | 12       | 18.7                              | 28    | μV/G  |
|                                                                                                                        | Step <sub>SENSHIGH</sub>   |                                           |                                   | 22       | 37.0                              | 56    | μV/G  |
| Sensitivity Programming Resolution                                                                                     | Err <sub>PROGSENS</sub>    | Fine programming value selection accuracy |                                   | _        | ±0.5 ×<br>Step <sub>SENS</sub>    | -     | μV/G  |
| Sensitivity Programming Bits                                                                                           |                            | Coarse (Range selection)                  |                                   | _        | 2                                 | _     | Bit   |
| , ,                                                                                                                    | _                          | Fine (Value selection)                    |                                   | _        | 8                                 | _     | Bit   |
| POLARITY PROGRAMMING                                                                                                   |                            |                                           |                                   |          |                                   |       |       |
| Polarity Programming Bit                                                                                               | _                          | Negative                                  | Sensitivity                       |          | 1                                 | _     | Bit   |

Continued on the next page...



# A1373 and A1374

### High Precision, Output Pin Programmable Linear Hall Effect Sensor ICs

#### **CHARACTERISTIC PARAMETERS (continued)**

| Characteristic                                                         | Symbol                 | Test Conditions                                                                                               | Min.     | Тур.                   | Max       | Units |
|------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------|----------|------------------------|-----------|-------|
| SENSITIVITY TEMPERATURE CO                                             | EFFICIENT PRO          | GRAMMING over operating temperatu                                                                             | re range | V <sub>CC</sub> =5.0 \ | /, unless |       |
| otherwise noted                                                        |                        |                                                                                                               |          |                        |           |       |
| Sensitivity Temperature                                                | TC                     | Sensitivity T/C codes 0 to 11, minimum (absolute) positive temperature coefficient attainable                 | _        | 0.07                   | _         | %/°C  |
| Coefficient Range                                                      | 10                     | Sensitivity T/C codes 16 to 27, minimum (absolute) negative temperature coefficient attainable                | _        | -0.016                 | _         | %/°C  |
| Average Sensitivity Temperature Coefficient Step Size <sup>4,5,6</sup> | Step <sub>TC</sub>     | T <sub>A</sub> = 150°C                                                                                        | _        | 0.01                   | _         | %/°C  |
| Sensitivity Temperature Coefficient Programming Bits                   | _                      |                                                                                                               | _        | 5                      | _         | Bit   |
| ONE-TIME PROGRAMMING                                                   | 1                      |                                                                                                               | 1        | 1                      | 1         |       |
| Device Programming Lock Bit                                            | _                      |                                                                                                               | _        | 1                      | _         | Bit   |
| <b>RATIOMETRY</b> over operating to                                    | emperature rang        | je, V <sub>CC</sub> =5.0 V, unless otherwise note                                                             | d        | '                      | ı         |       |
| Quiescent Voltage Error                                                | Rat <sub>VOUT(Q)</sub> | V <sub>CC</sub> at V <sub>OPERATING</sub>                                                                     | _        | ±0.25                  | _         | %     |
| Sensitivity Error                                                      | Rat <sub>SENS</sub>    | V <sub>CC</sub> at V <sub>OPERATING</sub>                                                                     | _        | ±1.0                   | _         | %     |
| Clamp Error                                                            | Rat <sub>VOUTCLP</sub> | V <sub>CC</sub> at V <sub>OPERATING</sub>                                                                     | _        | ±1.5                   | _         | %     |
| LINEARITY over operating temporal                                      | erature range, V       | <sub>CC</sub> =5.0 V, unless otherwise noted                                                                  |          |                        |           |       |
| Positive Linearity Error                                               | Lin+                   | V <sub>CC</sub> at V <sub>OPERATING</sub>                                                                     | _        | ±0.5                   | _         | %     |
| Negative Linearity Error                                               | Lin-                   | V <sub>CC</sub> at V <sub>OPERATING</sub>                                                                     | _        | ±0.5                   | _         | %     |
| SYMMETRY over operating temp                                           | erature range, V       | / <sub>CC</sub> =5.0 V, unless otherwise noted                                                                |          |                        |           |       |
| Symmetry Error                                                         | Sym                    | V <sub>CC</sub> at V <sub>OPERATING</sub> – V <sub>CC</sub>                                                   | _        | ±0.35                  | _         | %     |
| ADDITIONAL CHARACTERISTICS                                             | 5                      |                                                                                                               |          |                        |           |       |
| Sensitivity Drift <sup>9</sup>                                         | ΔSens                  |                                                                                                               | _        | _                      | ±2        | %     |
| Package Thermal Resistance                                             | $R_{	heta JA}$         | 1 layer PCB with copper limited to<br>solder pads; see Allegro web site for<br>additional thermal information | _        | 177                    | _         | °C/W  |
| FAULT CONDITIONS over operat                                           | ing temperature        | range, V <sub>CC</sub> =5.0 V, unless otherwise                                                               | noted    |                        |           |       |
| Shorted Output Wire                                                    |                        | VOUT pin to VCC pin                                                                                           | _        | _                      | 18        | mA    |
| Shorted Output Wile                                                    | l <sub>оитѕнт</sub>    | VOUT pin to GND pin                                                                                           | _        | _                      | 4         | mA    |

<sup>&</sup>lt;sup>1</sup> t<sub>PO</sub> does not include t<sub>CLP</sub>, specified in the Quiescent Programming section of this table.



<sup>&</sup>lt;sup>2</sup> Peak to peak value exceeded: 0.3% (6σ).

<sup>&</sup>lt;sup>3</sup> For A1373, no digital noise is present at the output.

<sup>&</sup>lt;sup>4</sup> Step size is larger than required for the specified range, to take into account manufacturing spread.

<sup>&</sup>lt;sup>5</sup> Individual code step sizes can be greater than 2× larger than the step size at each significant bit rollover.

<sup>&</sup>lt;sup>6</sup> Average fine code step size in a given range = (Output value at highest fine code in the range – Output value at code 0 of the range) / Total quantity of steps (codes) in the range.

<sup>&</sup>lt;sup>7</sup> Values indicated are valid if any additional magnetic field does not exceed B(kG)= ±2 (V)/Sens (mv/G), after V<sub>OUTCLP</sub> is reached.

<sup>&</sup>lt;sup>8</sup> Program the *Sensitivity T/C* register before programming *Sensitivity Coarse* and *Sensitivity Fine*, due to a worst case shift of ±3% in sensitivity at 25°C at the maximum values for *Sensitivity T/C*: Positive T/C and Sensitivity T/C: Negative T/C. The Programming Guidelines section in this document lists a complete recommended order for programming individual values.

<sup>&</sup>lt;sup>9</sup>Drift due to temperature cycling is due to package effects on the Hall transducer. The stress is reduced when the package is baked. However, it will recover over time after removal from the bake.

### **Typical Characteristics**

#### **Temperature Coefficient Code Profile**

T<sub>A</sub> = 150°C, Magnetically Back-Biased



#### Code Application

- 0 Initial code
- 1-11 Positive TC codes, use to increase TC value
- 12-15 [Unused, same effect as 4-7, respectively]
- 16 27 Negative TC codes, use to decrease TC value
- 28 31 [Unused, same effect as 20 23, respectively]



6

#### Sensitivity Temperature Coefficient Range, TC









































#### **Chopper Stabilization Technique**

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation.

The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the dc offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated dc offset is suppressed.

The chopper stabilization technique uses a 200 kHz high frequency clock. For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency (400 kHz). This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability.

This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.



Concept of Chopper Stabilization Technique



#### **Definitions of Terms**

**Linear:** A type of Hall-Effect device that produces an analog output voltage proportional to the strength of a sensed magnetic field.

**Ratiometric:** A linear Hall-Effect device that, when not subjected to a significant magnetic field, has an output that is a ratio of its supply voltage. A ratiometric performance of 100% indicates the output follows the supply with no percentage error.

**Gauss:** Standard unit of measuring magnetic flux density. 1 gauss is equal to 1 Maxwell per square centimeter or 10<sup>-4</sup> tesla. (For reference, the earth's magnetic field is approximately 0.5 gauss.)

**Blowing:** Applying a pulse of sufficient voltage and duration to permanently set a bit, by blowing a fuse internal to the device. Once a

bit (fuse) has been blown, it cannot be reset. The terms *trimming* and *programming* can be used interchangeably with *blowing* in this context.

**Programming modes:** Testing the results is the only valid method to guarantee successful programming, and multiple modes are provided to support this. The programming modes are described in the section Mode Selection State.

**Code:** The number used to identify the register and the bitfield to be programmed, expressed as the decimal equivalent of the binary value. The LSB of a register is denoted as bit 0.

### **Typical Application Drawing**





#### Characteristic Definitions

**Quiescent Output Voltage.** In the quiescent state (no significant magnetic field: B=0), the output,  $V_{OUTQ}$ , equals a ratio of the supply voltage,  $V_{CC}$ , throughout the entire operating ranges of  $V_{CC}$  and ambient temperature,  $T_A$ . Due to internal component tolerances and thermal considerations, there is a tolerance on the quiescent output voltage,  $\Delta V_{OUTQ}$ , which is a function of both  $\Delta V_{CC}$  and  $\Delta T_A$ . For purposes of specification, the quiescent output voltage as a function of temperature,  $\Delta V_{OUTQ(\Delta T_A)}$ , is defined as:

$$\Delta V_{\text{OUTQ}(\Delta T_{A})} = \frac{V_{\text{OUTQ}(T_{A})} - V_{\text{OUTQ}(25^{\circ}\text{C})}}{Sens_{(25^{\circ}\text{C})}}$$
(1)

where Sens is in mV/G, and the result is the device equivalent accuracy, in gauss (G), applicable over the entire operating temperature range.

**Sensitivity.** The presence of a south-polarity (+B) magnetic field, perpendicular to the branded face of the device package, increases the output voltage,  $V_{OUT}$ , in proportion to the magnetic field applied, from  $V_{OUTQ}$  toward the  $V_{CC}$  rail. Conversely, the application of a north polarity (–B) magnetic field, in the same orientation, proportionally decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity of the device and is defined as:

$$Sens = \frac{V_{OUT(-B)} - V_{OUT(+B)}}{2B}$$
 (2)

The stability of the device magnetic sensitivity as a function of ambient temperature,  $\Delta Sens_{(\Delta T_A)}$  (%) is defined as:

$$\Delta Sens_{(\Delta T_A)} = \frac{Sens_{(T_A)} - Sens_{(25^{\circ}C)}}{Sens_{(25^{\circ}C)}} \times 100\%$$
 (3)

**Ratiometric.** The A1373 and A1374 feature ratiometric output. This means that the quiescent voltage output,  $V_{OUTO}$ ,

magnetic sensitivity, Sens, and clamp voltage,  $V_{OUTCLP}$ , are proportional to the supply voltage,  $V_{CC}$ .

The ratiometric change in the quiescent output voltage,  $RAT_{VOUT(O)}$  (%), is defined as:

$$RAT_{\text{VOUT(Q)}} = \frac{V_{\text{OUTQ(V_{CC})}} / V_{\text{OUTQ(5V)}}}{V_{\text{CC}} / 5 \text{ V}} \times 100\%$$
 (4)

the ratiometric change in sensitivity is defined as:

$$RAT_{Sens} = \frac{Sens_{(V_{CC})} / Sens_{(5V)}}{V_{CC} / 5 V} \times 100\%$$
 (5)

and the ratiometric change in clamp voltage is defined as:

$$RAT_{\text{VCLP}} = \frac{V_{\text{CLP(V_{CC})}} / V_{\text{CLP(5V)}}}{V_{\text{CC}} / 5 \text{ V}} \times 100\%$$
 (6)

Note that clamping effect is applicable only when clamping is enabled by programming of the device.

**Linearity and Symmetry.** The on-chip output stage is designed to provide linear output at a supply voltage of 5 V. Although the application of very high magnetic fields does not damage these devices, it does force their output into a nonlinear region. Linearity in percent is measured and defined as:

$$Lin^{+} = \frac{V_{\text{OUT(+B)}} - V_{\text{OUTQ}}}{2(V_{\text{OUT(+B/2)}} - V_{\text{OUTQ}})} \quad 100\%$$
 (7)

$$Lin- = \frac{V_{\text{OUT(-B)}} - V_{\text{OUTQ}}}{2(V_{\text{OUT(-B½)}} - V_{\text{OUTQ}})} \times 100\%$$
 (8)

and output symmetry as:

$$Sym = \frac{V_{\text{OUT}(+B)} - V_{\text{OUTQ}}}{V_{\text{OUTQ}} - V_{\text{OUT}(-B)}} \times 100\%$$
 (9)



#### **Pulse Generation**

Several parameters can be field-programmed. To do so, a coded series of voltage pulses through the VOUT pin is used to set bitfields in onboard registers. The effect on the device output can be monitored, and the registers can be cleared and set repeatedly until the required output results are achieved. To make the setting permanent, bitfield-level solid state fuses are blown, and finally, a device-level fuse is blown, blocking any further coding.

Although any programmable variable power supply can be used to generate the pulsed waveforms, Allegro highly recommends using the Allegro Sensor IC Evaluation Kit, available on the Allegro Web site On-line Store. The manual for that kit is available for download free of charge, and provides additional information on programming these devices.

There are three voltage levels that must be taken into account when programming. For purposes of explanation in this document, the signal levels are referred to simply as *high* programming voltage, V<sub>PH</sub>, *mid*, V<sub>PM</sub>, and *low*, V<sub>PL</sub>.

The rising edge of the high level, V<sub>PH</sub>, pulse generates a state change. The falling edge of the high level, V<sub>PH</sub>, pulse increments the mode, register, or bitfield selection by one, when allowed to drop below the low level, V<sub>PL</sub>, threshold. A delay on the falling edge, at the mid level, V<sub>PM</sub>, range is required to guarantee proper programming level recognition. When it is not desirable to increment these fields further, it is acceptable to hold the signal at the mid level, V<sub>PM</sub>, range and then transition to another high level, V<sub>PH</sub>, pulse. Referring to the Programming State Machine diagram, when using Blow Fuse mode the fourth high level, V<sub>PH</sub>, pulse (including the key sequence to enable Blow Fuse mode), will blow the selected key-code combination. If fuse blowing is not desired, it is recommended to reset the A137x by toggling the supply pin. If the high level, V<sub>PH</sub>, pulse is not generated, and the A137x is not reset, then the next key sequence to change states will blow the unwanted key-code combination. For multiple register addressing without fuse blowing, Try Value mode must be used.

#### PROGRAMMING PROTOCOL CHARACTERISTICS, over operating temperature range, unless otherwise noted

| Characteristic                   | Symbol           | Test Conditions                                                                              | Min. | Тур. | Max. | Units |
|----------------------------------|------------------|----------------------------------------------------------------------------------------------|------|------|------|-------|
|                                  | V <sub>PL</sub>  | Low voltage range, for addressing registers and bitfields                                    | 0    | _    | 5    | V     |
| Programming Voltage <sup>1</sup> | V <sub>PM</sub>  | Mid voltage range, for addressing bitfields and for separating programming signals           | 14   | _    | 16   | V     |
|                                  | V <sub>PH</sub>  | High voltage range, for enabling state changes and for fuse blowing                          | 25   | 26   | 27   | V     |
| Programming Current <sup>2</sup> | I <sub>PP</sub>  | $t_r$ = 11 $\mu$ s; 5 V $\rightarrow$ 28 V; $C_{PROG}$ = 0.1 $\mu$ F                         | _    | 209  | _    | mA    |
|                                  | t <sub>PHE</sub> | High pulse duration for enabling state change                                                | 20   | _    | _    | μs    |
|                                  | t <sub>PHP</sub> | High pulse duration for blowing fuses                                                        | 100  | _    | _    | μs    |
| Pulse Width                      | t <sub>PLA</sub> | Low pulse duration for bitfield addressing                                                   | 6    | _    | _    | μs    |
|                                  | t <sub>PME</sub> | Mid pulse delay on falling edge of high pulse, $V_{PH}$                                      | 15   | _    | _    | μs    |
|                                  | t <sub>PMA</sub> | Mid pulse duration for bitfield addressing                                                   | 6    | _    | _    | μs    |
| Pulse Rise Time                  | t <sub>r</sub>   | $V_{PL}$ to $V_{PH}$ or $V_{PM}$ ; maximum may be application dependent                      |      | _    | 100  | μs    |
| Pulse Fall Time                  | t <sub>f</sub>   | V <sub>PH</sub> or V <sub>PM</sub> to V <sub>PL</sub> ; maximum may be application dependent |      | _    | 100  | μs    |

<sup>&</sup>lt;sup>1</sup>Programming voltages are measured at pin #3, VOUT, of the A137x.

 $<sup>^2</sup>$ A minimum capacitance of 0.1  $\mu$ F must be connected from VOUT to the GND pin of the A137x in order to provide the current necessary to blow the fuse.



The mid voltage range,  $V_{PM}$ , is a neutral level used to separate  $V_{PH}$  and  $V_{PL}$  pulses from each other.

The low level,  $V_{PL}$ , pulse is used to increment the mode, register, and bitfield addresses that are to be set. The device generates a  $V_{PL}$  pulse on the falling edge of the mid-level to low-level transition,  $V_{PM}$  to  $V_{PL}$ .

In Try Value mode, the programming drive signal can be held at 5 V or less if no code search is required. If a code search is

required, then the output drive signal must be released to allow the output level to be read for each bitfield increment (see panels A and B, below).

To guarantee proper pulse recognition, each level must be held for the predefined durations specified in the Programming Protocol Characteristics table. Failure to follow the specifications may produce undefined results. Examples of common pulse trains are shown in panels C and D, below.



A. Try Value Mode. Code search with drive signal held at 5 V.



B. Try Value Mode. Code search with drive signal released after each  $V_{PM}$ , allows output to be measured after each code increment.



C. Blow Fuse Mode: Code 8 / bit 4 is programmed.



D. Lock Device Mode. Device-level Lock Bit is programmed; device programming is then permanently disabled.



### **Programming State Machine**



#### Programming Protocol and State Machine Description

#### **INITIAL STATE**

After system power-up, the programming logic is reset to a known state. This is referred to as the Initial state. All the registers that have intact fuses are set to logic 0.

While in the Initial state, any  $V_{PL}$  pulses on the VOUT pin are ignored.

To enter the Mode Selection state, send one  $V_{PH}$  pulse on the VOUT pin.

#### MODE SELECTION STATE

This state allows the selection of the programming mode:

- Try Value Mode. In this mode, the user provisionally downloads settings to the device registers, without blowing the bits. The user can increment through the codes of each parameter, and evaluate the results of various code settings.
- Blow Fuse Mode. In this mode, after downloading the settings, the user can blow the fuses in specific registers.
- Lock Device Mode. This mode is similar to Blow Fuse mode, except that the fuse that is blown permanently prevents any further programming of any bits in the device.

To select a mode, increment through the register bitfields by sending  $V_{PL}$  pulses on the VOUT pin, as follows:

0 pulses - No effect

1 pulse - Try Value mode

2 pulses – Blow Fuse mode

3 pulses – Lock Device mode

This register wraps by default. This means that sending additional VPL pulses traverses the register again.

Any V<sub>PH</sub> pulse sent before a V<sub>PL</sub> pulse has no effect.

To enter the Register Selection state, after sending a valid quantity of  $V_{PL}$  pulses, send one  $V_{PH}$  pulse on the VOUT pin.

#### REGISTER SELECTION STATE

This state allows the selection of the register containing the bitfields to be programmed. Selecting the register corresponds to selecting the parameter to be set. For bit codes, see the section Programming Logic.

- QVO [V<sub>OUT(Q)</sub>] Coarse. Register for setting the range of the operating dc point (2 bits)
- QVO Fine. Register for setting the value within the range set in the QVO Coarse register (9 bits)
- Sens. [Sensivity] Coarse. Register for setting the overall gain of the device (2 bits)

- Sens. Fine. Register for setting the value within the range set in the Sens. Coarse register (8 bits)
- [Sensitivity] TC Register. Register for setting the temperature coefficient for the device (5 bits).
- Clamp [V<sub>OUTCLP</sub>] Bit. Register for setting the clamping voltage of the output (2 bits)
- Polarity Bit. Register setting the polarity of the output (1 bit)

To select a register, increment through the register bitfields by sending  $V_{PL}$  pulses on the VOUT pin. Note that the programming of registers should follow the order shown in item 7 in the section Programming Guidelines, not the bitfield selection order shown here. The bitfield selection order is:

0 pulses - QVO Coarse register

1 pulse – QVO Fine register

2 pulses – Sens. Coarse register

3 pulses – Sense Fine register

4 pulses – TC Register register

5 pulses – Clamp Bit register

6 pulses – Polarity Bit register

This register wraps by default.

To enter the Bitfield Selection state, send one  $V_{PH}$  pulse on the VOUT pin.

#### **BITFIELD SELECTION STATE (Write Mode)**

This state allows the selection of the individual bitfields to be programmed, in the register selected in the Register Selection state.

In Try Value mode, the total value of the bitfields selected increments by 1 with each  $V_{PL}$  pulse on the VOUT pin. The parameter being programmed changes with each additional pulse, so measurements can be taken after each pulse to determine if the desired result has been acquired.

In Blow Fuses mode, each bitfield to be blown must be selected individually.

For bit codes and wrapping for these registers, see the section Programming Logic.

To leave this state, send one  $V_{PH}$  pulse on the VOUT pin. If the current mode is Try Value, the bitfields remain set and the device reverts to the Mode Selection state. If the current mode is Blow Fuse, the selected bitfield fuse is blown, and the device reverts to the Mode Selection state.



### **Programming Logic**

| Binary Bitfield Address       | Decimal Equivalent Code             | Description                                                                                                   |
|-------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------|
| QVO Coarse register           |                                     |                                                                                                               |
| 00                            | 0                                   | V <sub>OUT(Q)</sub> mid range                                                                                 |
| 01                            | 1                                   | V <sub>OUT(Q)</sub> low range                                                                                 |
| 10                            | 2                                   | V <sub>OUT(Q)</sub> high range                                                                                |
| 11                            | 3                                   | Register wraps to 00                                                                                          |
| QVO Fine register             |                                     |                                                                                                               |
| 000000000                     | 0                                   | Initial value in selected QVO Coarse range                                                                    |
| 111111111                     | 511                                 | Maximum value in selected QVO Coarse range                                                                    |
| Sens. Coarse register         |                                     |                                                                                                               |
| 00                            | 0                                   | Sens low range                                                                                                |
| 01                            | 1                                   | Sens mid range                                                                                                |
| 10                            | 2                                   | Sens high range                                                                                               |
| 11                            | 3                                   | Register wraps to 00                                                                                          |
| Sens. Fine register           |                                     |                                                                                                               |
| 00000000                      | 0                                   | Initial value in selected Sens. Coarse range                                                                  |
| 11111111                      | 255                                 | Maximum value in selected Sens. Coarse range                                                                  |
| TC Register register (See als | so chart Sensitivity Temperature Co | pefficient Code Profile in Typical Characteristics section)                                                   |
| 00000                         | 0                                   | initial TC                                                                                                    |
| 00001 through 01011           | 1 through 11                        | Positive TC programming range                                                                                 |
| 01100 through 01111           | 12 through 15                       | Unused: equal to codes 4 to 7, respectively                                                                   |
| 10000 through 11011           | 16 through 27                       | Negative TC prgramming range; Value for 16 equals 1 step less than the value for the Initial TC Value (00000) |
| 11100 through 11111           | 28 through 31                       | Unused: equal to codes 20 to 23, respectively                                                                 |
| Clamp Bit register            |                                     |                                                                                                               |
| 00                            | 0                                   | Rail-to-rail output swing                                                                                     |
| 01                            | 1                                   | 0.5 V and V <sub>CC</sub> - 0.5V rails                                                                        |
| 10                            | 2                                   | 1 V and V <sub>CC</sub> – 1 V rails                                                                           |
| 00                            | 3                                   | Register wraps to 00                                                                                          |
| Polarity Bit register         |                                     |                                                                                                               |
| 0                             | 0                                   | Positive (V <sub>OUT</sub> increases when a positive (south) magnetic field is applied to the device )        |
| 1                             | 1                                   | Negative (V <sub>OUT</sub> increases when a negative (north) magnetic field is applied to the device )        |
| Lock Bit register             |                                     |                                                                                                               |
| 0                             | 0                                   | Unlocked                                                                                                      |
| 1                             | 1                                   | Locked (register 0, bitfield 1)                                                                               |



#### **Programming Guidelines**

- A bypass capacitor rated at  $0.1\mu F$  must be mounted between the VOUT pin and the GND pin during programming. The power supply used for programming should be capable of delivering 28 V and 300 mA.
- ullet Before beginning any Blow Fuse mode or Lock Device mode code sequence, the device MUST be reset by cycling  $V_{CC}$  power-off and power-on again. Cycling power resets the device by setting all bitfields that have intact fuses to 0. Bitfields with blown fuses are unaffected.

In Try Value mode, to retain register settings from previous code sequences, do not cycle power between sequences.

When a register is selected in Register Selection mode, when the  $V_{PH}$  pulse is sent to enter the Bitfield Selection mode, the bitfields with intact fuses in that register are reset to 0.

- In Try Value mode, all bits in the register can be set in one code sequence. For example, setting the binary value 0110 and sending a  $V_{PH}$  pulse sets code 6. However, because of the power requirement, blowing fuses in Blow Fuse mode must be performed one bitfield at a time. In order to program (blow fuses) for binary 0110, the bitfields MUST be programmed (blown) in two different code sequences:one setting the 0100 bit, and the other setting the 0010 bit (in either order). Power must be cycled before each of the two sequences.
- Although a bitfield cannot be reset once its fuse is blown, additional bitfields can be blown at any time, until the device is locked by setting the Lock bit. For example, if bit 1 (0010) has been blown, it is possible to blow bit 0 (0001). Because bit 1 was already blown, the end result will be 0011 (code 3).

- Before powering down the device after programming, observe the recommended delay at the mid voltage level, to ensure that the last  $V_{PH}$  pulse has decayed before voltage drops to the  $V_{PL}$  voltage. This will avoid the generation of overlapping  $V_{PL}$  and  $V_{PH}$  pulses. At the end of a Lock Device mode code sequence, the delay is not necessary.
- Programming order is important in both Try Value mode and in Blow Fuse mode. There will be a slight parametric shift in sensitivity after programming the temperature coefficient, and a slight quiescent voltage shift with polarity. Subsequent changes to sensitivity can cause a shift in the quiescent output voltage.

The following order is recommended:

- a. Polarity
- b. TC Register
- c. Sens Coarse
- d. QVO Coarse
- e. Sens Fine
- g. OVO Fine

The Clamp Bit register can be programmed at any point in the order, as no parametric shift is observed due to clamps.

• The actual distribution of parametric programming ranges are wider than the specified programming ranges, in order to take in to account manufacturing spread. The maximum possible attainable range can be used with the understanding that other specified parameters might be out of datasheet specification in the extended range. (For an example, see the chart Sensitivity Temperature Coefficient Range, in the Typical Characteristics section.)



### **Programming Example**

This example demonstrates the programming of the devices by setting the register for Sensitivity Temperature Coefficient to 00110.

- 1. Power-on the system. This will reset the unprogrammed bits in all registers to 0. The device enters the Initial state.
- 2. Send one V<sub>PH</sub> pulse to enter the Mode Selection state.
- 3. Send one V<sub>PL</sub> pulse to select Try Value mode.
- 4. Send one V<sub>PH</sub> pulse to enter the Register Selection state.
- 5. Send four  $V_{\text{PI}}$  pulses to select the TC register.
- Send one V<sub>PH</sub> pulse to enter Bitfield Selection state (Write mode). The TC register is reset to 00000 (assuming all of those bitfields have intact fuses).
- 7. Send five V<sub>PL</sub> pulses to set bitfields 0 and 2 (00101).

Now we can measure the device output to see if this is the desired value. We may find that the value we programmed is not correct. So we will proceed to change it, as follows:

8. Send one  $V_{PL}$  pulse to increase the code to 6 (setting bitfields 1 and 2: 00110).

We measure the device and find that this is the correct TC we require. We are finished with trying values, and now want to set the value permanently. In the following steps, remember that blowing fuses is done one bit at a time.

- 9. Send one V<sub>PH</sub> pulse to exit Bitfield Selection mode. (The device returns to the Mode Selection state.)
- 10. RESET the device by powering it off and on.
- 11. Send one V<sub>PH</sub> pulse to enter the Mode Selection state.
- 12. Send two  $V_{PL}$  pulses to select Blow Fuse mode.

- 13. Send one V<sub>PH</sub> pulse to enter the Register Selection state.
- 14. Send four V<sub>PI</sub> pulses to select the TC register.
- 15. Send one  $V_{PH}$  pulse to enter Bitfield Selection state (Write Mode). The TC register is reset to 00000.
- 16. Send four V<sub>PL</sub> pulses to set bit 2 (00100, decimal 4).
- Send one V<sub>PH</sub> pulse to exit Bitfield Selection state. The bitfield fuse is blown, and the device returns to the Mode Selection state.
- One of the two bitfields is programmed. Now we program the other bitfield.
- 18. Repeat steps 10 to 15 to select the TC register again. This time, however, the register resets to 00100, because bit 2 has been permanently set.
- 19. Send two V<sub>PL</sub> pulses to set bit 1 (00010, decimal 2).
- Send one V<sub>PH</sub> pulse to exit Bitfield Selection state. The bitfield fuse is blown, and the device returns to the Mode Selection state.

After repeating the above steps to program all parameters, we can lock the device:

- 21. RESET the device by powering it off and on.
- 22. Send one  $V_{PH}$  pulse to enter the Mode Selection state.
- 23. Send three V<sub>PL</sub> pulses to select Lock Device mode.
- 24. Send one  $V_{PH}$  pulse to enter the Bitfield Selection state. (We do not need to select a register for locking the device).
- 25. Send one V<sub>PL</sub> pulse to set the Lock bit to 1.
- Send one V<sub>PH</sub> pulse to exit Bitfield Selection state. The bitfield fuse is blown, and the device returns to the Mode Selection state.
- 27. Programming the device is complete. Optionally, test the results, or power-off the device.



#### Package KB, 3-Pin SIP



Terminal List

| Name | Number | Description                                          |  |  |  |  |
|------|--------|------------------------------------------------------|--|--|--|--|
| VCC  | 1      | Connects power supply to chip                        |  |  |  |  |
| GND  | 2      | Ground                                               |  |  |  |  |
| VOUT | 3      | Output from circuit, terminal for programming pluses |  |  |  |  |

Copyright ©2005-2008, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website: www.allegromicro.com

