Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China #### FEATURES AND BENEFITS - Automotive AEC-Q100 qualified - 3.5 to 36 $V_{IN}$ operating range, 40 $V_{IN}$ maximum - Buck or buck-boost pre-regulator (VREG) - Adjustable PWM switching frequency: 250 kHz to 2.4 MHz - PWM frequency can be synchronized to external clock - Synchronous buck regulator (ADJ) delivers 0.8 to 3.3 V - Two 5 V LDOs for "local" sensors (V5<sub>SNR</sub>) and communications (V5<sub>CAN</sub>) with foldback short-circuit protections - 5 V internal tracking LDO for remote sensors with foldback short-circuit and short-to-battery protections (V5P) - TRACK sets FB<sub>ADI</sub> or V5<sub>SNR</sub> as the reference for V5P - Programmable pulse-width window watchdog (PWWD) with scalable activation delay and selectable tolerance - Internal Watchdog (WD) CLK with ±5% accuracy - Accepts external WD CLK for improving accuracy - Active-low Watchdog Enable pin $(WD_{ENn})$ - Dual bandgaps for increased reliability: $BG_{\mbox{\scriptsize VREF}}, BG_{\mbox{\scriptsize FAULT}}$ - Power-on reset (NPOR) with fixed delay of 2 ms - Power OK output for 5 V LDOs UV/OV (POK5V) - Logic enable input for microprocessor control (ENB) Continued on next page... #### **APPLICATIONS** - □ Electronic power steering (EPS) modules - □ Automotive power trains - □ CAN power supplies - ☐ High-temperature applications ### PACKAGE: 38-Pin eTSSOP (suffix LV) #### **DESCRIPTION** The A4411 is a power management IC that can be configured as a buck or buck-boost pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage complete with control, diagnostics, and protections. The output of the pre-regulator supplies a 5 V/150 mA $_{\rm MAX}$ LDO for "local" sensors (V5 $_{\rm SNR}$ ), a 5 V/200 mA $_{\rm MAX}$ LDO for communications (V5 $_{\rm CAN}$ ), a 5 V/120 mA $_{\rm MAX}$ tracking/protected LDO for remote sensors (V5P), and a 0.8 to 3.3 V/800 mA $_{\rm MAX}$ adjustable synchronous buck regulator (ADJ). Designed to supply CAN or microprocessor power supplies in high-temperature environments, the A4411 is ideal for underhood applications. The A4411 can be enabled by its logic level (ENB) or high-voltage (ENBAT) input. The A4411 includes a TRACK pin to set the reference of the V5P tracking regulator to either V5 $_{\rm SNR}$ or the buck FB $_{\rm ADJ}$ pin, so the A4411 can be adapted across multiple platforms with different sensors and supply rails. Diagnostic outputs from the A4411 include a power-on-reset output (NPOR) with a fixed delay, an ENBAT status output, and a Power OK output for the 5 V LDOs (POK5V). Dual bandgaps, one for regulation and one for fault checking, improve long-term reliability of the A4411. The A4411 contains a Pulse-Width Window Watchdog (PWWD) that can be programmed to detect pulse widths from 1 to 2 ms (WD $_{\rm ADJ}$ ). The watchdog has an activation delay that scales with the pulse-width setting to accommodate processor startup. The tolerance of the Watchdog's Window can be set to $\pm 8\%, \pm 13\%,$ or $\pm 18\%$ using the WD $_{\rm TOL}$ pin. The watchdog has an active-low enable pin (WD $_{\rm ENn}$ ) to facilitate initial factory programming or field reflash programming. Continued on next page... A4411 Simplified Block Diagram A4411-DS, Rev. 6 October 12, 2016 # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ### **FEATURES AND BENEFITS (continued)** - High-voltage ignition enable input (ENBAT) - ENBAT status indicator output (ENBATS) - SLEW rate control pin helps reduce EMI/EMC - Frequency dithering helps reduce EMI/EMC - OV and UV protection for all four CPU supply rails - Pin-to-pin and pin-to-ground tolerant at every pin - Thermal shutdown protection - −40°C to 150°C junction temperature range ### **DESCRIPTION** (continued) Protection features include under- and overvoltage lockout on all four CPU supply rails. In case of a shorted output, all linear regulators feature foldback overcurrent protection. In addition, the V5P output is protected from a short-to-battery event. Both switching regulators include pulse-by-pulse current limit, hiccup mode short-circuit protection, LX short-circuit protection, missing asynchronous diode protection (VREG only), and thermal shutdown. The A4411 is supplied in a low-profile 38-lead eTSSOP package (suffix "LV") with exposed power pad. #### **SELECTION GUIDE** | Part Number | Temperature Range | Package | Packing <sup>1</sup> | Lead Frame | |--------------|-------------------|--------------------------------|-----------------------------|----------------| | A4411KLVTR-T | –40 to 135°C | 38-pin eTSSOP with thermal pad | 4000 pieces per 7-inch reel | 100% matte tin | <sup>&</sup>lt;sup>1</sup> Contact Allegro for additional packing options. #### Table of Contents | | | Table of Contents | | |-----------------------------------------------------------|------|--------------------------------------------------------------------------------------|-----| | Features and Benefits | 1 | Bias Supply (V <sub>CC</sub> ) | 22 | | Description | 1 | Charge Pump (VCP, CP1, CP2) | 22 | | Applications | 1 | Startup and Shutdown Sequences | 22 | | Package | 1 | Fault Reporting (NPOR, POK5V) | 22 | | Simplified Block Diagram | 1 | Timing Diagrams | 26 | | Selection Guide | 2 | Design and Component Selection | 33 | | Specifications | 3 | PWM Switching Frequency (R <sub>FSET</sub> ) | 33 | | Absolute Maximum Ratings | 3 | Charge Pump Capacitors | 33 | | Thermal Characteristics | 3 | Pre-Regulator Output Inductor (L1) | 33 | | Functional Block Diagrams | 4 | Pre-Regulator Output Capacitance | 33 | | Pinout Diagram and Terminal List Table | 7 | Pre-Regulator Ceramic Input Capacitance | 34 | | Electrical Characteristics | 8 | Pre-Regulator Asynchronous Diode (D1) | 34 | | Adjustable Synchronous Buck Regulator | 11 | Pre-Regulator Boost MOSFET (Q1) | 34 | | Linear Regulator (LDO) | 13 | Pre-Regulator Boost Diode (D2) | 34 | | Control Inputs | 14 | Pre-Regulator Soft-Start and Hiccup Timing (CSS1) | )34 | | Diagnostic Outputs | 15 | Pre-Regulator Compensation (R <sub>Z1</sub> , C <sub>Z1</sub> , C <sub>P1</sub> ) | 35 | | Pulse Width Window Watchdog Timer (PWWD) | 17 | Synchronous Buck Component Selection | 36 | | Functional Description | 18 | Setting the Output Voltage (R <sub>FB1</sub> and R <sub>FB2</sub> ) | 36 | | Overview | 18 | Synchronous Buck Output Inductor (L2) | 36 | | Buck-Boost Pre-Regulator (VREG) | 18 | Synchronous Buck Output Capacitance | 37 | | Adjustable Synchronous Buck Regulator (ADJ) | 18 | Synchronous Buck Compensation (R <sub>Z2</sub> , C <sub>Z2</sub> , C <sub>P2</sub> ) | 37 | | Low Dropout Regulators (LDOs) | 19 | Synchronous Buck Soft-Start and Hiccup Timing | 38 | | Tracking Input (TRACK) | 19 | Linear Regulators | 38 | | Pulse-Width Window Watchdog (PWWD) | 20 | Internal Bias (V <sub>CC</sub> ) | 38 | | Dual Bandgaps (BG <sub>VREF</sub> , BG <sub>FAULT</sub> ) | 21 | Signal Pins (NPOR, POK5V, WD <sub>OUT</sub> , ENBATS) | 38 | | Adj. Frequency and Synchronization (FSET/SYNC | :)21 | PCB Layout Recommendations | 39 | | Frequency Dithering and LX1 Slew Rate Control | 21 | Package Outline Drawing | 44 | | Enable Inputs (ENB, ENBAT) | 22 | | | #### **SPECIFICATIONS** #### ABSOLUTE MAXIMUM RATINGS1 | Characteristic | Symbol | Notes | Rating | Unit | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------|------| | VIN | V <sub>VIN</sub> | | -0.3 to 40 | V | | | | With current limiting resistor <sup>2</sup> | -13 to 40 | V | | ENBAT | VENBATX | | -0.3 to 8 | V | | | V <sub>VIN</sub> —0 V <sub>ENBATX</sub> With current limiting resistor <sup>2</sup> —1 I <sub>ENBATX</sub> —0 t < 250 ns | ±75 | mA | | | LX1, SLEW<br>VCP, CP1, CP2 | | | $-0.3$ to $V_{VIN} + 0.3$ | V | | | | t < 250 ns | -1.5 | V | | | | t < 50 ns | V <sub>VIN</sub> + 3 V | V | | VCP, CP1, CP2 | | | -0.3 to 50 | V | | V5P | V <sub>V5P</sub> | Independent of V <sub>VIN</sub> | -1 to 40 | V | | All other pins | | | -0.3 to 7 | V | | Ambient Temperature | T <sub>A</sub> | Range K for automotive | -40 to 135 | °C | | Junction Temperature | T <sub>J</sub> | | -40 to 150 | °C | | Storage Temperature Range | T <sub>stg</sub> | | -40 to 150 | °C | <sup>1</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability <sup>&</sup>lt;sup>2</sup> The higher ENBAT ratings (–13 V and 40 V) are measured at node "A" in the following circuit configuration: ### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | Characteristic | Symbol | Test Conditions* | Value | Unit | |------------------------------------|----------------|------------------------|-------|------| | Junction to Pad Thermal Resistance | $R_{ heta JC}$ | eTSSOP-38 (LV) Package | 30 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website. 3 **Functional Block Diagram/Typical Schematic** Buck-Boost Mode (fosc = 2 MHz) Functional Block Diagram Modifications for Buck-Boost Mode (f<sub>OSC</sub> = 400 kHz) Functional Block Diagram Modifications for Buck Only Mode, f<sub>OSC</sub> = 2 MHz 5 Functional Block Diagram Using a PMOS FET for Reverse-Battery Protection Instead of a Series Schottky Diode $(D_{IN})$ Functional Block Diagram Using an NMOS FET for Reverse-Battery Protection Instead of a Series Schottky Diode (D<sub>IN</sub>) Package LV, 38-Pin eTSSOP **Pinout Diagram** #### **Terminal List Table** | Number | Name | Function | |--------|----------------------|---------------------------------------------------------------------------------------------------------------------| | 1 | VCP | Charge pump reservoir capacitor | | 2, 3 | VIN | Input voltage pins | | 4, 18 | GND | Ground pin | | 5 | VCC | Internal voltage regulator bypass capacitor pin | | 6 | SS1 | Soft-start programming pin for the buck-boost pre-regulator | | 7 | COMP1 | Error amplifier compensation network pin for the buck-boost pre-regulator | | 8 | NPOR | Active-low, open-drain regulator fault detection output | | 9 | POK5V | Power OK output indicating when either the V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , or V5P rail is undervoltage (UV) | | 10 | ENB | Logic-enable input from a microcontroller or DSP | | 11 | FSET/<br>SYNC | Frequency setting and synchronization input | | 12 | TRACK | Tracking control: Open/High – V5P tracks the FB <sub>ADJ</sub> pin, GND/Low – V5P tracks V5 <sub>SNR</sub> | | 13 | ENBAT | Ignition enable input from the key/switch via a series resistor | | 14 | ENBATS | Open-drain ignition status output of ENBAT | | 15 | WD <sub>OUT</sub> | Watchdog output, latched low if a watchdog fault is detected | | 16 | WD <sub>IN</sub> | Watchdog pulse train input from a microcontroller or DSP | | 17 | V5 <sub>SNR</sub> | 5 V regulator output for local sensor(s) | | 19 | WD <sub>CLK,IN</sub> | WD clock input for highest WD accuracy. If this pin is used the $\mathrm{WD}_{\mathrm{ADJ}}$ pin must be grounded. | | 20 | WD <sub>TOL</sub> | Selectable watchdog tolerance: low = $\pm 8\%$ , float = $\pm 13\%$ , high (to VCC) = $\pm 18\%$ | | 21 | WD <sub>ADJ</sub> | The watchdog window time is set from 1 to 2 ms by connecting $R_{\mbox{\scriptsize ADJ}}$ from this pin to ground | | 22 | WD <sub>ENn</sub> | Active-low watchdog enable input from a microcontroller or DSP. Open/<br>Low = WD is enabled, High = WD is disabled | | 23 | V5P | 5 V tracking/protected regulator output | | 24 | SS2 | Soft-start programming pin for the adjustable synchronous buck regulator | | 25 | FB <sub>ADJ</sub> | Feedback pin for the adjustable synchronous buck regulator | | 26 | COMP2 | Error amplifier compensation network pin for the adjustable synchronous buck regulator | | 27, 28 | PGND | Power ground for the adjustable synchronous regulator / gate driver | | 29, 30 | LX2 | Switching node for the adjustable synchronous buck regulator | | 31 | 5V <sub>CAN</sub> | 5 V regulator output for communications | | 32 | VREG | Output of the pre-regulator and input to the LDOs and adjustable synchronous buck | | 33 | LG | Boost gate drive output for the buck-boost pre-regulator | | 34 | SLEW | Slew rate adjustment for the rise time of LX1 | | 35, 36 | LX1 | Switching node for the buck-boost pre-regulator | | 37 | CP1 | Charge pump capacitor connection | | 38 | CP2 | Charge pump capacitor connection | | _ | PAD | | ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ### ELECTRICAL CHARACTERISTICS [1]: Valid at 3.5 V < $V_{IN}$ < 36 V, -40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | GENERAL SPECIFICATIONS | | | | | | | | Operating Input Voltage [3] | V | Buck-Boost Mode, after $V_{VIN}$ > $VIN_{START}$ , and $V_{ENB}$ > 2 V or $V_{ENBAT}$ > 3.5 V, NPOR = 1, POK5V = 1 | 3.5 | 13.5 | 36 | V | | Operating input voltage (3) | V <sub>VIN</sub> | Buck Only Mode, after $V_{VIN} > VIN_{START}$ , and $V_{ENB} > 2 V$ or $V_{ENBAT} > 3.5 V$ , NPOR = 1 and POK5V = 1 | 5.8 | 13.5 | 36 | V | | VIN UVLO Start Voltage | VIN <sub>START</sub> | V <sub>VIN</sub> rising, Buck or Boost Mode | 5.10 | 5.40 | 5.80 | V | | VIN UVLO Stop Voltage | VIN <sub>STOP</sub> | V <sub>VIN</sub> falling, Buck or Boost Mode | 2.88 | 3.04 | 3.30 | V | | VIN UVLO Hysteresis | VIN <sub>HYS</sub> | VIN <sub>START</sub> – VIN <sub>STOP</sub> | _ | 2.7 | _ | V | | VIN Dropout Voltages Buck | VIN <sub>STOP1,BUCK</sub> | NPOR = 1, POK5V ↓ | _ | 5.1 | _ | V | | Mode, V <sub>VIN</sub> Falling <sup>[2]</sup> | VIN <sub>STOP2,BUCK</sub> | V <sub>VCP</sub> < V <sub>CPUV,L</sub> and NPOR ↓, POK5V = 0 | _ | 3.8 | _ | V | | Supply Quiescent Quirent [1] | IQ | $V_{VIN} = 13.5 \text{ V}, V_{ENBAT} \ge 3.6 \text{ V or} $<br>$V_{ENB} \ge 2 \text{ V}, V_{VREG} = 5.6 \text{ V (no PWM)}$ | _ | 13 | _ | mA | | Supply Quiescent Current [1] | I <sub>Q,SLEEP</sub> | $V_{VIN}$ = 13.5 V, $V_{ENBAT} \le$ 2.2 V and $V_{ENB} \le$ 0.8 V | _ | _ | 10 | μA | | PWM SWITCHING FREQUENCY | AND DITHERING | | | | | | | | | $R_{FSET}$ = 8.66 k $\Omega$ | 1.8 | 2 | 2.2 | MHz | | Switching Frequency | f <sub>OSC</sub> | R <sub>FSET</sub> = 20.5 kΩ <sup>[2]</sup> | _ | 1 | _ | MHz | | | | R <sub>FSET</sub> = 57.6 kΩ <sup>[2]</sup> | 343 | 400 | 457 | kHz | | Frequency Dithering | Δf <sub>OSC</sub> | As a percent of f <sub>OSC</sub> | _ | ±12 | _ | % | | Dither/Slew START Threshold | VIN <sub>DS,ON</sub> | | 8.5 | 9 | 9.6 | V | | Dither/Slew STOP Threshold | VIN <sub>DS,OFF</sub> | | 7.8 | 8.3 | 8.9 | V | | VIN Dithering/Slew Hysteresis | | | _ | 700 | - | mV | | CHARGE PUMP (VCP) | | | | | | | | Outout Voltage | V | $V_{VCP} - V_{VIN}$ , $V_{VIN} = 13.5$ V, $V_{VREG} = 5.5$ V, $I_{VCP} = 6.5$ mA, $V_{COMP1} = V_{COMP2} = 0$ V, $V_{ENB} = 3.3$ V | 4.1 | 6.6 | _ | V | | Output Voltage | V <sub>VCP</sub> | $V_{VCP} - V_{VIN}, V_{VIN} = 6.5 \text{ V}, V_{VREG} = 5.5 \text{ V}, \\ I_{VCP} = 6.5 \text{ mA}, V_{COMP1} = V_{COMP2} = 0 \text{ V}, \\ V_{ENB} = 3.3 \text{ V}$ | 3.1 | 3.8 | _ | V | | Switching Frequency | f <sub>SW,CP</sub> | | _ | 65 | _ | kHz | | VCC PIN VOLTAGE | | | | | | | | Output Voltage | V <sub>VCC</sub> | V <sub>VREG</sub> = 5.35 V | _ | 4.65 | _ | V | | THERMAL PROTECTION | | | | | | | | Thermal Shutdown Threshold [2] | T <sub>TSD</sub> | T <sub>J</sub> rising | 155 | 170 | 185 | °C | | Thermal Shutdown Hysteresis [2] | T <sub>HYS</sub> | | _ | 20 | _ | °C | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. The lowest operating voltage is only valid if the conditions V<sub>VIN</sub> > V<sub>VIN,START</sub> and V<sub>VCP</sub> - V<sub>VIN</sub> > VCP<sub>UV,H</sub> and V<sub>VREG</sub> > VREG<sub>UV,H</sub> are satisfied before VIN is reduced. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS (continued) [1]: Valid at 3.5 V < V<sub>IN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------------|------------------------------------------------------------------------------------------------|------|------|------|------| | OUTPUT VOLTAGE SPECIFICATIO | NS | | | | | | | Buck Output Voltage – Regulating | $V_{VREG}$ | V <sub>VIN</sub> = 13.5 V, ENB = 1, 0.1 A < I <sub>VREG</sub> < 1.25 A | 5.25 | 5.35 | 5.45 | V | | PULSE-WIDTH MODULATION (PWI | VI) | | | | | | | PWM Ramp Offset | PWM1 <sub>OFFS</sub> | V <sub>COMP1</sub> for 0% duty cycle | _ | 400 | _ | mV | | LV4 Diging Clay Data Control [2] | 1.V4 | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 22.1 k $\Omega$ | _ | 0.9 | _ | V/ns | | LX1 Rising Slew Rate Control [2] | LX1 <sub>RISE</sub> | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 249 k $\Omega$ | _ | 0.3 | _ | V/ns | | LX1 Falling Slew Rate [2] | LX1 <sub>FALL</sub> | V <sub>VIN</sub> = 13.5 V, 90% to 10%, I <sub>VREG</sub> = 1 A | _ | 1.5 | _ | V/ns | | Buck Minimum On-Time | t <sub>ON,MIN,BUCK</sub> | | _ | 100 | 150 | ns | | Buck Maximum Duty Cycle | D <sub>MAX,BUCK</sub> | t <sub>OFF,BUCK</sub> < 50 ns | _ | 100 | _ | % | | Boost Minimum Off-Time | t <sub>ON,MIN,BST</sub> | | 100 | 130 | 230 | ns | | Do cat Duty Cycle | D <sub>MIN,BST</sub> | After V <sub>VIN</sub> > VIN <sub>START</sub> , V <sub>VIN</sub> = 6.5 V | _ | 20 | _ | % | | Boost Duty Cycle | D <sub>MAX,BST</sub> | After V <sub>VIN</sub> > VIN <sub>START</sub> , V <sub>VIN</sub> = 3.5 V | _ | 58 | 68 | % | | COMP1 to LX1 Current Gain | gm <sub>POWER1</sub> | | _ | 4.5 | _ | A/V | | Slane Companyation [2] | | f <sub>OSC</sub> = 2 MHz | 1.04 | 1.48 | 1.92 | A/µs | | Slope Compensation [2] | S <sub>E1</sub> | f <sub>OSC</sub> = 400 kHz | 0.22 | 0.33 | 0.44 | A/µs | | INTERNAL MOSFET | ' | | | | | | | | | $V_{VIN} = 13.5 \text{ V}, T_J = -40^{\circ}\text{C}$ [2], $I_{DS} = 0.1 \text{ A}$ | _ | 50 | 65 | mΩ | | MOSFET On-Resistance | R <sub>DSon</sub> | $V_{VIN}$ = 13.5 V, $T_J$ = 25°C [3], $I_{DS}$ = 0.1 A | - | 75 | 90 | mΩ | | | | V <sub>VIN</sub> = 13.5 V, T <sub>J</sub> = 150°C, I <sub>DS</sub> = 0.1 A | _ | 150 | 180 | mΩ | | MOCFET Lookers | | IC disabled, $V_{LX1}$ = 0 V, $V_{VIN}$ = 16 V, $-40^{\circ}$ C < $T_{J}$ < 85°C [3] | _ | _ | 10 | μΑ | | MOSFET Leakage | I <sub>FET,LKG</sub> | IC disabled, $V_{LX1}$ = 0 V, $V_{VIN}$ = 16 V, $-40^{\circ}$ C < $T_{J}$ < 150 $^{\circ}$ C | _ | 50 | 150 | μΑ | | ERROR AMPLIFIER | | | | | | | | Open-Loop Voltage Gain | A <sub>VOL1</sub> | | _ | 60 | _ | dB | | Transcenductones | am | V <sub>SS1</sub> = 750 mV | 550 | 750 | 950 | μΑ/V | | Transconductance | gm <sub>EA1</sub> | V <sub>SS1</sub> = 500 mV | 275 | 375 | 475 | μA/V | | Output Current | I <sub>EA1</sub> | | _ | ±75 | _ | μA | | Maximum Output Voltage | EA1 <sub>VO(max)</sub> | | 1.3 | 1.7 | 2.1 | V | | Minimum Output Voltage | EA1 <sub>VO(min)</sub> | | _ | _ | 300 | mV | | COMP1 Pull-Down Resistance | R <sub>COMP1</sub> | HICCUP1 = 1 or FAULT1 = 1 or IC disabled, latched until V <sub>SS1</sub> < VSS1 <sub>RST</sub> | _ | 1 | _ | kΩ | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS (continued) [1]: Valid at 3.5 V < V<sub>IN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|----------------------------|---------------------------------------------------------------------------------|------|---------------------|------|---------------| | BOOST MOSFET (LG) GATE DRIVER | | | | | | | | LG High Output Voltage | $V_{LG,ON}$ | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V | 4.6 | _ | 5.5 | V | | LG Low Output Voltage | $V_{LG,OFF}$ | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V | - | 0.2 | 0.4 | V | | LG Source Current [1] | I <sub>LG,ON</sub> | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V | - | -300 | _ | mA | | LG Sink Current [1] | I <sub>LG,OFF</sub> | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V | - | 150 | _ | mA | | SOFT-START | | | | | | | | SS1 Offset Voltage | VSS1 <sub>OFFS</sub> | V <sub>SS1</sub> rising due to ISS1 <sub>SU</sub> | _ | 400 | _ | mV | | SS1 Fault/Hiccup Reset Voltage | VSS1 <sub>RST</sub> | V <sub>SS1</sub> falling due to HICCUP1 = 1 or FAULT1 = 1 or IC disabled | 140 | 200 | 275 | mV | | SS1 Startup (Source) Current | ISS1 <sub>SU</sub> | V <sub>SS1</sub> = 100 mV, HICCUP1 = FAULT1 = 0 | -10 | -20 | -30 | μA | | SS1 Hiccup (Sink) Current | ISS1 <sub>HIC</sub> | V <sub>SS1</sub> = 0.5 V, HICCUP1 = 1 | 5 | 10 | 15 | μA | | SS1 Delay Time | t <sub>SS1,DLY</sub> | C <sub>SS1</sub> = 22 nF | _ | 440 | _ | μs | | SS1 Ramp Time | t <sub>SS1</sub> | C <sub>SS1</sub> = 22 nF | _ | 880 | _ | μs | | SS1 Pull-Down Resistance | RPD <sub>SS1</sub> | FAULT1 = 1 or IC disabled, latched until V <sub>SS1</sub> < VSS1 <sub>RST</sub> | _ | 3 | _ | kΩ | | | | 0 V < V <sub>VREG</sub> < 1.3 V <sub>TYP</sub> | _ | f <sub>OSC</sub> /4 | _ | _ | | SS1 PWM Frequency Foldback | f <sub>SW1,SS</sub> | 1.3 V < V <sub>VREG</sub> < 2.7 V <sub>TYP</sub> | _ | f <sub>OSC</sub> /2 | _ | _ | | | | V <sub>VREG</sub> > 2.7 V <sub>TYP</sub> | _ | f <sub>OSC</sub> | _ | _ | | HICCUP MODE | | | | | | | | Llicound OCD DWM Counts | | $V_{SS1} > V_{HIC1,EN}, V_{VREG} < 1.3 V_{TYP}, V_{COMP} = EA1_{VO(max)}$ | _ | 30 | _ | PWM<br>cycles | | Hiccup1 OCP PWM Counts | t <sub>HIC1,OCP</sub> | $V_{SS1} > V_{HIC1,EN}, V_{VREG} > 1.3 V_{TYP}, V_{COMP} = EA1_{VO(max)}$ | - | 120 | - | PWM<br>cycles | | CURRENT PROTECTIONS | | | | ` | | | | Pulse-by-Pulse Current Limit | I <sub>LIM1,ton(min)</sub> | $t_{ON} = t_{ON(MIN)}$ | 3.8 | 4.3 | 4.8 | А | | LX1 Short-Circuit Current Limit | I <sub>LIM,LX1</sub> | Latched off after 1 detection | 7.5 | 10 | _ | А | | MISSING ASYNCHRONOUS DIODE ( | 01) PROTECT | ION | | | | | | Detection Level | $V_{D,OPEN}$ | | -1.4 | -1.1 | -0.8 | V | | Time Filtering [2] | t <sub>D,OPEN</sub> | | 50 | _ | 250 | ns | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS – ADJUSTABLE SYNCHRONOUS BUCK REGULATOR [1]: Valid at 3.6 V < $V_{IN}$ < 36 V, -40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | FEEDBACK REFERENCE VOLTAGE | | | | | | | | Reference Voltage | $V_{FB,ADJ}$ | | 787 | 800 | 813 | mV | | PULSE-WIDTH MODULATION (PWM) | | | | | | | | PWM Ramp Offset | PWM2 <sub>OFFS</sub> | V <sub>COMP2</sub> for 0% duty cycle | - | 350 | - | mV | | High-Side MOSFET Minimum On-Time | t <sub>ON(MIN)</sub> | | - | 65 | 105 | ns | | High-Side MOSFET Minimum Off-Time | t <sub>OFF(MIN)</sub> | Does not include total gate driver non-overlap time, t <sub>NO</sub> | - | 80 | 110 | ns | | Gate Driver Non-Overlap Time [2] | t <sub>NO</sub> | | - | 15 | _ | ns | | COMP2 to LX2 Current Gain | gm <sub>POWER2</sub> | | - | 2.5 | _ | A/V | | Slane Companyation [2] | C | f <sub>OSC</sub> = 2 MHz | 0.45 | 0.63 | 0.81 | A/µs | | Slope Compensation [2] | S <sub>E2</sub> | f <sub>OSC</sub> = 400 kHz | 0.12 | 0.14 | 0.19 | A/µs | | INTERNAL MOSFETS | | | | | | | | High Cide MOCETT On Desigtance | Б | T <sub>A</sub> = 25°C [3], I <sub>DS</sub> = 100 mA | - | 150 | 180 | mΩ | | High-Side MOSFET On-Resistance | R <sub>DSon(HS)</sub> | I <sub>DS</sub> = 100 mA | - | - | 300 | mΩ | | LX2 Node Rise/Fall Time [2] | t <sub>R/F,LX2</sub> | V <sub>VREG</sub> = 5.5 V | - | 12 | - | ns | | Lligh Cida MOSTET Laglyaga [1] | I <sub>DSS (HS)</sub> | IC disabled, $V_{LX2}$ = 0 V, $V_{VREG}$ = 5.5 V, $-40^{\circ}\text{C} < \text{T}_{J} < 85^{\circ}\text{C}$ [3] | - | - | 2 | μΑ | | High-Side MOSFET Leakage [1] | | IC disabled, $V_{LX2}$ = 0 V, $V_{VREG}$ = 5.5 V, $-40^{\circ}$ C < $T_{J}$ < 150 $^{\circ}$ C | - | 3 | 15 | μA | | Law Sida MOSEET On Designation | Б | T <sub>A</sub> = 25°C <sup>[3]</sup> , I <sub>DS</sub> = 100 mA | - | 55 | 65 | mΩ | | Low-Side MOSFET On-Resistance | R <sub>DSon(LS)</sub> | I <sub>DS</sub> = 100 mA | - | - | 110 | mΩ | | Law Cida MOCEET Laskage [1] | | IC disabled, V <sub>LX2</sub> = 5.5 V, -40°C < T <sub>J</sub> < 85°C [3] | - | - | 1 | μΑ | | Low-Side MOSFET Leakage [1] | I <sub>DSS (LS)</sub> | IC disabled, V <sub>LX2</sub> = 5.5 V, -40°C < T <sub>J</sub> < 150°C | - | 4 | 10 | μA | | ERROR AMPLIFIER | | | | | | | | Feedback Input Bias Current [1] | I <sub>FB, ADJ</sub> | V <sub>COMP2</sub> = 0.8 V, V <sub>FB,ADJ</sub> regulated so that I <sub>COMP2</sub> = 0 A | - | -150 | -350 | nA | | Open-Loop Voltage Gain [2] | A <sub>VOL2</sub> | | - | 60 | _ | dB | | T | | $I_{COMP2} = 0 \mu A, V_{SS2} > 500 \text{ mV}$ | 550 | 750 | 950 | μA/V | | Transconductance | gm <sub>EA2</sub> | 0 V < V <sub>SS2</sub> < 500 mV | _ | 250 | _ | μA/V | | Source and Sink Current | I <sub>EA2</sub> | V <sub>COMP2</sub> = 1.5 V | - | ±50 | - | μA | | Maximum Output Voltage | EA2 <sub>VO(max)</sub> | | 1.00 | 1.25 | 1.50 | V | | Minimum Output Voltage | EA2 <sub>VO(min)</sub> | | _ | _ | 150 | mV | | COMP2 Pull-Down Resistance | R <sub>COMP2</sub> | $\begin{aligned} & \text{HICCUP2} = 1 \text{ or FAULT2} = 1 \text{ or} \\ & \text{V}_{\text{ENBATx}} \leq 2.2 \text{ V} \text{ and V}_{\text{ENB}} \leq 0.8 \text{ V}, \text{ latched until} \\ & \text{V}_{\text{SS2}} < \text{VSS2}_{\text{RST}} \end{aligned}$ | - | 1.5 | - | kΩ | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS – ADJUSTABLE SYNCHRONOUS BUCK REGULATOR (continued) [1]: Valid at 3.6 V < V<sub>IN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------|-----------------------|----------------------------------------------------------------------------------------|------|-----------------------------|------|---------------| | SOFT-START | | | | | | | | SS2 Offset Voltage | V <sub>SS2,OFFS</sub> | V <sub>SS2</sub> rising due to I <sub>SS2,SU</sub> | 120 | 200 | 270 | mV | | SS2 Fault/Hiccup Reset Voltage | V <sub>SS2,RST</sub> | V <sub>SS2</sub> falling due to HICCUP2 = 1 or FAULT2 = 1 or IC disabled | - | 100 | 120 | mV | | SS2 Startup (Source) Current | I <sub>SS2,SU</sub> | V <sub>SS2</sub> = 1 V, HICCUP2 = FAULT2 = 0 | -10 | -20 | -30 | μA | | SS2 Hiccup (Sink) Current | I <sub>SS2,HIC</sub> | V <sub>SS2</sub> = 0.5 V, HICCUP2 = 1 | 5 | 10 | 20 | μA | | SS2 to V <sub>ADJ</sub> Delay Time | t <sub>SS2,DLY</sub> | C <sub>SS2</sub> = 10 nF | - | 100 | - | μs | | V <sub>FB,ADJ</sub> Soft Start Ramp Time | t <sub>SS2</sub> | C <sub>SS2</sub> = 10 nF | - | 400 | - | μs | | SS2 Pull Down Resistance | RPD <sub>SS2</sub> | FAULT2 = 1 or IC disabled, latched until V <sub>SS2</sub> < VSS2 <sub>RST</sub> | - | 2 | - | kΩ | | | f <sub>SW2,SS</sub> | V <sub>FB,ADJ</sub> < 300 mV <sub>TYP</sub> | - | f <sub>OSC</sub> /4 | - | - | | SS2 PWM Frequency Foldback | | $300 \text{ mV}_{\text{TYP}} < \text{V}_{\text{FB,ADJ}} < 500 \text{ mV}_{\text{TYP}}$ | - | f <sub>OSC</sub> /2 | - | - | | | | $V_{FB,ADJ} > 500 \text{ mV}_{TYP}$ | _ | f <sub>OSC</sub> | _ | _ | | HICCUP MODE | | | | | | | | Hiccup2 OCP Enable Threshold | V <sub>HIC2,EN</sub> | V <sub>SS2</sub> rising | _ | 1.2 | _ | V | | History 2 OOD Counts | | $V_{SS2} > V_{HIC2,EN}, V_{FB,ADJ} < 300 \text{ mV}_{TYP}$ | _ | 30 | _ | PWM<br>cycles | | Hiccup2 OCP Counts | t <sub>HIC2,OCP</sub> | V <sub>SS2</sub> > V <sub>HIC2,EN</sub> , V <sub>FB,ADJ</sub> > 300 mV <sub>TYP</sub> | _ | 120 | _ | PWM<br>cycles | | CURRENT PROTECTIONS | | | | | | | | Pulse-by-Pulse Current Limit | I <sub>LIM2,5%</sub> | Duty cycle = 5% | 1.8 | 2.1 | 2.4 | А | | Fuise-by-Fuise Current Limit | I <sub>LIM2,90%</sub> | Duty cycle = 90% | 1.2 | 1.6 | 2.0 | А | | LX2 Short-Circuit Protection | V <sub>LIM,LX2</sub> | V <sub>LX2</sub> stuck low for more than 60 ns,<br>Hiccup mode after 1 detection | _ | V <sub>VREG</sub><br>–1.2 V | _ | V | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ### ELECTRICAL CHARACTERISTICS - LINEAR REGULATOR (LDO) SPECIFICATIONS [1]: Valid at 3.5 V < $V_{IN}$ < 36 V, $-40^{\circ}$ C < $T_{A}$ = $T_{J}$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , AND V5P LINEAR RE | GULATORS | | | | | | | V5 <sub>SNR</sub> Accuracy and Load Regulation | V <sub>V5,SNR</sub> | 10 mA < I <sub>V5,SNR</sub> < 150 mA, V <sub>VREG</sub> = 5.25 V | 4.9 | 5 | 5.1 | V | | V5 <sub>SNR</sub> Output Capacitance [2] | C <sub>OUT,V5,SNR</sub> | | 1 | _ | 22 | μF | | V5 <sub>CAN</sub> Accuracy and Load Regulation | V <sub>V5,CAN</sub> | 10 mA < I <sub>V5,CAN</sub> < 200 mA, V <sub>VREG</sub> = 5.25 V | 4.9 | 5 | 5.1 | V | | V5 <sub>CAN</sub> Output Capacitance [2] | C <sub>OUT,V5,CAN</sub> | | 1 | _ | 22 | μF | | V5P Accuracy and Load Regulation | V <sub>V5P</sub> | 10 mA < I <sub>V5P</sub> < 120 mA, V <sub>VREG</sub> = 5.25 V | 4.9 | 5 | 5.1 | V | | V5P Output Capacitance [2] | C <sub>OUT,V5P</sub> | | 1.6 | 2.2 | 4.1 | μF | | V5 and V5P Minimum Output | V <sub>V5x,MIN1</sub> | $V_{VIN}$ = 5.35 V, $V_{VREG}$ = 5.19 V, $V_{VCP}$ = 9.4 V, $I_{V5,SNR}$ = 50 mA, $I_{V5,CAN}$ = 200 mA, $I_{V5P}$ = 75 mA, $I_{3V3}$ = 700 mA (510 mA to VREG) | 4.86 | 4.95 | - | V | | Voltage [2] | V <sub>V5x,MIN2</sub> | $V_{VIN}$ = 4.50 V, $V_{VREG}$ = 4.34 V, $V_{VCP}$ = 8.5 V, $I_{V5,SNR}$ = 50 mA, $I_{V5,CAN}$ = 200 mA, $I_{V5P}$ = 75 mA, $I_{3V3}$ = 700 mA (610 mA to VREG) | 4.06 | 4.29 | - | V | | V5P TRACKING | | | • | | ` | • | | V5P/ADJ Tracking Ratio | | V <sub>V5P</sub> ÷ V <sub>FB,ADJ</sub> | 6.218 | 6.250 | 6.282 | _ | | V5P/ADJ Tracking Accuracy | TRACK <sub>ADJ</sub> | 735 mV < V <sub>FB, ADJ</sub> < 800 mV, TRACK = 1,<br>I <sub>V5P</sub> = 10 mA | -0.5 | _ | +0.5 | % | | V5P/V5 <sub>SNR</sub> Tracking Accuracy | TRACK <sub>V5,SNR</sub> | 4.5 V < V <sub>V5,SNR</sub> < 5 V, TRACK = 0, I <sub>V5P</sub> = I <sub>V5,SNR</sub> = 75 mA | -25 | _ | +25 | mV | | V5P OVERCURRENT PROTECTION | | | | | , | | | V5P Current Limit [1] | V5P <sub>ILIM</sub> | V <sub>V5P</sub> = 5 V | -140 | -200 | _ | mA | | V5P Foldback Current [1] | V5P <sub>IFBK</sub> | V <sub>V5P</sub> = 0 V | -10 | _ | -90 | mA | | V5 <sub>SNR</sub> OVERCURRENT PROTECTIO | N | | | | | | | V5 <sub>SNR</sub> Current Limit [1] | V5 <sub>SNR,ILIM</sub> | V <sub>V5,SNR</sub> = 5 V | -175 | -245 | _ | mA | | V5 <sub>SNR</sub> Foldback Current [1] | V5 <sub>SNR,IFBK</sub> | V <sub>V5,SNR</sub> = 0 V | -35 | -70 | -105 | mA | | V5 <sub>CAN</sub> OVERCURRENT PROTECTION | | | | | | | | V5 <sub>CAN</sub> Current Limit [1] | V5 <sub>CAN,ILIM</sub> | V <sub>V5,CAN</sub> = 5 V | -230 | -325 | _ | mA | | V5 <sub>CAN</sub> Foldback Current [1] | V5 <sub>CAN,IFBK</sub> | V <sub>V5,CAN</sub> = 0 V | -50 | -95 | -140 | mA | | V5P & V5 <sub>SNR</sub> , AND V4 <sub>CAN</sub> STARTUP | TIMING | | | | | | | V5P Startup Time [2] | | $C_{V5P} \le 2.9 \ \mu F$ , Load = 42 $\Omega \pm 5\%$ (120 mA) | _ | 0.26 | 1.1 | ms | | V5 <sub>SNR</sub> Startup Time [2] | | $C_{V5,SNR} \le 2.9 \ \mu F$ , Load = 33 $\Omega \pm 5\%$ (150 mA) | _ | 0.24 | 1 | ms | | V5 <sub>CAN</sub> Startup Time [2] | | $C_{V5,CAN} \le 2.9 \ \mu F$ , Load = 25 $\Omega \pm 5\%$ (200 mA) | _ | 0.22 | 1 | ms | <sup>&</sup>lt;sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS – CONTROL INPUTS [2]: Valid at 3.5 V < $V_{IN}$ < 36 V, –40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------| | IGNITION ENABLE (ENBAT) INPUTS | | | | | | | | ENDAT Three holds | V <sub>ENBAT,H</sub> | V <sub>ENBAT</sub> rising | 2.9 | 3.1 | 3.5 | V | | ENBAT Thresholds | V <sub>ENBAT,L</sub> | V <sub>ENBAT</sub> falling | 2.2 | 2.6 | 2.9 | V | | ENBAT Hysteresis | V <sub>ENBAT,HYS</sub> | V <sub>ENBAT,H</sub> – V <sub>ENBAT,L</sub> | _ | 500 | _ | mV | | ENDAT Disa Occurrent [4] | _ | T <sub>J</sub> = 25°C <sup>[3]</sup> , V <sub>ENBAT</sub> = 3.51 V | _ | 40 | 65 | μΑ | | ENBAT Bias Current [1] | I <sub>ENBAT,BIAS</sub> | T <sub>J</sub> = 150°C, V <sub>ENBAT</sub> = 3.51 V | _ | 50 | 80 | μΑ | | ENBAT Pull-Down Resistance | R <sub>ENBAT</sub> | V <sub>ENBAT</sub> < 1.2 V | _ | 650 | _ | kΩ | | LOGIC ENABLE (ENB) INPUT | | | | | | | | END Threeholds | V <sub>ENB,H</sub> | V <sub>ENB</sub> rising | _ | _ | 2 | V | | ENB Thresholds | V <sub>ENB,L</sub> | V <sub>ENB</sub> falling | 0.8 | _ | _ | V | | ENB Bias Current [1] | I <sub>ENB,IN</sub> | V <sub>ENB</sub> = 3.3 V | _ | _ | 175 | μΑ | | ENB Resistance | R <sub>ENB</sub> | | _ | 60 | _ | kΩ | | ENB/ENBAT FILTER/DEGLITCH | • | | | | | | | Enable Filter/Deglitch Time | EN td,FILT | | 10 | 15 | 20 | μs | | ENB/ENBAT SHUTDOWN DELAY | , | | | • | | | | LDO Shutdown Delay | td <sub>LDO,OFF</sub> | Measure td <sub>LDO,OFF</sub> from the falling edge of ENB and ENBAT to the time when all LDOs begin to decay | 15 | 50 | 100 | μs | | TRACK INPUTS | , | | | • | | , | | TDACK Threeholds | V <sub>TH</sub> | V <sub>TRACK</sub> rising | _ | _ | 2 | V | | TRACK Thresholds | V <sub>TL</sub> | V <sub>TRACK</sub> falling | 0.8 | _ | _ | V | | TRACK Bias Current [1] | IBIAS <sub>TRK</sub> | | _ | -100 | _ | μA | | FSET/SYNC INPUTS | | | | | | | | FSET/SYNC Pin Voltage | V <sub>FSET/SYNC</sub> | No external SYNC signal | _ | 800 | _ | mV | | FSET/SYNC Bias Current | IBIAS <sub>FSET</sub> | | _ | -100 | _ | nA | | FSET/SYNC Open Circuit<br>(Undercurrent) Detection Time | V <sub>FSET/</sub><br>SYNC,UC | 1 MHz PWM operation if open | - | 3 | _ | μs | | FSET/SYNC Short Circuit<br>(Overcurrent) Detection Time | V <sub>FSET/</sub><br>SYNC,OC | 1 MHz PWM operation if shorted | _ | 3 | _ | μs | | Sync. High Threshold | SYNC <sub>VIH</sub> | V <sub>SYNC</sub> rising | _ | _ | 2 | V | | Sync. Low Threshold | SYNC <sub>VIL</sub> | V <sub>SYNC</sub> falling | 0.5 | _ | _ | V | | Sync. Input Duty Cycle | DC <sub>SYNC</sub> | | _ | _ | 80 | % | | Sync. Input Pulse Width | tw <sub>SYNC</sub> | | 200 | _ | _ | ns | | Sync. Input Transition Times [2] | tt <sub>SYNC</sub> | | _ | 10 | 15 | ns | | SLEW INPUTS | • | | | | | | | SLEW Pin Operating Voltage | V <sub>SLEW</sub> | | _ | 800 | _ | mV | | SLEW Pin Open Circuit<br>(Undercurrent) Detection Time | V <sub>SLEW,UC</sub> | LX1 defaults to 1.5 V/ns if fault | _ | 3 | _ | μs | | SLEW Pin Short Circuit (Overcurrent)<br>Detection Time | V <sub>SLEW,OC</sub> | LX1 defaults to 1.5 V/ns if fault | _ | 3 | _ | μs | | SLEW Bias Current [1] | I <sub>SLEW</sub> | | _ | -100 | _ | nA | <sup>&</sup>lt;sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ### ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS [1]: Valid at 3.5 V < $V_{IN}$ < 36 V, -40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. Typ. | | Max. | Unit | |-------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|------| | NPOR OV/UV PROTECTION THRES | HOLDS | | | | | | | ED OVER The second state | $V_{FB,ADJ,OV,H}$ | V <sub>FB,ADJ</sub> rising | 825 | 845 | 865 | mV | | FB <sub>ADJ</sub> OV Thresholds | $V_{FB,ADJ,OV,L}$ | V <sub>FB,ADJ</sub> falling | _ | 838 | _ | mV | | FB <sub>ADJ</sub> OV Hysteresis | V <sub>FB,ADJ,OV,HYS</sub> | $V_{FB,ADJ,OV,H} - V_{FB,ADJ,OV,L}$ | 3 | 7 | 14 | mV | | ED IIV/Throcholds | $V_{FB,ADJ,UV,H}$ | V <sub>FB,ADJ</sub> rising | _ | 762 | _ | mV | | FB <sub>ADJ</sub> UV Thresholds | $V_{FB,ADJ,UV,L}$ | V <sub>FB,ADJ</sub> falling | 735 | 755 | 775 | mV | | FB <sub>ADJ</sub> UV Hysteresis | V <sub>FB,ADJ,UV,HYS</sub> | $_{\text{FB,ADJ,UV,H}} - V_{\text{FB,ADJ,UV,L}}$ 3 | | 7 | 14 | mV | | NPOR TURN-ON AND TURN-OFF DE | LAYS | | | | | | | NPOR Turn-On Delay | td <sub>NPOR,ON</sub> | $V_{VFB,ADJ} > V_{FB,ADJ,UV,H}$ , see Figure 11 for timing details | 1.6 | 2 | 2.4 | ms | | NPOR Turn-Off Delay | td <sub>NPOR,OFF</sub> | ENB and ENBAT low for t > td <sub>FILT</sub> , see Figure 11 for timing details | - | _ | 3 | μs | | NPOR OUTPUT VOLTAGES | | | | | | | | NPOR Output Low Voltage | V | ENB or ENBAT high, $V_{VIN} \ge 2.5 \text{ V}$ , $I_{NPOR} = 4 \text{ mA}$ | - | 150 | 400 | mV | | NFOR Output Low Voltage | V <sub>NPOR,L</sub> | ENB or ENBAT high, $V_{VIN}$ = 1.5 V, $I_{NPOR}$ = 2 mA | - | _ | 800 | mV | | NPOR Leakage Current [1] | I <sub>NPOR,LKG</sub> | V <sub>NPOR</sub> = 3.3 V | _ | _ | 2 | μΑ | | NPOR AND POK5V OV DELAY TIME | | | | | | | | Overvoltage Detection Delay | td <sub>OV</sub> | V5P, V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , or FB <sub>ADJ</sub> overvoltage detection delay time (two independent timers, NPOR and POK5V) | 3.2 4 | | 4.8 | ms | | NPOR AND POK5V UV FILTERING/E | EGLITCH | | | | | | | UV Filter/Deglitch Times | td <sub>FILT</sub> | Applies to undervoltage of the FB <sub>ADJ</sub> , V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , and V5P voltages | 10 | 15 | 20 | μs | | POK5V OV/UV PROTECTION THRES | SHOLDS | | | , | | | | VE and VE OV Throubolds | V <sub>V5x,OV,H</sub> | V <sub>V5x</sub> rising | 5.15 | 5.33 | 5.50 | V | | V5 <sub>SNR</sub> and V5 <sub>CAN</sub> OV Thresholds | $V_{V5x,OV,L}$ | V <sub>V5x</sub> falling | _ | 5.30 | _ | V | | V5 <sub>SNR</sub> and V5 <sub>CAN</sub> OV Hysteresis | V <sub>V5x,OV,HYS</sub> | $V_{V5x,OV,H} - V_{V5x,OV,L}$ | 15 | 30 | 50 | mV | | VE and VE LIV Throubolds | V <sub>V5x,UV,H</sub> | V <sub>V5x</sub> rising | - | 4.71 | _ | V | | V5 <sub>SNR</sub> and V5 <sub>CAN</sub> UV Thresholds | $V_{V5x,UV,L}$ | V <sub>V5x</sub> falling | 4.50 | 4.68 | 4.85 | V | | V5 <sub>SNR</sub> and V5 <sub>CAN</sub> UV Hysteresis | V <sub>V5x,UV,HYS</sub> | $V_{V5x,UV,H} - V_{V5x,UV,L}$ | 15 | 30 | 50 | mV | | V5P Output Disconnect Threshold | V <sub>V5P,DISC</sub> | V <sub>V5P</sub> rising | _ | 7.2 | _ | V | | V5P OV Thresholds | $V_{V5P,OV,H}$ | V <sub>V5P</sub> rising | 5.15 | 5.33 | 5.50 | V | | voi ov illiesiloids | $V_{V5P,OV,L}$ | V <sub>V5P</sub> falling | _ | 5.30 | _ | V | | V5P OV Hysteresis | V <sub>V5P,OV,HYS</sub> | $V_{V5P,OV,H} - V_{V5P,OV,L}$ | 15 | 30 | 50 | mV | | V5P UV Thresholds | V <sub>V5P,UV,H</sub> | V <sub>V5P</sub> rising | _ | 4.71 | _ | V | | voi ov illiesticius | $V_{VP5,UV,L}$ | V <sub>V5P</sub> falling | 4.50 | 4.68 | 4.85 | V | | V5P UV Hysteresis | V <sub>V5P,UV,HYS</sub> | $V_{V5P,UV,H} - V_{V5P,UV,L}$ | 15 | 30 | 50 | mV | <sup>&</sup>lt;sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS (continued) [1]: Valid at 3.5 V < $V_{IN}$ < 36 V, -40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified. | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | | | |-------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------|------|------|------|------|--|--| | POK5V OUTPUT VOLTAGES | | | | | | | | | | POK5V Output Voltage | V | ENB = 1 or ENBAT = 1,<br>$V_{VIN} \ge 2.5 \text{ V, } I_{POK5V} = 4 \text{ mA}$ | _ | 150 | 400 | mV | | | | FORSY Output Voltage | V <sub>POK5V,L</sub> | ENB = 1 or ENBAT= 1,<br>V <sub>VIN</sub> = 1.5 V, I <sub>POK5V</sub> = 2 mA | _ | _ | 800 | mV | | | | POK5V Leakage Current | I <sub>POK5V,LKG</sub> | V <sub>POK5V</sub> = 3.3 V | _ | _ | 2 | μΑ | | | | VREG, VCP, AND BG THRESHOLDS | | | | | | | | | | VREG OV Thresholds | VREG <sub>OV,H</sub> | V <sub>VREG</sub> rising, LX1 PWM disabled | 5.70 | 5.95 | 6.20 | V | | | | VREG OV Tillestiolds | VREG <sub>OV,L</sub> | V <sub>VREG</sub> falling, LX1 PWM enabled | _ | 5.85 | _ | V | | | | VREG OV Hysteresis | $VREG_{OV,HYS}$ | $V_{REGOV,H} - V_{REGOV,L}$ | _ | 100 | _ | mV | | | | VREG UV Thresholds | VREG <sub>UV,H</sub> | V <sub>VREG</sub> rising, triggers rise of SS2 | 4.14 | 4.38 | 4.62 | V | | | | VALG OV Tillesholds | $VREG_{UV,L}$ | V <sub>VREG</sub> falling | _ | 4.28 | _ | V | | | | VREG UV Hysteresis | VREG <sub>UV, HYS</sub> | V <sub>REGUV,H</sub> – V <sub>REGUV,L</sub> | _ | 100 | _ | mV | | | | VCP OV Thresholds | VCP <sub>OV,H</sub> | V <sub>VCP</sub> rising, latches all regulators off | 11 | 12.5 | 14 | V | | | | VCP UV Thresholds | VCP <sub>UV,H</sub> | V <sub>VCP</sub> rising, PWM enabled | 2.95 | 3.15 | 3.35 | V | | | | VCF UV Tillesholds | $VCP_{UV,L}$ | V <sub>VCP</sub> falling, PWM disabled | _ | 2.8 | _ | V | | | | VCP UV Hysteresis | VCP <sub>UV,HYS</sub> | $V_{CPUV,H} - V_{CPUV,L}$ | _ | 350 | _ | mV | | | | BG <sub>REF</sub> and BG <sub>FAULT</sub> UV Thresholds [2] | BGx <sub>UV</sub> | BG <sub>VREF</sub> or BG <sub>FAULT</sub> rising | 1.00 | 1.05 | 1.10 | V | | | | IGNITION STATUS (ENBATS) SPECIF | ICATIONS | | | | | | | | | ENBATS Thresholds | $V_{ENBATS,H}$ | V <sub>ENBATx</sub> rising | 2.9 | 3.3 | 3.5 | V | | | | LINDATS THESHOUS | $V_{ENBATS,L}$ | V <sub>ENBATx</sub> falling | 2.2 | 2.6 | 2.9 | V | | | | ENBATS Output Voltage | VO <sub>ENBATS, LO</sub> | I <sub>ENBATS</sub> = 4 mA | _ | _ | 400 | mV | | | | ENBATS Leakage Current [1] | I <sub>ENBATS</sub> | V <sub>ENBATS</sub> = 3.3 V | _ | _ | 2 | μA | | | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V ## ELECTRICAL CHARACTERISTICS – PULSE WIDTH WINDOW WATCHDOG TIMER (PWWD) [1]: Valid at 3.5 V < V<sub>IN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified. | Characteristic | | | Min. | Тур. | Max. | Unit | | | |-------------------------------------------------|-------------------------|-----------------------------------------------------------------------|------|------|------|--------|--|--| | WD ENABLE\INPUT (WD <sub>ENn</sub> ) | | | | | | | | | | WD Voltage Thresholds | $WD_{ENn,LO}$ | V <sub>WDENn</sub> falling, WDT enabled | 0.8 | _ | _ | V | | | | WD <sub>ENn</sub> Voltage Thresholds | $WD_{ENn,HI}$ | V <sub>WDENn</sub> rising, WDT disabled | _ | _ | 2 | V | | | | WD <sub>ENn</sub> Input Resistance | R <sub>WD,ENn</sub> | | _ | 60 | _ | kΩ | | | | WD <sub>IN</sub> VOLTAGE THRESHOLDS AND CURRENT | | | | | | | | | | WD <sub>IN</sub> Input Voltage Thresholds | $WD_{IN,LO}$ | $V_{WD,IN}$ falling, $WD_{ADJ}$ pulled low by $R_{ADJ}$ | 0.8 | _ | _ | V | | | | WD <sub>IN</sub> input voltage Thresholds | WD <sub>IN,HI</sub> | V <sub>WD,IN</sub> rising, WD <sub>ADJ</sub> charging | _ | _ | 2 | V | | | | WD <sub>IN</sub> Input Current [1] | $WD_{I,IN}$ | V <sub>WD,IN</sub> = 5 V | -10 | ±1 | 10 | μΑ | | | | WD <sub>OUT</sub> SPECIFICATIONS | | | | | | | | | | WD <sub>OUT</sub> Output Voltage | $V_{WD,OUT,LO}$ | I <sub>WD,OUT</sub> = 4 mA | _ | _ | 400 | mV | | | | WD <sub>OUT</sub> Leakage Current [1] | I <sub>WD,OUT</sub> | V <sub>WD,OUT</sub> = 3.3 V | _ | _ | 2 | μA | | | | WATCHDOG (WD) OSCILLATOR, PUI | SE WIDTH SE | ELECTION, AND START DELAY | | | | | | | | WD Oscillator Tolerance | WD <sub>OSC,TOL</sub> | Typical value is at 25°C [2] | -5 | ±2.5 | +5 | % | | | | WD Startup Delay | WD <sub>START,DLY</sub> | Gated by WD <sub>ENn</sub> = 0 × NPORĴ | 1.6 | 2 | 2.4 | ms | | | | MD Dulas Width Dragramming | WD | $R_{ADJ}$ = 22.1 k $\Omega$ (WD <sub>OSC</sub> = 1 MHz) | 0.95 | 1 | 1.05 | ms | | | | WD <sub>IN</sub> Pulse-Width Programming | WD <sub>IN,PW</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (WD}_{OSC} = 500 \text{ kHz)}$ | 1.9 | 2 | 2.1 | ms | | | | WD First Edge Timeout Delay | MD | $R_{ADJ} = 22.1 \text{ k}\Omega \text{ (WD}_{OSC} = 1 \text{ MHz)}$ | 4.7 | 5 | 5.3 | ms | | | | WD First Edge Timeout Delay | WD <sub>EDGE,TO</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (WD}_{OSC} = 500 \text{ kHz)}$ | 9.4 | 10 | 10.6 | ms | | | | WD CLK Non Activity Timeout | WD | $R_{ADJ} = 22.1 \text{ k}\Omega \text{ (WD}_{OSC} = 1 \text{ MHz)}$ | | 16 | 16.8 | ms | | | | WD CLK <sub>IN</sub> Non-Activity Timeout | WD <sub>ACT,TO</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (WD}_{OSC} = 500 \text{ kHz)}$ | | 32 | 33.6 | ms | | | | WATCHDOG CLOCK INPUT (WD <sub>CLK,II</sub> | ۷) | | | | | | | | | Input Clock Divider | WD <sub>CLK,DIV</sub> | | _ | 8 | _ | _ | | | | WD Valtage Thresholds | $WD_{CLK,IN,LO}$ | V <sub>WD,CLK,IN</sub> falling | 0.8 | _ | _ | V | | | | WD <sub>CLK,IN</sub> Voltage Thresholds | WD <sub>CLK,IN,HI</sub> | V <sub>WD,CLK,IN</sub> rising | _ | _ | 2 | V | | | | WATCHDOG WINDOW TOLERANCE | | WD <sub>WIN,TOL</sub> ) | | | | | | | | | | WD <sub>TOL</sub> pin connected to GND | -8 | _ | +8 | % | | | | WD Window Tolerance Settings | WD <sub>WIN,TOL</sub> | WD <sub>TOL</sub> pin floating | -13 | _ | +13 | % | | | | | | WD <sub>TOL</sub> pin connected to VCC | -18 | _ | +18 | % | | | | WATCHDOG PULSE WIDTH (PW) ER | ROR COUNTII | NG | | | | | | | | Counter Increment if PW Fault | WD <sub>INC</sub> | | _ | +10 | _ | counts | | | | Counter Decrement if PW is OK | WD <sub>DEC</sub> | | _ | -2 | _ | counts | | | | Counts to Latch WD <sub>FAULT</sub> Low | WD <sub>COUNT</sub> | | _ | 160 | _ | counts | | | <sup>1</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. #### **FUNCTIONAL DESCRIPTION** #### Overview The A4411 is a power management IC designed for automotive applications. It contains a pre-regulator plus four DC post-regulators to create the voltages necessary for typical automotive applications, such as electrical power steering and automatic transmission control. The pre-regulator can be configured as a buck or buck-boost regulator. Buck-boost is required for applications that need to work at extremely low battery voltages. This pre-regulator generates a fixed 5.35 V and can deliver up to 1 A to power the internal or external post-regulators. These post-regulators generate the various voltage levels for the end system. The A4411 includes four internal post-regulators: three linear regulators and one adjustable output synchronous buck regulator. ### **Buck-Boost Pre-Regulator (VREG)** The pre-regulator incorporates an internal high-side buck switch and a boost switch gate driver. An external freewheeling Schottky diode and an LC filter are required to complete the buck converter. By adding a MOSFET and a Schottky diode, the boost configuration can maintain all outputs with input voltages as low as 3.5 V. Typical boost performance is shown in Figure 1. The A4411 includes a compensation pin (COMP1) and a soft-start pin (SS1) for the pre-regulator. Figure 1: Buck-Boost Performance with Relatively Fast V<sub>VIN</sub> Transition Times for a Representative Start/Stop Waveform $V_{VIN(TYP)}$ = 12 V, $V_{VIN(MIN)}$ = 4 V, 20 ms/DIV The pre-regulator provides protection and diagnostic functions. - 1. Overvoltage protection - 2. High voltage rating for load dump - 3. Switch-node-to-ground short-circuit protection - 4. Open freewheeling diode protection - 5. Pulse-by-pulse current limit - 6. Hiccup mode short-circuit protection (refere to Figure 2) Figure 2: Pre-Regulator Hiccup Mode Operation when VREG is Shorted to GND and C<sub>SS1</sub> = 22nF CH1 = VREG, CH2 = COMP1, CH3 = SS1, CH4 = $I_{L1}$ , 1 ms/DIV For the pre-regulator, hiccup mode is enabled when PWM switching begins. If $V_{VREG}$ is less than 1.3 V, the number of overcurrent pulses (OCP) is limited to only 30. If $V_{VREG}$ is greater than 1.3 V, the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance. # Adjustable Synchronous Buck Regulator (ADJ) The A4411 integrates the high-side and low-side MOSFETs necessary for implementing an adjustable output 750 mA $_{DC}$ / 1 A $_{PEAK}$ synchronous buck regulator. The synchronous buck is powered by the 5.35 V pre-regulators output. An external LC filter is required to complete the synchronous buck regulator. The synchronous bucks output voltage is adjusted by a connecting a resistor divider from the bucks output to the feedback pin (FB $_{ADJ}$ ). The A4411 includes a compensation pin (COMP2) and a soft-start pin (SS2) for the synchronous buck. Protection and safety functions provided by the synchronous buck are: - 1. Undervoltage detection - 2. Overvoltage detection - 3. Switch-node-to-ground short-circuit protection - 4. Pulse-by-pulse current limit - 5. Hiccup mode short-circuit protection (shown in Figure 3) Figure 3: Synchronous Buck Hiccup Mode Operation when $V_{OUT}$ is Shorted to GND and $C_{SS2}$ = 22 nF CH1= $V_{OUT}$ , CH2=COMP1, CH3=SS1, CH4=IL1, 500 $\mu$ s/DIV For the synchronous buck, hiccup mode is enabled when $V_{SS2} = V_{HIC2,EN}$ (1.2 $V_{TYP}$ ). If $V_{FB,ADJ}$ is less than 300 m $V_{TYP}$ the number of over current pulses (OCP) is limited to only 30. If $V_{FB,ADJ}$ is greater than 300 m $V_{TYP}$ the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance. ### **Low-Dropout Linear Regulators (LDOs)** The A4411 has three low-dropout linear regulators (LDOs), one 5 V/200 mA $_{\rm MAX}$ (V5 $_{\rm CAN}$ ), one 5 V/150 mA $_{\rm MAX}$ (V5 $_{\rm SNR}$ ), and one high-voltage protected 5 V/120 mA $_{\rm MAX}$ (V5P). The switching pre-regulator efficiently regulates the battery voltage to an intermediate value to power the LDOs. This pre-regulator topology reduces LDO power dissipation and junction temperature. All linear regulators provide the following protection features: Undervoltage and overvoltage detection 2. Current limit with foldback short-circuit protection (see Figure 4) The protected 5 V regulator (V5P) includes protection against accidental short-circuit to the battery voltage. This makes this output most suitable for powering remote sensors or circuitry via a wiring harness where short-to-battery is possible. Figure 4: LDO Foldback Characteristics Tracking Input (TRACK) The V5P LDO is a tracking regulator. It can be set to use either V5 or $V_{FB,ADJ}$ as its reference by setting the TRACK input pin to a logic low or high. If the TRACK input is left unconnected an internal current source will set the TRACK pin to a logic high. Figure 5: The V5P reference is set by the TRACK input. ### Pulse-Width Window Watchdog (PWWD) The A4411 pulse-width window watchdog circuit monitors an external clock applied to the $WD_{\rm IN}$ pin. This clock should be generated by the primary microcontroller or DSP. The A4411 watchdog measures the time between two clock edges, either rising or falling. So the watchdog effectively measures both the "high" and "low" pulse widths, as shown in Figure 16. If an incorrect pulse width is detected, the watchdog increments its fault counter by 10. If a correct pulse width is detected, the watchdog decrements its fault counter by 2. If the watchdog's fault counter exceeds 160, then the WD fault latch will be set and the WD $_{\rm OUT}$ pin will transition low. This fault condition is shown in Figure 16. The watchdog and its fault latch will be reset if: - 1. The WD<sub>ENn</sub> pin is set high (i.e. WD is disabled), or - 2. NPOR goes low (i.e. ENB and ENBAT are low), or - 3. The internal rail, VCC, is low (i.e. V<sub>VIN</sub> is removed), or - 4. The bandgap, BG1, transitions low. Figure 6: Pulse-Width Window Watchdog The expected pulse width (PW) is programed by connecting a resistor ( $R_{ADJ}$ ) from the $WD_{ADJ}$ pin to ground. The relationship between $R_{ADJ}$ and PW is: $$R_{ADI} = 22.1 \times PW$$ where PW is in ms and $R_{ADJ}$ is the required external resistor value in $k\Omega$ . The typical range for PW is 1 to 2 ms. The watchdog will be enabled if the following two conditions are satisfied: - 1. The $WD_{ENn}$ pin is a logic low, and - 2. NPOR transitions high and remains high for at least $WD_{START,DLY}$ (2 $ms_{TYP}$ ). This requires all regulators to be above their undervoltage thresholds. This startup delay allows the microcontroller or DSP to complete its initialization routines before delivering a clock to the $WD_{IN}$ pin. The $WD_{STARTDIY}$ time is shown in Figure 16. After startup, if no clock edges are detected at $WD_{IN}$ for at least $WD_{START,DLY} + WD_{EDGE,TO}$ , the A4411 will set the WD latch and $WD_{OUT}$ will transition low. $WD_{EDGE,TO}$ varies with the value of $R_{ADJ}$ as shown in the Electrical Characteristics table. The "edge timeout" condition is shown as (1) in Figure 17. During normal operation, if clock activity is no longer detected at $WD_{IN}$ for at least $WD_{ACT,TO}$ , the A4411 will set the WD latch and $WD_{OUT}$ will transition low. $WD_{ACT,TO}$ varies with the value of $R_{ADJ}$ as shown in the Electrical Characteristics table. The "loss of clock activity" condition is shown as (2) in Figure 17. The nominal WD<sub>IN</sub> pulse width is set by the value of $R_{ADJ}$ . However, the pulse widths generated by a microcontroller or DSP depend on many factors and will have some pulse-to-pulse variation. The A4411 accommodates pulse-width variations by allowing the designer to select a "window" of allowable variations. The size of the window is chosen based on the voltage at the WD<sub>TOL</sub> pin, as shown in Table 1. Table 1: WDTOL Pin Voltage Determines the WDIN Pulse Width Tolerance or "Window" | WD <sub>TOL</sub> (V) | Allowed WD <sub>IN</sub> Pulse-Width Tolerance | |-----------------------|------------------------------------------------| | Low (0 V) | ±8% | | Float (Open) | ±13% | | High (VCC) | ±18% | The watchdog performs its calculations based on an internally generated clock. The internal clock typically has an accuracy of $\pm 2.5\%$ , but may vary as much as $\pm 5\%$ due to IC process shifts and temperature variations. Variations in this clock result in a shift of the "OK Region" (i.e. the expected pulse width) at WD<sub>IN</sub>, shown as a green area in Figure 18. If the internal clock does not provide enough pulse-width measurement accuracy, the A4411 allows the designer to accept a high-precision clock at the WD<sub>CLK,IN</sub> pin. If the WD<sub>CLK,IN</sub> pin is used, then the WD<sub>ADJ</sub> pin must be grounded. Figure 7 shows an example where a crystal and a tiny 6-pin driver (74LVC1GX04 by TI or NXP) are used to generate an external clock. The external clock should be in the 4 to 8 MHz frequency range for corresponding WD<sub>IN</sub> pulse widths of 1 to 2 ms. # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a ### Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V Figure 7: Applying an External Clock Applying an external clock to the WD<sub>CLK,IN</sub> pin allows extremely accurate pulse-width measurements. ### Dual Bandgaps (BG<sub>VREF</sub>, BG<sub>FAULT</sub>) Dual bandgaps, or references, are implemented within the A4411. One bandgap (BG\_{VREF}) is dedicated solely to closed-loop control of the output voltages. The second bandgap (BG\_{FAULT}) is employed for fault monitoring functions. Having redundant bandgaps improves reliability of the A4411. If the reference bandgap is out of specification (BG $_{\rm VREF}$ ), then the output voltages will be out of specification and the monitoring bandgap will report a fault condition by setting NPOR and/or POK5V low. If the monitoring bandgap is out of specification ( $BG_{FAULT}$ ), then the outputs will remain in regulation, but the monitoring circuits will report a fault condition by setting NPOR and/or POK5V low. The reference and monitoring bandgap circuits include two smaller secondary bandgaps that are used to detect undervoltage of the main bandgaps during power-up. # Adjustable Frequency and Synchronization (FSET/SYNC) The PWM switching frequency of the A4411 is adjustable from 250 kHz to 2.4 MHz. Connecting a resistor from the FSET/SYNC pin to ground sets the switching frequency. An FSET resistor with $\pm 1\%$ tolerance is recommended. The FSET resistor can be calculated using the following equation: $$R_{FSET} = \left(\frac{f_{OSC}}{12724}\right)^{-1.175}$$ where $R_{FSET}$ is in $k\Omega$ and $f_{OSC}$ is the desired oscillator (PWM) frequency in kHz. A graph of switching frequency versus FSET resistor values is shown in Figure 8. The PWM frequency of the A4411 may be increased or decreased by applying a clock to the FSET/SYNC pin. The clock must satisfy the voltage thresholds and timing requirements shown in the Electrical Characteristics table. Figure 8: Switching Frequency vs. FSET Resistor Values ### Frequency Dithering and LX1 Slew Rate Control The A4411 includes two innovative techniques to help reduce EMI/EMC for demanding automotive applications. First, the A4411 performs pseudo-random dithering of the PWM frequency. Dithering the PWM frequency spreads the energy above and below the base frequency set by $R_{FSET}$ . A typical fixed-frequency PWM regulator will create distinct "spikes" of energy at $f_{OSC}$ , and at higher frequency multiples of $f_{OSC}$ . Conversely, the A4411 spreads the spectrum around $f_{OSC}$ , thus creating a lower magnitude at any comparable frequency. Frequency dithering is disabled if SYNC is used or $V_{VIN}$ drops below approximately $8.3\ V$ . Second, the A4411 includes a pin to adjust the turn-on slew rate of the LX1 pin by simply changing the value of the resistor from the SLEW pin to ground. Slower rise times of LX1 reduce ringing and high-frequency harmonics of the regulator. The rise time may be adjusted to be quite long and will increase thermal dissipation of the pre-regulator if set too slow. Typical values of rise time versus R<sub>SLEW</sub> are listed in Table 2. Table 2: Typical LX1 Rising Slew Rate vs. R<sub>SLEW</sub> | R <sub>SLEW</sub> (kΩ) | LX1 Rise Time (ns) | |------------------------|--------------------| | 8.66 | 7 | | 44.2 | 11 | | 100 | 20 | ### **Enable Inputs (ENB, ENBAT)** Two enable pins are available on the A4411. A logic high on either of these pins enables the A4411. One enable (ENB) is logic level compatible for microcontroller or DSP control. The other input (ENBAT) must be connected to the high-voltage ignition (IGN) or accessory (ACC) switch through a relatively low-value series resistance, 2 to 3.6 k $\Omega$ . For transient suppression, it is strongly recommended that a 0.22 to 0.47 $\mu$ F capacitor be placed after the series resistance to form a low-pass filter to the ENBAT pin as shown in the Applications Schematic. ### Bias Supply (V<sub>CC</sub>) The bias supply ( $V_{\rm CC}$ ) is generated by an internal linear regulator. This supply is the first rail to start up. Most of the internal control circuitry is powered by this supply. The bias supply includes some unique features to ensure reliable operation of the A4411. These features include: - 1. Input voltage (V<sub>VIN</sub>) undervoltage lockout - 2. Undervoltage detection - 3. Short-to-ground protection - 4. Operation from either V<sub>VIN</sub> or V<sub>VREG</sub>, whichever is higher ### Charge Pump (VCP, CP1, CP2) A charge pump provides the voltage necessary to drive the highside n-channel MOSFETs in the pre-regulator and the linear regulators. Two external capacitors are required for charge pump operation. During the first half of the charge pump cycle, the flying capacitor between pins CP1 and CP2 is charged from either $V_{VIN}$ or $V_{VREG}$ , whichever is highest. During the second half of the charge pump cycle, the voltage on the flying capacitor charges the VCP capacitor. For most conditions, the $V_{VCP}$ minus $V_{VIN}$ voltage is regulated to approximately 6.5 V. The charge pump can provide enough current to operate the pre-regulator and the LDOs at 2.2 MHz (full load) and 125°C ambient, provided $V_{VIN}$ is greater than 6 V. Optional components D3, D4, and CP3 (refer to Figure 9) must be included if $V_{VIN}$ drops below 6 V. Diode D3 should be a silicon diode rated for at least 200 mA/50 V with less than 50 $\mu$ A of leakage current when $V_R=13$ V and $T_A=125$ °C. Diode D4 should be a 1 A Schottky diode with a very low forward voltage ( $V_F$ ) rated to withstand at least 30 V. Figure 9: Charge pump enhancement components D3, D4, and CP3 are required if V<sub>VIN</sub> < 6 V. The charge pump incorporates some protection features: - 1. Undervoltage lockout of PWM switching - 2. Overvoltage "latched" shutdown of the A4411 ### **Startup and Shutdown Sequences** The startup and shutdown sequences of the A4411 are fixed. If no faults exist and ENBAT or ENB transition high, the A4411 will perform its startup routine. If ENBAT and ENB are low for at least EN $_{td,FILT}$ + td $_{LDO,\ OFF}$ (typically 65 $\mu s$ ), the A4411 will enter a shutdown sequence. The startup and shutdown sequences are summarized in Table 3 and shown in a timing diagram in Figure 11. ### Fault Reporting (NPOR, POK5V) The A4411 includes two open-drain outputs for error reporting. The NPOR comparator monitors the feedback pin of the synchronous buck ( $V_{FB,ADJ}$ ) for under- and overvoltage, as shown in Figure 10, Figure 11, and Figure 14. The POK5V comparators monitor the V5<sub>CAN</sub>, V5<sub>SNR</sub>, and V5P pins for under- and overvoltage, as shown in Figure 10, Figure 11, and Figure 15. The NPOR circuit includes a 2 ms delay after the synchronous bucks output has risen above its undervoltage threshold. This delay allows the microcontroller or DSP plenty of time to power-up and complete its initialization routines. There is minimal NPOR delay if the synchronous buck's output falls below its undervoltage threshold. The NPOR pin incorporates a 4 ms delay if the synchronous buck's output exceeds its overvoltage threshold. There are no significant delays on the POK5V output after V5<sub>CAN</sub>, V5<sub>SNR</sub>, and V5P have risen above or fallen below their undervoltage thresholds. Similar to the NPOR pin, the POK5V pin incorporates a 4 ms delay if any of the 5 V outputs exceed its overvoltage threshold. The V5P monitor is unique: if V5P is accidently connected to the battery voltage, then POK5V will bypass the normal 4 ms overvoltage delay and set itself low immediately. Figure 10: Fault Reporting Circuit The fault modes and their effects on NPOR and POK5V are covered in detail in Table 4. Table 3: Startup and Shutdown Logic (signal names consistent with Functional Block Diagram) | | | A44 | 11 Status Sig | nals | | | Regulator Control Bits<br>(0 = OFF, 1 = ON) | | | A4411 | |--------|------|---------|---------------|--------|---------|----------|---------------------------------------------|--------|---------|---------------------| | ON/OFF | MPOR | VREG UV | SS1 LOW | ADJ UV | SS2 LOW | 3×LDO UV | VREG ON | ADJ ON | LDOs ON | MODE | | Х | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | RESET | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | OFF | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | STARTUP | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | ↓ | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | ↓ | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | RUN | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | DEGLITCH<br>+ DELAY | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | SHUTTING | | 0 | 0 | 0 | 0 | 0 | X | 1 | 1 | 0 | 0 | ↓ | | 0 | 0 | 0 | Χ | 1 | 1 | 1 | 0 | 0 | 0 | ↓ | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | OFF | X = DON'T CARE $ON/\overline{OFF} = ENBAT + ENB$ $3 \times LDO UV = V5_{SNR}UV + V5_{CAN}UV + V5PUV$ MPOR = VIN\_UV + VCC\_UV + VCP\_UV + BG1 UV + BG2 UV + TSD + $VCP_OV$ (latched) + $D1_{MISSING}$ (latched) + $I_{LIM,LX1}$ (latched) 23 # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V **Table 4: Summary of Fault Mode Operation** | FAULT TYPE and CONDITION | A4411 RESPONSE TO FAULT | NPOR<br>V <sub>FB,ADJ</sub> | POK5V<br>V5 <sub>SNR</sub> /<br>V5 <sub>CAN</sub> /V5P | LATCHED FAULT? | RESET METHOD | |--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------| | V5P short-to-VBAT | POK5V goes low when a V5P disconnect occurs. The other two 5 V LDOs remain active. | Not affected | Low if V5P disconnect occurs | NO | Check for short-<br>circuits on V5P | | Either V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , or V5P are overvoltage (OV) | If OV condition persists for more than td <sub>OV</sub> then set POK5V low. The other two 5 V LDOs must remain active. | Not affected | Low if t > td <sub>OV</sub> | NO | Check for short-<br>circuits on V5 <sub>SNR</sub> ,<br>V5 <sub>CAN</sub> , V5P | | FB <sub>ADJ</sub> overvoltage (OV) | If OV condition persists for more than td <sub>OV</sub> then set NPOR low. All 5 V LDOs must remain active. | Low if t > td <sub>OV</sub> | Not<br>affected | NO | Check for short-<br>circuits on FB <sub>ADJ</sub> | | Either V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , or V5P are undervoltage (UV) | Closed-loop control will try to raise the LDOs voltage but may be constrained by the foldback current limit. Note: LDO(s) may be soft-starting. | Not affected | Low | NO | Decrease the load or wait for SS to finish | | FB <sub>ADJ</sub> undervoltage (UV) | Closed-loop control will try to raise the voltage but may be constrained by the pulse-by-pulse current limit. The ADJ regulator may need to enter hiccup mode. Also, the ADJ regulator may be simply soft-starting. | Low | Not<br>affected | NO | Decrease the load or wait for SS to finish | | Either V5 <sub>SNR</sub> , V5 <sub>CAN</sub> , or V5P are overcurrent (OC) | Foldback current limit will reduce the output voltage of the overloaded LDO. The other 5 V LDOs must operate normally. | Not affected | Low if any<br>5 V output<br>voltage<br>droops | NO | Decrease the load | | FB <sub>ADJ</sub> pin open circuit after<br>soft-start is finished. Soft-start<br>finished if SS1 and POK5V are<br>high. | A small internal current sink pulls the voltage at the FB <sub>ADJ</sub> pin high and mimics an ADJ regulator overvoltage condition. | Low<br>because<br>V <sub>FB,ADJ</sub> ><br>V <sub>FB,ADJ,OV,H</sub> | Not<br>affected | NO | Connect the FB <sub>ADJ</sub> pin | | FB <sub>ADJ</sub> pin open circuit before soft-start is finished. Soft-start not finished if SS1 is high and POK5V is low. | A small internal current sink pulls the voltage at the FB <sub>ADJ</sub> pin high and mimics an ADJ regulator overvoltage condition. | Low<br>because<br>V <sub>FB,ADJ</sub> ><br>V <sub>FB,ADJ,OV,H</sub> | Low, Stuck<br>in soft-start<br>sequence | N/A<br>Stuck in<br>soft-start<br>sequence | Connect the FB <sub>ADJ</sub> pin | | FB <sub>ADJ</sub> regulator overcurrent (i.e. hard short-to-ground) V <sub>SS2</sub> < V <sub>HIC2,EN</sub> , V <sub>FB,ADJ</sub> < 300 mV | Continue to PWM but turn off LX2 when the high-<br>side MOSFET current exceeds I <sub>LIM2</sub> . | Low | Not<br>affected | NO | Remove the short-circuit | | FB <sub>ADJ</sub> regulator overcurrent (i.e. hard short-to-ground) V <sub>SS2</sub> > V <sub>HIC2,EN</sub> , V <sub>FB,ADJ</sub> < 300 mV | Enters hiccup mode after 30 OCP faults. | Low | Not<br>affected | NO | Decrease the load | | FB <sub>ADJ</sub> regulator overcurrent (i.e. soft short-to-ground) V <sub>SS2</sub> > V <sub>HIC2,EN</sub> , V <sub>FB,ADJ</sub> > 300 mV | Enters hiccup mode after 120 OCP faults. | Low if $V_{FB,ADJ} < V_{FB,ADJ,UV,L}$ | Not<br>affected | NO | Decrease the load | | VREG pin open circuit | V <sub>VREG</sub> will decay to 0 V and LX1 will switch at max. duty cycle. The voltage on the VREG output capacitors will be very close to VIN/VBAT. | Low if ADJ<br>output<br>voltage<br>droops | Low if any<br>5 V output<br>voltage<br>droops | NO | Connect the<br>VREG pin | | VREG overcurrent (i.e. hard short-to-ground) $V_{VREG} < 1.3 \text{ V}$ , $V_{COMP1} = EA1_{VO(MAX)}$ | Enters hiccup mode after 30 OCP faults. | Low | Low | NO | Decrease the load | | VREG overcurrent (i.e. soft short-to-ground) V <sub>VREG</sub> > 1.3 V, V <sub>COMP1</sub> = EA1 <sub>VO(MAX)</sub> | Enters hiccup mode after 120 OCP faults. | Low if ADJ<br>output<br>voltage<br>droops | Low if any<br>5 V output<br>voltage<br>droops | NO | Decrease the load | Continued on next page... # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with a Synchronous Buck, 3 LDOs, Pulse-Width Window Watchdog, NPOR, and POK5V **Table 4: Summary of Fault Mode Operation (continued)** | FAULT TYPE and<br>CONDITION | A4411 RESPONSE TO FAULT | NPOR<br>V <sub>FB,ADJ</sub> | POK5V<br>V5 <sub>SNR</sub> /<br>V5 <sub>CAN</sub> /V5P | LATCHED FAULT? | RESET METHOD | |-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------|----------------|------------------------------------------------| | VREG overvoltage (OV) $V_{VREG} > V_{REGOV,HI}$ | Control loop will temporarily stop PWM switching of LX1. LX1 will resume switching when V <sub>VREG</sub> returns to its normal range. | _X1 will resume switching when V <sub>VREG</sub> returns Voltage Voltage | | NO | None | | VREG asynchronous diode (D1) missing | Results in a Master Power-On Reset (MPOR) after 1 detection. All regulators are shut off. | Low if ADJ<br>output<br>voltage<br>droops | Low if any<br>5 V output<br>voltage<br>droops | YES | Place D1 then cycle EN or VIN | | Asynchronous diode (D1) short-<br>circuited or LX1 shorted to<br>ground | Results in an MPOR after 1 detection of the high-<br>side MOSFET current exceeding I <sub>LIM,LX1</sub> , so all<br>regulators are shut off. | Low if ADJ<br>output<br>voltage<br>droops | Low if any<br>5 V output<br>voltage<br>droops | YES | Remove the short<br>then cycle EN or<br>VIN | | LX2 shorted to ground | If LX2 is less than V <sub>VREG</sub> – 1.2 V after the internal blanking time (~60 ns), the high-side FET will be shut off. | Low if ADJ<br>output<br>voltage<br>droops | Not<br>affected | NO | Remove the short | | Slew pin open circuit (SLEW_OV) | Results in a "default" Slew Rate of 1.5 V/ns for LX1 | Operates normally | Operates normally | NO | Place the slew rate resistor | | Slew pin shorted to ground (SLEW_UV) | Results in a "default" Slew Rate of 1.5 V/ns for for LX1 | Operates normally | Operates normally | NO | Place the slew rate resistor | | FSET/SYNC pin open circuit<br>(FSET/SYNC_OV) | Results in "default" PWM frequency of 1 MHz | Operates normally | Operates normally | NO | Connect the FSET/SYNC pin | | FSET/SYNC pin shorted to ground (FSET/SYNC_UV) | Results in "default" PWM frequency of 1 MHz | Operates normally | Operates normally | NO | Remove the short-circuit | | Charge pump (VCP) overvoltage (OV) | Results in an MPOR, so all regulators are off | Low | Low | YES | Check VCP/CP1/<br>CP2, then cycle<br>EN or VIN | | Charge pump (VCP)<br>undervoltage (UV) | Results in an MPOR, so all regulators are off | Low | Low | NO | Check VCP/CP1/<br>CP2 components | | CP1 or CP2 pin open circuit | Results in VCP_UV and an MPOR, so all regulators are off | Low | Low | NO | Connect CP1 or CP2 pins | | CP1 pin shorted to ground | Results in VCP_UV and an MPOR, so all regulators are off | Low | Low | NO | Remove the short-circuit | | CP2 pin shorted to ground | Results in high current from the charge pump and (intentional) fusing of an internal trace. Also results in MPOR so all regulators are off. | Low | Low | N/A | Remove short-<br>circuit, replace<br>the A4411 | | BG <sub>VREF</sub> or BG <sub>FAULT</sub> undervoltage (UV) | Results in an MPOR, so all regulators are off | Low | Low | NO | Raise VIN or wait for BGs to power up | | BG <sub>VREF</sub> or BG <sub>FAULT</sub> overvoltage (OV) | If $BG_{VREF}$ is too high, all regulators will appear to be OV (because $BG_{FAULT}$ is good). If $BG_{FAULT}$ is too high, all regulators will appear to be UV (because $BG_{VREF}$ is good) | Low | Low | N/A | Replace the<br>A4411 | | VCC undervoltage or pin shorted to ground | Results in an MPOR, so all regulators are off | Low | Low | NO | Raise VIN or remove short at VCC pin | | Thermal shutdown (TSD) | Results in an MPOR, so all regulators are off | Low | Low | NO | Let the A4411<br>cool down |