Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ### Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China #### **FEATURES AND BENEFITS** - · Automotive AEC-Q100 qualified - 3.5 to 36 $V_{IN}$ operating range, 40 $V_{IN}$ maximum - Buck or buck-boost pre-regulator (VREG) - Adjustable PWM switching frequency: 250 kHz to 2.4 MHz - PWM frequency can be synchronized to external clock - Synchronous buck regulator (ADJ) delivers 0.8 to 3.3 V - 5 V internal LDO for remote sensors with foldback shortcircuit and short-to-battery protections (V5P) - Programmable pulse-width window watchdog (PWWD) with scalable activation delay and selectable tolerance - Internal watchdog clock with ±5% accuracy - Accepts external WD clock for extreme accuracy - Active-low Watchdog Enable pin (WD<sub>ENn</sub>) - Dual bandgaps for increased reliability: BG<sub>VREF</sub>, BG<sub>FAULT</sub> - Power-on reset (NPOR) with rising delay of 2 ms monitors the synchronous buck output - PowerOK output monitors the 5 V LDO (POK5V) - Logic-enable input for microprocessor control (ENB) - High-voltage ignition enable input (ENBAT) - ENBAT status indicator output (ENBATS) - SLEW rate control helps reduce EMI/EMC - Frequency dithering helps reduce EMI/EMC - · OV and UV protection for both output supply rails - Pin-to-pin and pin-to-ground tolerant at every pin - -40°C to 150°C junction temperature range - Thermal shutdown protection #### **APPLICATIONS** - □ Electronic power steering (EPS) modules - □ Automotive power trains - ☐ CAN power supplies - ☐ High-temperature applications PACKAGE: 32-Pin QFN (suffix ET) Not to scale #### **DESCRIPTION** The A4413 is a power management IC that can be configured as a buck or buck-boost pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage complete with control, diagnostics, and protections. The output of the pre-regulator supplies both a 5 V, 75 mA $_{\rm MAX}$ high-voltage protected LDO for remote sensors (V5P), and a 0.8 to 3.3 V, 800 mA $_{\rm MAX}$ adjustable synchronous buck regulator (ADJ). Designed to supply microprocessor power supplies in high-temperature environments, the A4413 is ideal for under hood and other automotive applications. The A4413 can be enabled by its logic-level (ENB) or high-voltage (ENBAT) input. Diagnostic outputs from the A4413 include a power-on-reset output (NPOR) with a 2 ms rising delay to monitor the synchronous buck, a PowerOK output to monitor the 5 V LDO (POK5V), and an ENBAT status output (ENBATS). Dual bandgaps—one for regulation and one for fault detection—improve long-term reliability of the A4413. The A4413 contains a pulse-width window watchdog (PWWD) timer that can be programmed to detect pulse widths from 1 to 2 ms (WD\_{ADJ}). The watchdog timer has an activation delay that scales with the pulse-width setting to accommodate processor startup. The tolerance of the watchdog's window can be set to $\pm 8\%$ , $\pm 13\%$ , or $\pm 18\%$ using the WD\_{TOL} pin. The watchdog timer has an active-low enable pin (WD\_{ENn)} to facilitate initial factory programming or field reflash programming. Protection features include under- and overvoltage lockout on both output supply rails. In case of a shorted output, the V5P LDO features foldback overcurrent protection. In addition, the V5P output is protected from a short-to-battery event. Both switching regulators include pulse-by-pulse current limit, hiccup mode short-circuit protection, LX short-circuit protection, missing asynchronous diode protection (VREG only), and thermal shutdown (TSD). The A4413 is supplied in a low-profile 32-lead, 5 mm $\times$ 5 mm, 0.5 mm pitch QFN package (suffix "ET") with exposed thermal pad. A4413 Simplified Block Diagram #### **SELECTION GUIDE** | Part Number | Temperature Range | Package | Packing <sup>1</sup> | Lead Frame | |--------------|-------------------|-----------------------------|-----------------------------|----------------| | A4413KETTR-J | –40°C to 135°C | 32-pin QFN with thermal pad | 1500 pieces per 7-inch reel | 100% matte tin | <sup>&</sup>lt;sup>1</sup> Contact Allegro for additional packing options. #### **ABSOLUTE MAXIMUM RATINGS<sup>2</sup>** | Characteristic | Symbol | Notes | Rating | Unit | |---------------------------|--------------------------------------------------------|---------------------------------------------|--------------------------------|------| | VIN | V <sub>VIN</sub> | | -0.3 to 40 | V | | | | With current limiting resistor <sup>3</sup> | -13 to 40 | V | | ENBAT | V <sub>ENBAT</sub> | | -0.3 to 8 | V | | | I <sub>ENBAT</sub> | | ±75 | mA | | | | | -0.3 to V <sub>VIN</sub> + 0.3 | V | | LX1 | $V_{LX1}$ | t < 250 ns | -1.5 | V | | | | t < 50 ns | V <sub>VIN</sub> + 3 V | V | | SLEW | V <sub>SLEW</sub> | | -0.3 to 18 | V | | VCP, CP1, CP2 | V <sub>VCP</sub> , V <sub>CP1</sub> , V <sub>CP2</sub> | | -0.3 to 50 | V | | V5P | V <sub>V5P</sub> | Independent of V <sub>VIN</sub> | -1 to 40 | V | | All other pins | | | -0.3 to 7 | V | | Ambient Temperature | T <sub>A</sub> | Range K for automotive | -40 to 135 | °C | | Junction Temperature | TJ | | -40 to 150 | °C | | Storage Temperature Range | T <sub>stg</sub> | | -40 to 150 | °C | <sup>2</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability <sup>&</sup>lt;sup>3</sup> The higher ENBAT ratings (-13 V and 40 V) are measured at node "A" in the following circuit configuration: #### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | | | - 11 | | | |------------------------------------|----------------|-----------------------------------------------|-------|------| | Characteristic | Symbol | Test Conditions <sup>4</sup> | Value | Unit | | Junction-to-Pad Thermal Resistance | $R_{ heta JC}$ | 4-layer PCB based on JEDEC standard footprint | 30 | °C/W | <sup>&</sup>lt;sup>4</sup> Additional thermal information available on the Allegro website. #### Functional Block Diagram/Typical Schematic Buck-Boost Mode ( $f_{OSC}$ = 2 MHz), Using a Series Diode for Reverse-Battery Protection ( $D_{IN}$ ) Functional Block Diagram Modifications for Buck-Only Mode (f<sub>OSC</sub> = 2 MHz) Functional Block Diagram Using a PMOS FET for Reverse-Battery Protection Instead of a Series Schottky Diode ( $D_{\rm IN}$ ) Functional Block Diagram Using an NMOS FET for Reverse-Battery Protection Instead of a Series Schottky Diode (D<sub>IN</sub>) ## Package ET, 32-Pin QFN Pinout Diagram #### **Terminal List Table** | Number | Name | Function | |--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | VIN | Input voltage pins | | 3, 10 | GND | Ground pin | | 4 | VCC | Internal voltage regulator bypass capacitor pin | | 5 | NPOR | Active-low, open-drain output indicating when the synchronous buck is out of regulation | | 6 | POK5V | Open-drain output indicating when the V5P rail is out of regulation | | 7 | ENBATS | Open-drain output indicating the status of the ENBAT (IGN) signal | | 8 | ENBAT | Ignition enable input from the key/switch via a series resistor | | 9 | COMP1 | Error amplifier compensation network pin for the buck-boost pre-regulator | | 11 | ENB | Logic compatible enable input from a microcontroller or DSP | | 12 | WD <sub>ENn</sub> | Active-low watchdog enable input from a microcontroller or DSP; open/low = WD is enabled, high = WD is disabled | | 13 | WD <sub>OUT</sub> | Open-drain watchdog output; normally high impedance; latched low if a watchdog fault occurs | | 14 | WD <sub>TOL</sub> | Selectable watchdog tolerance: low = ±8%, float = ±13%, high (to VCC) = ±18% | | 15 | WD <sub>ADJ</sub> | The watchdog window time is set by connecting R <sub>ADJ</sub> from this pin to ground | | 16 | WD <sub>IN</sub> | Watchdog pulse train input from a microcontroller or DSP | | 17 | V5P | 5 V protected regulator output | | 18 | WD <sub>CLK(IN)</sub> | WD clock input for highest WD accuracy; if this pin is used, the WD <sub>ADJ</sub> pin must be grounded. If this pin is unused it should be left floating. | | 19 | FB <sub>ADJ</sub> | Feedback pin for the adjustable synchronous buck regulator | | 20 | COMP2 | Error amplifier compensation network pin for the adjustable synchronous buck regulator | | 21, 22 | PGND | Power ground for the adjustable synchronous regulator and its gate driver | | 23, 24 | LX2 | Switching node for the adjustable synchronous buck regulator | | 25 | FSET/SYNC | Frequency setting and synchronization input | | 26 | VREG | Output of the pre-regulator and input to the LDO and adjustable synchronous buck | | 27 | LG | Boost gate drive output for the buck-boost pre-regulator | | 28 | SLEW | Slew rate adjustment for the rise time of LX1 | | 29 | LX1 | Switching node for the buck-boost pre-regulator | | 30 | CP1 | Charge pump capacitor connection | | 31 | CP2 | Charge pump capacitor connection | | 32 | VCP | Charge pump reservoir capacitor | ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS 1: Valid at 3.5 V $^{(4)}$ < V<sub>VIN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | GENERAL SPECIFICATIONS | | | | | | | | Operating Input Voltage | V | Buck-Boost mode, after $V_{VIN} > V_{VIN(START)}$ , and $V_{ENB} > 2$ V, NPOR = 1, POK5V = 1 | 3.5 | 13.5 | 36 | V | | Operating input voltage | V <sub>VIN</sub> | Buck Only mode, after $V_{VIN} > V_{VIN(START)}$ , and $V_{ENB} > 2$ V, NPOR = 1, POK5V = 1 | 5.7 | 13.5 | 36 | V | | VIN UVLO Start Voltage | V <sub>VIN(START)</sub> | V <sub>VIN</sub> rising, Buck or Boost mode | 5.10 | 5.40 | 5.70 | V | | VIN UVLO Stop Voltage | V <sub>VIN(STOP)</sub> | V <sub>VIN</sub> falling, Buck or Boost mode | 2.88 | 3.04 | 3.20 | V | | VIN UVLO Hysteresis | V <sub>VIN(HYS)</sub> | V <sub>VIN(START)</sub> – V <sub>VIN(STOP)</sub> | _ | 2.36 | _ | V | | VIN Dropout Voltages, | V <sub>VIN(STOP1,BUCK)</sub> | NPOR = 1, POK5V ↓ | - | 5.0 | 5.3 | V | | Buck Mode, V <sub>VIN</sub> Falling | V <sub>VIN(STOP2,BUCK)</sub> | $V_{VCP} < V_{CPUV(L)}$ and NPOR $\downarrow$ , POK5V = 0 | _ | 4.0 | 4.4 | V | | Supply Quiescent Current <sup>1</sup> | IQ | $V_{VIN}$ = 13.5 V, $V_{IGN} \ge$ 3.6 V or $V_{ENB} \ge$ 2 V, $V_{VREG}$ = 5.6 V (no PWM) | - | 10 | _ | mA | | Supply Quiescent Current | I <sub>Q(SLEEP)</sub> | $V_{VIN}$ = 13.5 V, $V_{IGN} \le$ 2.2 V and $V_{ENB} \le$ 0.8 V | - | _ | 10 | μА | | PWM SWITCHING FREQUENCY | AND DITHERING | | | | | | | | | $R_{FSET}$ = 8.66 k $\Omega$ | 1.8 | 2.0 | 2.2 | MHz | | Switching Frequency | f <sub>osc</sub> | $R_{FSET} = 19.6 k\Omega$ (2) | _ | 1.0 | _ | MHz | | | | $R_{FSET} = 52.3 \text{ k}\Omega^{(2)}$ | 343 | 400 | 457 | kHz | | Frequency Dithering | Δf <sub>OSC</sub> | As a percent of f <sub>OSC</sub> | - | ±12 | _ | % | | Dither/Slew Start Threshold 1 | V <sub>VIN(DS,ON1)</sub> | V <sub>VIN</sub> rising | 16.9 | 18.0 | 19.1 | V | | Dither/Slew Stop Threshold 1 | V <sub>VIN(DS,OFF1)</sub> | V <sub>VIN</sub> falling | _ | 16.6 | _ | V | | Dither/Slew Start Threshold 2 | V <sub>VIN(DS,ON2)</sub> | V <sub>VIN</sub> rising | _ | 9.0 | _ | V | | Dither/Slew Stop Threshold 2 | V <sub>VIN(DS,OFF2)</sub> | V <sub>VIN</sub> falling | 7.8 | 8.3 | 8.8 | V | | CHARGE PUMP (VCP) | | | | | | | | Output Voltage | V | $\begin{aligned} & V_{VCP} - V_{VIN}, V_{VIN} = 13.5 \text{V}, V_{VREG} = 5.50 \text{V}, \\ & I_{VCP} = 5.0 \text{mA}, V_{COMP1} = V_{COMP2} = 0 \text{V}, \\ & V_{ENB} = 3.3 \text{V} \end{aligned}$ | 4.1 | 6.6 | _ | V | | Output voltage | V <sub>VCP</sub> | $\begin{aligned} & V_{VCP} - V_{VIN}, V_{VIN} = 4.0 V, V_{VREG} = 5.25 V, \\ & I_{VCP} = 5.0 mA, V_{COMP1} = V_{COMP2} = 0 V, \\ & V_{ENB} = 3.3 V \end{aligned}$ | 3.3 | _ | - | V | | Switching Frequency | f <sub>SW(CP)</sub> | | _ | 65 | _ | kHz | | VCC PIN VOLTAGE | | | | | | | | Output Voltage | V <sub>VCC</sub> | V <sub>VREG</sub> = 5.35 V | - | 4.65 | _ | V | | Thermal Protection | | | | | | | | Thermal Shutdown Threshold <sup>2</sup> | T <sub>TSD</sub> | T <sub>J</sub> rising | 155 | 170 | 185 | °C | | Thermal Shutdown Hysteresis <sup>2</sup> | T <sub>HYS</sub> | | _ | 20 | _ | °C | | 1 ===================================== | | | | | | | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>4</sup> The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR ## ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS $^1$ (continued): Valid at 3.5 V $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ < $^{(4)}$ | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | OUTPUT VOLTAGE SPECIFICATION | ONS | | | | | | | Buck Output Voltage – Regulating | V <sub>VREG</sub> | V <sub>VIN</sub> = 13.5 V, ENB = 1, 0.1 A < I <sub>VREG</sub> < 1 A | 5.25 | 5.35 | 5.45 | V | | PULSE-WIDTH MODULATION (PW | | | • | | | | | PWM Ramp Offset | V <sub>PWM10FFS</sub> | V <sub>COMP1</sub> for 0% duty cycle | _ | 400 | _ | mV | | LV4 Dising Olava Data Control 2 | 1.7/4 | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 22.1 k $\Omega$ | - | 0.90 | _ | V/ns | | LX1 Rising Slew Rate Control <sup>2</sup> | LX1 <sub>RISE</sub> | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 150 k $\Omega$ | _ | 0.23 | _ | V/ns | | LX1 Falling Slew Rate <sup>2</sup> | LX1 <sub>FALL</sub> | V <sub>VIN</sub> = 13.5 V, 90% to 10%, I <sub>VREG</sub> = 1 A | _ | 1.0 | _ | V/ns | | Buck Minimum On-Time | t <sub>ON(BUCK,MIN)</sub> | | _ | 85 | 150 | ns | | Buck Maximum Duty Cycle | D <sub>MAX(BUCK)</sub> | t <sub>OFF(BUCK)</sub> < 50 ns | _ | 100 | _ | % | | Paget Duty Cycle? | D <sub>MIN(BST)</sub> | After V <sub>VIN</sub> > V <sub>VIN(START)</sub> , V <sub>VIN</sub> = 6.5 V | _ | 20 | _ | % | | Boost Duty Cycle <sup>2</sup> | D <sub>MAX(BST)</sub> | After V <sub>VIN</sub> > V <sub>VIN(START)</sub> , V <sub>VIN</sub> = 3.5 V | 57 | 62 | 67 | % | | COMP1 to LX1 Current Gain | gm <sub>POWER1</sub> | | _ | 3.6 | _ | A/V | | Clara Companyation 2 | | f <sub>OSC</sub> = 2.0 MHz | 0.73 | 1.04 | 1.34 | A/µs | | Slope Compensation <sup>2</sup> | S <sub>E1</sub> | f <sub>OSC</sub> = 400 kHz | 0.15 | 0.23 | 0.31 | A/µs | | INTERNAL MOSFET | | | , | | | | | | | $V_{VIN}$ = 13.5 V, $T_{J}$ = -40°C <sup>(2)</sup> , $I_{DS}$ = 0.1 A | _ | 75 | 95 | mΩ | | MOSFET On-Resistance | R <sub>DSon</sub> | V <sub>VIN</sub> = 13.5 V, T <sub>J</sub> = 25°C <sup>(3)</sup> , I <sub>DS</sub> = 0.1 A | _ | 110 | 135 | mΩ | | | | V <sub>VIN</sub> = 13.5 V, T <sub>J</sub> = 150°C, I <sub>DS</sub> = 0.1 A | _ | 220 | 265 | mΩ | | MOOFFT Lastrana | | IC disabled, $V_{LX1} = 0 \text{ V}$ , $V_{VIN} = 16 \text{ V}$ , $-40^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}$ (3) | - | _ | 10 | μА | | MOSFET Leakage | I <sub>FET(LKG)</sub> | IC disabled, V <sub>LX1</sub> = 0 V, V <sub>VIN</sub> = 16 V,<br>-40°C < T <sub>J</sub> < 150°C | - | 50 | 150 | μΑ | | ERROR AMPLIFIER | | | • | | | | | Open-Loop Voltage Gain | A <sub>VOL1</sub> | | _ | 60 | _ | dB | | Tourse | | V <sub>VREG</sub> > 2.7 V | 550 | 750 | 950 | μΑ/V | | Transconductance | gm <sub>EA1</sub> | V <sub>VREG</sub> < 2.7 V | 275 | 375 | 475 | μΑ/V | | Output Current | I <sub>EA1</sub> | | _ | ±75 | _ | μA | | Marrian Cutarit Vallana | | V <sub>VIN</sub> = 12 V | 1.0 | 1.3 | 1.6 | V | | Maximum Output Voltage | V <sub>EA1(out,max)</sub> | V <sub>VIN</sub> = 8 V | 1.3 | 1.7 | 2.1 | V | | Minimum Output Voltage | V <sub>EA1(out,min)</sub> | | _ | - | 300 | mV | | COMP1 Pull-Down Resistance | R <sub>COMP1</sub> | HICCUP1 = 1 or FAULT1 = 1 or IC disabled, latched until V <sub>SS1</sub> < V <sub>SS1(RST)</sub> | - | 1 | _ | kΩ | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. $<sup>^3</sup>$ Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. $<sup>^4</sup>$ The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. ### Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### ELECTRICAL CHARACTERISTICS - BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS<sup>1</sup> (continued): Valid at 3.5 V $^{(4)}$ < $V_{VIN}$ < 36 V, $-40^{\circ}$ C < $T_A$ = $T_J$ < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|----------------------------|------------------------------------------------------------------------------------------|------|---------------------|------|----------------------------| | BOOST MOSFET (LG) GATE DRIVER | 2 | | | | | | | LG High Output Voltage | V <sub>LG(ON)</sub> | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V | 4.6 | _ | 5.5 | V | | LG Low Output Voltage | V <sub>LG(OFF)</sub> | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V | - | 0.2 | 0.4 | V | | LG Source Current <sup>1</sup> | I <sub>LG(ON)</sub> | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V | _ | -300 | _ | mA | | LG Sink Current <sup>1</sup> | I <sub>LG(OFF)</sub> | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V | _ | 150 | _ | mA | | SOFT-START | | | | | | | | SS1 Ramp Time | t <sub>SS1</sub> | | - | 4096 | _ | f <sub>OSC</sub><br>cycles | | | | V <sub>VREG</sub> < 0.65 V <sub>TYP</sub> | _ | f <sub>OSC</sub> /8 | _ | _ | | SC1 DWM Fraguency Foldbook | | 0.65 V < V <sub>VREG</sub> < 1.3 V <sub>TYP</sub> | _ | f <sub>OSC</sub> /4 | _ | - | | SS1 PWM Frequency Foldback | f <sub>SW1(SS)</sub> | 1.3 V < V <sub>VREG</sub> < 2.7 V <sub>TYP</sub> | _ | f <sub>OSC</sub> /2 | _ | _ | | | | V <sub>VREG</sub> > 2.7 V <sub>TYP</sub> | _ | f <sub>OSC</sub> | _ | _ | | HICCUP MODE | | | | | | | | Hiccup1 Enable Delay | t <sub>HIC1(EN)</sub> | | _ | 512 | _ | f <sub>OSC</sub><br>cycles | | Hiccup1 Recovery Time | t <sub>HIC1(REC)</sub> | HICCUP1 = 1 | - | 4096 | - | f <sub>OSC</sub><br>cycles | | Lliceup 1 OCD Counts | | V <sub>VREG</sub> < 1.3 V <sub>TYP</sub> , V <sub>COMP</sub> = V <sub>EA1(out,max)</sub> | _ | 30 | _ | _ | | Hiccup1 OCP Counts | t <sub>HIC1(OCP)</sub> | $V_{VREG} > 1.3 V_{TYP}, V_{COMP} = V_{EA1(out,max)}$ | _ | 120 | _ | _ | | CURRENT PROTECTIONS | | | | | | | | Pulse-by-Pulse Current Limit | | $V_{VIN}$ < 9 V, $t_{ON}$ = $t_{ON(MIN)}$ | 2.6 | 2.8 | 3.3 | А | | Fulse-by-Fulse Current Limit | I <sub>LIM1(ton,min)</sub> | $V_{VIN} > 9 \text{ V}, t_{ON} = t_{ON(MIN)}$ | 1.8 | 2.0 | 2.2 | Α | | LX1 Short-Circuit Current Limit | I <sub>LIM(LX1)</sub> | Hiccup mode after 1 × I <sub>LIM(LX1)</sub> detection | 5 | 7 | _ | А | | MISSING ASYNCHRONOUS DIODE ( | D1) PROTECT | ION | | | | | | Detection Level | V <sub>D(OPEN)</sub> | | -1.8 | -1.6 | -1.2 | V | | Time Filtering <sup>2</sup> | t <sub>D(OPEN)</sub> | | 50 | _ | 250 | ns | <sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>4</sup> The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### **ELECTRICAL CHARACTERISTICS - ADJUSTABLE SYNCHRONOUS BUCK REGULATOR1:** Valid at 3.5 V $^{(4)}$ < V<sub>VIN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------| | FEEDBACK REFERENCE VOLTAGE | | | | | | | | Reference Voltage | V <sub>FB(ADJ)</sub> | | 787 | 800 | 813 | mV | | PULSE-WIDTH MODULATION (PWM) | ` | | | | | | | PWM Ramp Offset | V <sub>PWM2OFFS</sub> | V <sub>COMP2</sub> for 0% duty cycle | _ | 350 | _ | mV | | High-Side MOSFET Minimum On-Time | t <sub>ON(MIN)</sub> | | - | 65 | 105 | ns | | High-Side MOSFET Minimum Off-Time | t <sub>OFF(MIN)</sub> | Does not include total gate driver non-overlap time, t <sub>NO</sub> | - | 80 | 110 | ns | | Gate Driver Non-Overlap Time <sup>2</sup> | t <sub>NO</sub> | | - | 15 | _ | ns | | COMP2 to LX2 Current Gain | gm <sub>POWER2</sub> | | - | 2.5 | _ | A/V | | Slope Compensation <sup>2</sup> | c | f <sub>OSC</sub> = 2.0 MHz | 0.45 | 0.63 | 0.81 | A/µs | | Slope Compensation 2 | S <sub>E2</sub> | f <sub>OSC</sub> = 400 kHz | 0.12 | 0.14 | 0.19 | A/µs | | INTERNAL MOSFETS | | | | | | | | Lligh Side MOSEET On Desigtance | В | T <sub>A</sub> = 25°C <sup>(3)</sup> , I <sub>DS</sub> = 100 mA | - | 120 | 150 | mΩ | | High-Side MOSFET On-Resistance | R <sub>DSon(HS)</sub> | I <sub>DS</sub> = 100 mA | - | 150 | 200 | mΩ | | LX2 Node Rise/Fall Time <sup>2</sup> | t <sub>R/F(LX2)</sub> | V <sub>VREG</sub> = 5.5 V | - | 12 | - | ns | | LILLOU MOOFFTL L | | IC disabled, V <sub>LX2</sub> = 0 V, V <sub>VREG</sub> = 5.5 V,<br>-40°C < T <sub>J</sub> < 85°C (3) | - | - | 2 | μΑ | | High-Side MOSFET Leakage <sup>1</sup> | I <sub>DSS(HS)</sub> | IC disabled, V <sub>LX2</sub> = 0 V, V <sub>VREG</sub> = 5.5 V,<br>-40°C < T <sub>J</sub> < 150°C | - | 3 | 15 | μA | | Law Cida MOCEET On Desistance | Б | T <sub>A</sub> = 25°C <sup>(3)</sup> , I <sub>DS</sub> = 100 mA | - | 65 | 75 | mΩ | | Low-Side MOSFET On-Resistance | R <sub>DSon(LS)</sub> | I <sub>DS</sub> = 100 mA | - | 80 | 110 | mΩ | | Law Cida MOCEFT Laglage 1 | | IC disabled, V <sub>LX2</sub> = 5.5 V, -40°C < T <sub>J</sub> < 85°C <sup>(3)</sup> | - | - | 1 | μA | | Low-Side MOSFET Leakage 1 | I <sub>DSS(LS)</sub> | IC disabled, V <sub>LX2</sub> = 5.5 V, -40°C < T <sub>J</sub> < 150°C | - | 4 | 10 | μA | | ERROR AMPLIFIER | | | | | | | | Feedback Input Bias Current <sup>1</sup> | I <sub>FB(ADJ)</sub> | $V_{COMP2}$ = 0.8 V, $V_{FB(ADJ)}$ regulated so that $I_{COMP2}$ = 0 A | - | -150 | -350 | nA | | Open-Loop Voltage Gain <sup>2</sup> | A <sub>VOL2</sub> | | - | 60 | _ | dB | | Transcenductiones | | $I_{COMP2} = 0 \mu A, V_{FB(ADJ)} > 500 \text{ mV}$ | 550 | 750 | 950 | μA/V | | Transconductance | gm <sub>EA2</sub> | 0 V < V <sub>FB(ADJ)</sub> < 500 mV | - | 250 | _ | μA/V | | Source and Sink Current | I <sub>EA2</sub> | V <sub>COMP2</sub> = 1.5 V | - | ±50 | _ | μA | | Maximum Output Voltage | V <sub>EA2(out,max)</sub> | | 1.00 | 1.25 | 1.50 | V | | Minimum Output Voltage | V <sub>EA2(out,min)</sub> | | _ | | 150 | mV | | COMP2 Pull-Down Resistance | R <sub>COMP2</sub> | HICCUP2 = 1 or FAULT2 = 1 or IC disabled, latched until SS2 resets | - | 1.5 | _ | kΩ | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>&</sup>lt;sup>4</sup> The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR ## ELECTRICAL CHARACTERISTICS – ADJUSTABLE SYNCHRONOUS BUCK REGULATOR<sup>1</sup> (continued): Valid at 3.5 V $^{(4)}$ < $V_{VIN}$ < 36 V, –40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------|------|-----------------------------|------|----------------------------| | SOFT-START | | | | | | | | V <sub>FB(ADJ)</sub> Soft-Start Ramp Time | t <sub>SS2</sub> | | - | 2048 | - | f <sub>OSC</sub><br>cycles | | | | $V_{FB(ADJ)}$ < 200 m $V_{TYP}$ | - | f <sub>OSC</sub> /4 | - | _ | | SS2 PWM Frequency Foldback | f <sub>SW2(SS)</sub> | $200 \text{ mV}_{\text{TYP}} < \text{V}_{\text{FB(ADJ)}} < 500 \text{ mV}_{\text{TYP}}$ | - | f <sub>OSC</sub> /2 | - | - | | | | $V_{FB(ADJ)} > 500 \text{ mV}_{TYP}$ | - | f <sub>OSC</sub> | _ | _ | | HICCUP MODE | | | | | | | | Hiccup2 Enable Delay | t <sub>HIC2(EN)</sub> | | ı | 512 | _ | f <sub>OSC</sub><br>cycles | | Hiccup2 Recovery Time | t <sub>HIC2(REC)</sub> | HICCUP2 = 1 | - | 2048 | _ | f <sub>OSC</sub><br>cycles | | Life comp OOD Occupts | | $t > t_{HIC2(EN)}, V_{FB(ADJ)} < 200 \text{ mV}_{TYP}$ | - | 32 | _ | f <sub>OSC</sub><br>cycles | | Hiccup2 OCP Counts | t <sub>HIC2(OCP)</sub> | $t > t_{HIC2(EN)}, V_{FB(ADJ)} > 200 \text{ mV}_{TYP}$ | - | 120 | _ | f <sub>OSC</sub><br>cycles | | CURRENT PROTECTIONS | | | | | | | | Pulse-by-Pulse Current Limit | I <sub>LIM2(5%)</sub> | Duty cycle = 5% | 1.8 | 2.1 | 2.4 | А | | ruise-by-ruise Current Limit | I <sub>LIM2(90%)</sub> | Duty cycle = 90% | 1.2 | 1.6 | 2.0 | Α | | LX2 Short-Circuit Protection | V <sub>LIM(LX2)</sub> | V <sub>LX2</sub> stuck low for more than 60 ns,<br>Hiccup mode after 1× detection | - | V <sub>VREG</sub><br>-1.2 V | _ | V | | V5P LINEAR REGULATORS | | | | | | | | V5P Accuracy and Load Regulation | $V_{V5P}$ | 10 mA < I <sub>V5P</sub> < 80 mA, V <sub>VREG</sub> = 5.25 V | 4.9 | 5.0 | 5.1 | V | | V5P Output Capacitance 2 | C <sub>OUT(V5P)</sub> | | 0.7 | 1.0 | 1.9 | μF | | V5P Minimum Output Voltage <sup>2</sup> | V <sub>V5P(MIN)</sub> | $V_{VIN}$ = 4.0 V, $V_{VREG}$ = 5.25 V, $V_{VCP}$ = 7.3 V, $I_{V5P}$ = 75 mA, $I_{3V3}$ = 800 mA (510 mA to VREG) | 4.86 | 4.95 | _ | V | | V5P OVERCURRENT PROTECTION | | | | | | | | V5P Current Limit <sup>1</sup> | I <sub>LIM(V5P)</sub> | V <sub>V5P</sub> = 5 V | -90 | -130 | _ | mA | | V5P Foldback Current <sup>1</sup> | I <sub>FBK(V5P)</sub> | V <sub>V5P</sub> = 0 V | -20 | -45 | -70 | mA | | V5P STARTUP TIMING | | | | | | | | V5P Startup Time <sup>2</sup> | t <sub>SS(V5P)</sub> | $C_{V5P} \le 1.0 \ \mu F$ , Load = 66 $\Omega \pm 5\%$ (75 mA) | _ | 0.21 | 1.1 | ms | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>&</sup>lt;sup>4</sup> The lowest operating voltage is only valid if the conditions V<sub>VIN</sub> > V<sub>VIN(START)</sub> and V<sub>VCP</sub> – V<sub>VIN</sub> > V<sub>VCP(UV,H)</sub> and V<sub>VREG</sub> > V<sub>VREG(UV,H)</sub> are satisfied before V<sub>VIN</sub> is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### **ELECTRICAL CHARACTERISTICS – CONTROL INPUTS 1:** Valid at 3.5 V $^{(4)}$ < V<sub>VIN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|------| | IGNITION ENABLE (ENBAT) INPUT | <u> </u> | 1 | 1 | , | 1 | | | | V <sub>ENBAT(H)</sub> | V <sub>ENBAT</sub> rising | 2.9 | 3.1 | 3.5 | V | | ENBAT Thresholds | V <sub>ENBAT(L)</sub> | V <sub>ENBAT</sub> falling | 2.2 | 2.6 | 2.9 | V | | ENBAT Hysteresis | V <sub>ENBAT(HYS)</sub> | V <sub>ENBAT(H)</sub> - V <sub>ENBAT(L)</sub> | _ | 500 | _ | mV | | ENDAT Dies Comment 1 | | T <sub>J</sub> = 25°C <sup>(3)</sup> , V <sub>ENBAT</sub> = 3.51 V | _ | 40 | 65 | μA | | ENBAT Bias Current <sup>1</sup> | I <sub>ENBAT(BIAS)</sub> | T <sub>J</sub> = 150°C, V <sub>ENBAT</sub> = 3.51 V | _ | 50 | 80 | μA | | ENBAT Pull-Down Resistance | R <sub>ENBAT</sub> | V <sub>ENBAT</sub> < 1.2 V | _ | 650 | _ | kΩ | | LOGIC ENABLE (ENB) INPUT | | | | | | | | END Throubolds | V <sub>ENB(H)</sub> | V <sub>ENB</sub> rising | _ | - | 2.0 | V | | ENB Thresholds | V <sub>ENB(L)</sub> | V <sub>ENB</sub> falling | 0.8 | - | - | V | | ENB Bias Current <sup>1</sup> | I <sub>ENB(IN)</sub> | V <sub>ENB</sub> = 3.3 V | _ | _ | 175 | μA | | ENB Resistance | R <sub>ENB</sub> | V <sub>ENB</sub> = 0.8 V | _ | 60 | _ | kΩ | | ENB/ENBAT FILTER/DEGLITCH | | | | | | | | Enable Filter/Deglitch Time | t <sub>dFILT</sub> | | 10 | 15 | 20 | μs | | ENB/ENBAT RESTART DELAY | | | | | | | | Enable Restart Delay Time | t <sub>dRestart</sub> | Measured from the time when ENBAT = ENB = 0 and V <sub>VREG</sub> < V <sub>VREG(UV,L)</sub> | 460 | 512 | 565 | μs | | ENB/ENBAT SHUTDOWN DELAY | | | | | | | | LDO Shutdown Delay | t <sub>dLDO(OFF)</sub> | Measure t <sub>dLDO(OFF)</sub> from the falling edge of ENB and ENBAT to the time when all LDOs begin to decay | 15 | 50 | 100 | μs | | FSET/SYNC INPUTS | | | | | | | | FSET/SYNC Pin Voltage | V <sub>FSET/SYNC</sub> | No external SYNC signal | _ | 800 | _ | mV | | FSET/SYNC Bias Current | I <sub>BIAS(FSET)</sub> | | _ | -100 | _ | nA | | FSET/SYNC Open-Circuit<br>(Undercurrent) Detection Time | t <sub>FSET/SYNC(UC)</sub> | 1 MHz PWM operation if open | _ | 3 | - | μs | | FSET/SYNC Short-Circuit<br>(Overcurrent) Detection Time | t <sub>FSET/SYNC(OC)</sub> | 1 MHz PWM operation if shorted | _ | 3 | _ | μs | | Sync. High Threshold | V <sub>SYNC(HI)</sub> | V <sub>SYNC</sub> rising | _ | _ | 2.0 | V | | Sync. Low Threshold | V <sub>SYNC(LO)</sub> | V <sub>SYNC</sub> falling | 0.5 | _ | _ | V | | Sync. Input Duty Cycle | DC <sub>SYNC</sub> | | _ | _ | 80 | % | | Sync. Input Pulse Width | t <sub>WSYNC</sub> | | 200 | _ | _ | ns | | Sync. Input Transition Times <sup>2</sup> | t <sub>TSYNC</sub> | | _ | 10 | 15 | ns | | SLEW Inputs | , | | | | | | | SLEW Pin Operating Voltage | V <sub>SLEW</sub> | | _ | 800 | _ | mV | | SLEW Pin Open-Circuit<br>(Undercurrent) Detection Time | V <sub>SLEW(UC)</sub> | LX1 defaults to 1.5 V/ns if fault | _ | 3 | _ | μs | | | + | <del> </del> | 1 | 1 | | | | SLEW Pin Short-Circuit<br>(Overcurrent) Detection Time | V <sub>SLEW(OC)</sub> | LX1 defaults to 1.5 V/ns if fault | _ | 3 | _ | μs | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). $<sup>^4</sup>$ The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### **ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS 1:** Valid at 3.5 V $^{(4)}$ < V<sub>VIN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------| | NPOR OV/UV PROTECTION THRE | SHOLDS | | | | | | | FD OV Throubolds | $V_{FB(ADJ,OV,H)}$ | V <sub>FB(ADJ)</sub> rising | 835 | 855 | 875 | mV | | FB <sub>ADJ</sub> OV Thresholds | $V_{FB(ADJ,OV,L)}$ | V <sub>FB(ADJ)</sub> falling | _ | 848 | _ | mV | | FB <sub>ADJ</sub> OV Hysteresis | V <sub>FB(ADJ,OV,HYS)</sub> | $V_{FB(ADJ,OV,H)} - V_{FB(ADJ,OV,L)}$ | 3 | 7 | 14 | mV | | FB <sub>AD,J</sub> UV Thresholds | $V_{FB(ADJ,UV,H)}$ | V <sub>FB(ADJ)</sub> rising, triggers turn on of LDOs | _ | 752 | _ | mV | | T B <sub>ADJ</sub> OV Tillesholds | $V_{FB(ADJ,UV,L)}$ | V <sub>FB(ADJ)</sub> falling | 725 | 745 | 765 | mV | | FB <sub>ADJ</sub> UV Hysteresis | $V_{FB(ADJ,UV,HYS)}$ | $V_{FB(ADJ,UV,H)} - V_{FB(ADJ,UV,L)}$ | 3 | 7 | 14 | mV | | NPOR TURN-ON AND TURN-OFF | DELAYS | | | | | | | NPOR Turn-On Delay | t <sub>dNPOR(ON)</sub> | $V_{FB(ADJ)} > V_{FB(ADJ,UV,H)}$ , see Figure 12 for timing details | 1.6 | 2 | 2.4 | ms | | NPOR Turn-Off Delay | t <sub>dNPOR(OFF)</sub> | ENB and ENBAT low for t > t <sub>dFILT</sub> , see Figure 12 for timing details | _ | _ | 3 | μs | | NPOR OUTPUT VOLTAGES | · | | | | | | | NDOD Output Low Voltage | V | ENB or ENBAT high, $V_{VIN} \ge 2.5 \text{ V}$ , $I_{NPOR} = 4 \text{ mA}$ | _ | 150 | 400 | mV | | NPOR Output Low Voltage | V <sub>NPOR(L)</sub> | ENB or ENBAT high, $V_{VIN}$ = 1.5 V, $I_{NPOR}$ = 2 mA | _ | _ | 800 | mV | | NPOR Leakage Current <sup>1</sup> | I <sub>NPOR(LKG)</sub> | V <sub>NPOR</sub> = 3.3 V | _ | _ | 2 | μA | | NPOR AND POK5V OV DELAY TIM | ΛE | | | | | | | Overvoltage Detection Delay | t <sub>dOV</sub> | V5P or FB <sub>ADJ</sub> overvoltage detection delay time (two independent timers, NPOR and POK5V) | 3.2 | 4.0 | 4.8 | ms | | NPOR AND POK5V UV FILTERING | J/DEGLITCH | | | | | ` | | UV Filter/Deglitch Times | t <sub>dFILT</sub> | Applies to undervoltage of the FB <sub>ADJ</sub> and V5P voltages | 10 | 15 | 20 | μs | | POK5V OV/UV PROTECTION THR | ESHOLDS | | | | | | | V5P OV Thresholds | V <sub>V5P(OV,H)</sub> | V <sub>V5P</sub> rising | 5.15 | 5.33 | 5.50 | V | | VOI OV IIIIESIIUIUS | $V_{V5P(OV,L)}$ | V <sub>V5P</sub> falling | _ | 5.30 | _ | V | | V5P OV Hysteresis | V <sub>V5P(OV,HYS)</sub> | $V_{V5P(OV,H)} - V_{V5P(OV,L)}$ | 15 | 30 | 50 | mV | | V5P UV Thresholds | $V_{V5P(UV,H)}$ | V <sub>V5P</sub> rising | _ | 4.71 | _ | V | | VOI OV IIIIGSIIOIUS | V <sub>VP5(UV,L)</sub> | V <sub>V5P</sub> falling | 4.50 | 4.68 | 4.85 | V | | V5P UV Hysteresis | V <sub>V5P(UV,HYS)</sub> | $V_{V5P(UV,H)} - V_{V5P(UV,L)}$ | 15 | 30 | 50 | mV | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. $<sup>^4</sup>$ The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### **ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS <sup>1</sup> (continued):** Valid at 3.5 V $^{(4)}$ < $V_{VVIN}$ < 36 V, -40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------|------|------|------|------| | POK5V OUTPUT VOLTAGES | | | | | | | | DOMEN Output Vallege | .,, | ENB = 1 or ENBAT = 1,<br>V <sub>VIN</sub> ≥ 2.5 V, I <sub>POK5V</sub> = 4 mA | _ | 150 | 400 | mV | | POK5V Output Voltage | V <sub>POK5V(L)</sub> | ENB = 1 or ENBAT= 1,<br>V <sub>VIN</sub> = 2.2 V, I <sub>POK5V</sub> = 2 mA | _ | _ | 800 | mV | | POK5V Leakage Current | I <sub>POK5V(LKG)</sub> | V <sub>POK5V</sub> = 3.3 V | _ | _ | 2 | μΑ | | VREG, VCP, AND BG THRESHOLDS | | | | | | | | VREG OV Thresholds | V <sub>VREG(OV,H)</sub> | V <sub>VREG</sub> rising, LX1 PWM disabled | 5.70 | 5.95 | 6.20 | V | | VREG OV Thresholds | V <sub>VREG(OV,L)</sub> | V <sub>VREG</sub> falling, LX1 PWM enabled | - | 5.85 | _ | V | | VREG OV Hysteresis | V <sub>VREG(OV,HYS)</sub> | $V_{VREG(OV,H)} - V_{VREG(OV,L)}$ | _ | 100 | _ | mV | | | V <sub>VREG(UV,H)</sub> | V <sub>VREG</sub> rising, triggers rise of SS2 | 4.14 | 4.38 | 4.62 | V | | VREG UV Thresholds | V <sub>VREG(UV,L)</sub> | V <sub>VREG</sub> falling | _ | 4.28 | _ | V | | VREG UV Hysteresis | V <sub>VREG(UV,HYS)</sub> | $V_{VREG(UV,H)} - V_{VREG(UV,L)}$ | _ | 100 | _ | mV | | VCP OV Thresholds | V <sub>VCP(OV,H)</sub> | V <sub>VCP</sub> rising, latches all regulators off | 11.0 | 12.5 | 14.0 | V | | VCP UV Thresholds | V <sub>VCP(UV,H)</sub> | V <sub>VCP</sub> rising, PWM enabled | 2.8 | 3.0 | 3.2 | V | | VCP UV Thresholds | V <sub>VCP(UV,L)</sub> | V <sub>VCP</sub> falling, PWM disabled | - | 2.6 | _ | V | | VCP UV Hysteresis | V <sub>VCP(UV,HYS)</sub> | $V_{VCP(UV,H)} - V_{VCP(UV,L)}$ | _ | 400 | _ | mV | | BG <sub>VREF</sub> and BG <sub>FAULT</sub> UV Thresholds <sup>2</sup> | $V_{x(BG,UV)}$ | V <sub>VREF(BG)</sub> or V <sub>FAULT(BG)</sub> rising | 1.00 | 1.05 | 1.10 | V | | IGNITION STATUS (ENBATS) SPECI | | | · | | | | | ENDATE Throsholds | V <sub>ENBATS(H)</sub> | V <sub>ENBAT</sub> rising | 2.9 | 3.3 | 3.5 | V | | ENBATS Thresholds | V <sub>ENBATS(L)</sub> | V <sub>ENBAT</sub> falling | 2.2 | 2.6 | 2.9 | V | | ENBATS Output Voltage | V <sub>ENBATS(LO)</sub> | I <sub>ENBATS</sub> = 4 mA | _ | _ | 400 | mV | | ENBATS Leakage Current <sup>1</sup> | I <sub>ENBATS</sub> | V <sub>ENBATS</sub> = 3.3 V | _ | _ | 2 | μA | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>&</sup>lt;sup>4</sup> The lowest operating voltage is only valid if the conditions V<sub>VIN</sub> > V<sub>VIN(START)</sub> and V<sub>VCP</sub> – V<sub>VIN</sub> > V<sub>VCP(UV,H)</sub> and V<sub>VREG</sub> > V<sub>VREG(UV,H)</sub> are satisfied before V<sub>VIN</sub> is reduced. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR #### ELECTRICAL CHARACTERISTICS - PULSE-WIDTH WINDOW WATCHDOG (PWWD) 1: Valid at 3.5 V $^{(4)}$ < $V_{VVIN}$ < 36 V, -40 °C < $T_A$ = $T_J$ < 150 °C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------|----------------------------|--------------------------------------------------------------------------|------|------|------|--------| | WD ENABLE INPUT (WD <sub>ENn</sub> ) | ' | | | | | | | MD Voltage Threeholds | V <sub>WD(ENn,LO)</sub> | V <sub>WD(ENn)</sub> falling, WDT enabled | 0.8 | _ | _ | V | | WD <sub>ENn</sub> Voltage Thresholds | V <sub>WD(ENn,HI)</sub> | V <sub>WD(ENn)</sub> rising, WDT disabled | _ | _ | 2.0 | V | | WD <sub>ENn</sub> Input Resistance | R <sub>WD(ENn)</sub> | | _ | 60 | - | kΩ | | WD <sub>IN</sub> VOLTAGE THRESHOLDS AN | ID CURRENT | | | | | | | IMP Insert Valley of Three health | $V_{WD(IN,LO)}$ | $V_{WD(IN)}$ falling, $WD_{ADJ}$ pulled low by $R_{ADJ}$ | 0.8 | _ | _ | V | | WD <sub>IN</sub> Input Voltage Thresholds | $V_{WD(IN,HI)}$ | V <sub>WD(IN)</sub> rising, WD <sub>ADJ</sub> charging | _ | _ | 2.0 | V | | WD <sub>IN</sub> Input Current <sup>1</sup> | I <sub>WD(IN)</sub> | V <sub>WD(IN)</sub> = 5 V | -10 | ±1 | 10 | μA | | WD <sub>OUT</sub> SPECIFICATIONS | | | | | | | | WD <sub>OUT</sub> Output Voltage | V <sub>WD(OUT,LO)</sub> | I <sub>WD(OUT)</sub> = 4 mA | _ | _ | 400 | mV | | WD <sub>OUT</sub> Leakage Current <sup>1</sup> | I <sub>WD(OUT)</sub> | V <sub>WD(OUT)</sub> = 3.3 V | _ | _ | 2 | μA | | WATCHDOG (WD) OSCILLATOR, I | PULSE-WIDTH SI | ELECTION, AND START DELAY | | | | | | WD Oscillator Tolerance | WD <sub>OSC(TOL)</sub> | Typical value is at 25°C (2) | -5 | ±2.5 | +5 | % | | WD Startup Delay | t <sub>dWD(START)</sub> | Gated by WD <sub>ENn</sub> = 0 × NPORĴ | 1.6 | 2.0 | 2.4 | ms | | NA/D Division NA/data Drag grap against | | $R_{ADJ} = 22.1 \text{ k}\Omega (f_{OSC(WD)} = 1 \text{ MHz})$ | 0.95 | 1.0 | 1.05 | ms | | WD <sub>IN</sub> Pulse-Width Programming | t <sub>WD(IN,PW)</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (f}_{OSC(WD)} = 500 \text{ kHz)}$ | 1.9 | 2.0 | 2.1 | ms | | WD First Edge Times and Delay | | $R_{ADJ}$ = 22.1 k $\Omega$ ( $f_{OSC(WD)}$ = 1 MHz) | 4.7 | 5 | 5.3 | ms | | WD First Edge Timeout Delay | t <sub>WD(EDGE,TO)</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (f}_{OSC(WD)} = 500 \text{ kHz)}$ | 9.4 | 10 | 10.6 | ms | | M/D CLIK Non Activity Timecut | 4 | $R_{ADJ} = 22.1 \text{ k}\Omega (f_{OSC(WD)} = 1 \text{ MHz})$ | 15.2 | 16 | 16.8 | ms | | WD CLK <sub>IN</sub> Non-Activity Timeout | t <sub>WD(ACT,TO)</sub> | $R_{ADJ} = 44.2 \text{ k}\Omega \text{ (f}_{OSC(WD)} = 500 \text{ kHz)}$ | 30.4 | 32 | 33.6 | ms | | WATCHDOG CLOCK INPUT (WD <sub>Cl</sub> | _ <sub>K(IN)</sub> ) | | | | | | | Input Clock Divider | WD <sub>CLK(DIV)</sub> | | _ | 8 | _ | _ | | M/D Valtage Threeholds | V <sub>WD(CLK,IN,LO)</sub> | V <sub>WD(CLK,IN)</sub> falling | 0.8 | _ | _ | V | | WD <sub>CLK(IN)</sub> Voltage Thresholds | V <sub>WD(CLK,IN,HI)</sub> | V <sub>WD(CLK,IN)</sub> rising | _ | _ | 2.0 | V | | WATCHDOG WINDOW TOLERANG | | WD <sub>WIN(TOL)</sub> ) | · | | | | | WD Window Tolerance Settings | | WD <sub>TOL</sub> pin connected to GND | -8 | _ | +8 | % | | | WD <sub>WIN(TOL)</sub> | WD <sub>TOL</sub> pin floating | -13 | _ | +13 | % | | | | WD <sub>TOL</sub> pin connected to VCC | -18 | _ | +18 | % | | WATCHDOG PULSE-WIDTH (PW) | ERROR COUNTI | NG | | | | | | Counter Increment if PW Fault | WD <sub>INC</sub> | | _ | +10 | _ | counts | | Counter Decrement if PW is OK | WD <sub>DEC</sub> | | _ | -2 | _ | counts | | Counts to Latch WD <sub>FAULT</sub> Low | WD <sub>COUNT</sub> | | _ | 160 | - | counts | <sup>&</sup>lt;sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking). <sup>&</sup>lt;sup>2</sup> Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>3</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested. <sup>4</sup> The lowest operating voltage is only valid if the conditions $V_{VIN} > V_{VIN(START)}$ and $V_{VCP} - V_{VIN} > V_{VCP(UV,H)}$ and $V_{VREG} > V_{VREG(UV,H)}$ are satisfied before $V_{VIN}$ is reduced. #### **FUNCTIONAL DESCRIPTION** #### Overview The A4413 is a power management IC designed for automotive applications. It contains a pre-regulator plus two DC post-regulators to create the voltages necessary for typical automotive applications, such as electrical power steering and automatic transmission control. The pre-regulator can be configured as a buck or buck-boost regulator. Buck-boost is required for applications that need to work at extremely low battery voltages. The pre-regulator generates a fixed 5.35 V and can deliver up to 1 A to power the internal (or external) post-regulators. These post-regulators generate the various voltage levels for the end system. The A4413 includes two internal post-regulators, a low-dropout linear regulator (LDO), and an adjustable output synchronous buck regulator. #### **Buck-Boost Pre-Regulator (VREG)** The pre-regulator incorporates an internal high-side buck switch and a boost switch gate driver. An external freewheeling Schottky diode and an LC filter are required to complete the buck converter. By adding a MOSFET and a Schottky diode, the boost configuration can maintain all outputs with input voltages as low as 3.5 V. The buck-boost pre-regulator includes a compensation pin (COMP1). Typical buck-boost performance is shown in Figure 1 and Figure 2. Figure 1: A4413 buck-boost operation at full load with $V_{VIN}$ slew rates ranging from 0.3 V/ms to 1.6 V/ms, representative of an automotive start/stop waveform. $V_{VIN(TYP)} = 12 \text{ V}, V_{VIN(MIN)} = 4 \text{ V}.$ CH1 = VIN, CH2 = VREG, CH3 = V5P, CH4 = 3V3, 10 ms/DIV Figure 2: A4413 buck-boost operation at full load with $V_{VIN}$ slew rates of 100 V/ms; V5P deviates only ±0.14% (±7 mV). $V_{VIN(TYP)} = 12 \text{ V}, V_{VIN(MIN)} = 4 \text{ V}, V_{VIN(MAX)} = 18 \text{ V}.$ CH1 = VIN, CH2 = VREG, CH3 = V5P, CH4 = 3V3, 500 µs/DIV In general, as PWM frequency decreases, a regulator's output capacitance must increase to maintain low voltage ripple and good load transient response. If the soft-start time is too fast, with higher output capacitance, the combination of capacitor charging plus load current could exceed the regulator's pulse-by-pulse current limit, as shown in Figure 3. The A4413 avoids this potential issue by directly scaling the soft-start time with the oscillator frequency. The soft-start time of the pre-regulator is internally fixed at $t_{\rm SS1}$ $t_{\rm OSC}$ cycles (4096). If $t_{\rm OSC}$ = 2 MHz, the pre-regulator soft-start time will be 2.048 ms. Similarly, if $t_{\rm OSC}$ = 400 kHz, the soft-start time will be 10.24 ms. Figure 3: Capacitor charging currents versus soft-start time $(t_{SS1})$ when $f_{OSC}$ and $C_{OUT}$ are unchanged. When the output of the pre-regulator is shorted to ground, it will protect itself by entering hiccup mode. The recovery time between restart attempts, $t_{HIC1(REC)}$ , is internally fixed at 4096 $t_{OSC}$ cycles. Protection and safety functions provided by the buck-boost pre-regulator are: - 1. High voltage rating for load dump - 2. Overvoltage protection - 3. Switch node to ground short-circuit protection - 4. Open freewheeling diode protection - 5. Pulse-by-pulse current limit - 6. Hiccup short-circuit protection, shown in Figure 4 For the pre-regulator, hiccup mode is enabled during soft-start after $t_{HIC1(EN)}$ $f_{OSC}$ cycles (512). If $V_{VREG}$ is less than 1.3 V, the number of overcurrent pulses (OCP) is limited to only 30. If $V_{VREG}$ is greater than 1.3 V, the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance. The time between restart attempts or the hiccup recovery time is $t_{HIC1(REC)}$ (4096) $t_{OSC}$ cycles, as indicated by the vertical cursors in Figure 4. Figure 4: Pre-regulator hiccup mode operation when VREG is shorted to GND, f<sub>OSC</sub> = 2 MHz. CH1 = VREG, CH2 = COMP1, CH3 = LX1, CH4 = I, 1, 1 ms/DIV #### Adjustable Synchronous Buck Regulator (ADJ) The A4413 integrates the high-side and low-side MOSFETs necessary for implementing an adjustable output $800 \text{ mA}_{DC}$ ( $1 \text{ A}_{PEAK}$ ) synchronous buck regulator. The synchronous buck is powered by the 5.35~V pre-regulator output. An external LC filter is required to complete the synchronous buck regulator. The synchronous buck output voltage is adjusted by a connecting a resistor divider from the buck output to the feedback pin (FB<sub>ADJ</sub>). The synchronous buck regulator includes a compensation pin (COMP2). Similar to the pre-regulator, the soft-start time of the synchronous buck is internally fixed at $t_{\rm SS1}$ $t_{\rm OSC}$ cycles (2048). If $t_{\rm OSC}$ = 2 MHz, the synchronous buck soft-start time will be 1.024 ms. Likewise, if $t_{\rm OSC}$ = 400 kHz, the soft-start time will be 5.12 ms. Protection and safety functions provided by the synchronous buck are: - 1. Undervoltage detection - 2. Overvoltage protection - 3. Switch node to ground short-circuit protection - 4. Pulse-by-pulse current limit - 5. Hiccup short-circuit protection, shown in Figure 5 For the synchronous buck, hiccup mode is enabled during soft-start after $t_{HIC2(EN)}$ $f_{OSC}$ cycles (512). If $V_{FB(ADJ)}$ is less than 200 m $V_{TYP}$ , the number of overcurrent pulses (OCP) is limited to only 32. If $V_{FB(ADJ)}$ is greater than 200 m $V_{TYP}$ , the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance. The time between restart attempts or the hiccup recovery time is $t_{HIC2(REC)}$ (2048) $t_{OSC}$ cycles, as indicated by the cursors in Figure 5. Figure 5: Synchronous buck hiccup mode operation when VOUT is shorted to GND, $f_{OSC} = 2 \text{ MHz}$ . CH1 = 3V3, CH2 = COMP2, CH3 = LX2, CH4 = $I_{L2}$ , 200 µs/DIV #### Low-Dropout Linear Regulator (LDO) The A4413 has a high-voltage protected 5 V/75 mA<sub>MAX</sub> lowdropout regulator (V5P). The switching pre-regulator efficiently regulates the battery voltage to an intermediate value to power the LDO. The pre-regulator topology reduces LDO power dissipation and junction temperature. The V5P regulator includes protection against accidental short circuit to the battery voltage. This makes the V5P output suitable for powering remote sensors or circuitry via a wiring harness where a short to battery is possible. The V5P linear regulator provides the following protection features: - Undervoltage and overvoltage detection - Current limit with foldback short-circuit protection; see Figure 6 Figure 6: Typical LDO foldback characteristics #### Pulse-Width Window Watchdog (PWWD) The A4413 pulse-width window watchdog circuit monitors an external clock applied to the WD<sub>IN</sub> pin. This clock should be generated by the primary microcontroller or DSP. The A4413 watchdog measures the time between two clock edges, either rising or falling. So the watchdog effectively measures both the "high" and "low" pulse widths, as shown in Figure 16. If an incorrect pulse width is detected, the watchdog increments its fault counter by 10. If a correct pulse width is detected, the watchdog decrements its fault counter by 2. If the watchdog's fault counter exceeds 160, then the WD fault latch will be set and the WD<sub>OUT</sub> pin will transition low. This fault condition is labelled WD<sub>FAULT</sub> in Figure 16. The watchdog and its fault latch will be reset if: - 1. The WD<sub>ENn</sub> pin is set high (i.e. WD is disabled), or - 2. NPOR goes low (i.e. ENB and ENBAT are low), or - The internal rail, VCC, is low (VIN is removed), or - The bandgap, BG1, transitions low. Figure 7: Pulse-Width Window Watchdog The expected pulse width (PW) is programmed by connecting a resistor (R<sub>ADJ</sub>) from the WD<sub>ADJ</sub> pin to ground. The relationship between R<sub>ADI</sub> and PW is: $$R_{ADJ} = 22.1 \times PW$$ where PW is in ms and RADJ is the required external resistor value in $k\Omega$ . The typical range for PW is 1 to 2 ms. The watchdog will be enabled if the following two conditions are satisfied: - 1. The WD<sub>ENn</sub> pin is a logic low, and - 2. NPOR transitions high and remains high for at least t<sub>dWD(START)</sub> (2 ms<sub>TYP</sub>). This requires all regulators to be above their undervoltage thresholds. The watchdog startup delay allows the microcontroller or DSP to complete its initialization routines before delivering a clock to the $WD_{IN}$ pin. The $t_{dWD(START)}$ time is shown in both Figure 16 and Figure 17. After startup, if no clock edges are detected at $WD_{IN}$ for at least $t_{\text{dWD(START)}} + t_{\text{WD(EDGE,TO)}}$ , the A4413 will set the WD latch and WD<sub>OUT</sub> will transition low. t<sub>WD(EDGE,TO)</sub> varies with the value of R<sub>ADJ</sub> as shown in the Electrical Characteristics table. The "no clock edge timeout" condition is shown as (1) in Figure 17. During normal operation, if clock activity is no longer detected at WD<sub>IN</sub> for at least $t_{WD(ACT,TO)}$ , the A4413 will set the WD latch, and WD<sub>OUT</sub> will transition low. $t_{WD(ACT,TO)}$ varies with the value of $R_{ADJ}$ as shown in the Electrical Characteristics table. The "loss of clock activity" condition is shown as (2) in Figure 17. The nominal $WD_{IN}$ pulse width is set by the value of $R_{ADJ}$ . However, the pulse widths generated by a microcontroller or DSP depend on many factors and will have some pulse-to-pulse variation. The A4413 accommodates pulse-width variations by allowing the designer to select a "window" of allowable variations. The size of the window is chosen based on the voltage at the $WD_{TOL}$ pin, as shown in Table 1. Table 1: The WD<sub>TOL</sub> pin voltage determines the WD<sub>IN</sub> pulse-width tolerance or "window" | WD <sub>TOL</sub> (V) | Allowed WD <sub>IN</sub> Pulse-<br>Width Tolerance | |-----------------------|----------------------------------------------------| | Low (0 V) | ±8% | | Float (Open) | ±13% | | High (VCC) | ±18% | The watchdog performs its calculations based on an internally generated clock. The internal clock typically has an accuracy of $\pm 2.5\%$ , but may vary as much as $\pm 5\%$ due to IC process shifts and temperature variations. Variations in this clock result in a shift of the "OK Region" (i.e. the expected pulse width) at WD\_{IN}, shown as a green area in Figure 18. If the internal clock does not provide enough pulse-width measurement accuracy, the A4413 allows the designer to accept a high-precision clock at the $WD_{CLK(IN)}$ pin. If the $WD_{CLK(IN)}$ pin is used, then the $WD_{ADJ}$ pin must be grounded. Figure 8 shows an example where a crystal and a tiny 6-pin driver (74LVC1GX04 by TI or NXP) are used to generate an external clock. The external clock should be in the 4 to 8 MHz frequency range for corresponding $WD_{IN}$ pulse widths of 1 to 2 ms. Figure 8: Applying an external clock to the WD<sub>CLK(IN)</sub> pin allows extremely accurate pulse-width measurements #### Dual Bandgaps (BG<sub>VREF</sub>, BG<sub>FAULT</sub>) Dual bandgaps, or references, are implemented within the A4413. One bandgap (BG $_{\rm VREF}$ ) is dedicated solely to closed-loop control of the output voltages. The second bandgap (BG $_{\rm FAULT}$ ) is employed for fault detection functions. Having redundant bandgaps improves reliability of the A4413. If the reference bandgap is out of specification ( $BG_{VREF}$ ), then the output voltages will be out of specification and the monitoring bandgap will report a fault condition by setting NPOR and/or POK5V low. If the monitoring bandgap is out of specification (BG<sub>FAULT</sub>), then the outputs will remain in regulation, but the monitoring circuits will report a fault condition by setting NPOR and/or POK5V low. The reference and fault detection bandgap circuits include two smaller secondary bandgaps that are used to detect undervoltage of the main bandgaps during power-up. ## Adjustable Frequency, Synchronization (FSET/SYNC) The PWM switching frequency of the A4413 is adjustable from 250 kHz to 2.4 MHz. Connecting a resistor from the FSET/SYNC pin to ground sets the "base" switching frequency. An FSET resistor with $\pm 1\%$ tolerance is recommended. The FSET resistor can be calculated using the following equation: $$R_{FSET} = (21,956/f_{OSC}) - 2.315$$ where $f_{OSC}$ is the desired "base" oscillator frequency (PWM switching frequency) in kHz, and the resulting $R_{FSET}$ value is in $k\Omega$ . A graph of oscillator frequency ( $f_{OSC}$ ) versus FSET resistor values is shown in Figure 9. Figure 9: Oscillator Frequency (f<sub>OSC</sub>) versus R<sub>FSET</sub> The PWM frequency of the A4413 may be increased or decreased by applying a clock to the FSET/SYNC pin. The clock must satisfy the voltage thresholds and timing requirements shown in the Electrical Characteristics table. #### Frequency Dithering and LX1 Slew Rate Control The A4413 includes two innovative techniques to help reduce EMI/EMC for demanding automotive applications. First, the A4413 performs pseudo-random dithering of the PWM frequency. Dithering the PWM frequency spreads the energy above and below the base frequency set by $R_{FSET}$ . A typical fixed-frequency PWM regulator will create distinct "spikes" of energy at $f_{\rm OSC}$ , and at higher frequency multiples of $f_{\rm OSC}$ . Conversely, the A4413 spreads the spectrum around $f_{\rm OSC}$ , thus creating a lower magnitude at any comparative frequency. Frequency dithering is disabled if SYNC is used or $V_{\rm VIN}$ drops below approximately 8.3 V or above 18 V. Second, the A4413 includes a pin to adjust the rising slew rate of the LX1 node by simply changing the value of a resistor from the SLEW pin to ground. Slower rise times of LX1 reduce ringing and high-frequency harmonics of the regulator. The rise time may be adjusted to be relatively long and will increase thermal dissipation of the pre-regulator if set too high. Typical LX1 slew rates are shown in Table 2. Table 2: Typical LX1 Rising Slew Rate versus $R_{SLEW}$ ; LX1 Snubber: 8.66 $\Omega$ + 330 pF | R <sub>SLEW</sub><br>(kΩ) | LX1 Rising Slew<br>Rate (V/ns) | LX1 10%-90% Transition<br>Time at 12 V <sub>VIN</sub> (ns) | |---------------------------|--------------------------------|------------------------------------------------------------| | 8.66 | 1.31 | 7.3 | | 22.1 | 0.90 | 10.7 | | 46.4 | 0.69 | 13.9 | | 71.5 | 0.52 | 18.5 | | 100 | 0.33 | 29.1 | | 121 | 0.27 | 35.6 | | 150 | 0.23 | 41.7 | #### **Enable Inputs (ENB, ENBAT)** Two enable pins are available on the A4413. A logic high on either of these pins enables the A4413. Both ENB and ENBAT must be low to disable the A4413. One enable (ENB) is logic-level compatible for a microcontroller or DSP control. The other input (ENBAT) may be connected to a high-voltage ignition (IGN) or accessory (ACC) switch through a relatively low-value series resistance, 2 to 3.6 k $\Omega$ . For transient suppression, it is strongly recommended that a 0.10 to 0.47 $\mu$ F capacitor be placed after the series resistance to form a low-pass filter to the ENBAT pin as shown in the Applications Schematic. #### Bias Supply (VCC) The bias supply (VCC) is generated by an internal linear regulator. This supply is the first rail to start up. Most of the internal control circuitry is powered by this supply. The bias supply includes some unique features to ensure reliable operation of the A4413. These features include: - 1. Input voltage (VIN) undervoltage lockout - 2. Undervoltage detection - 3. Short-to-ground protection - 4. Operation from VIN or VREG, whichever is higher #### Charge Pump (VCP, CP1, CP2) A charge pump provides the voltage necessary to drive the highside n-channel MOSFETs in the pre-regulator and the linear regulator. Two external capacitors are required for typical charge pump operation. During the first half of the charge pump cycle, the "flying" capacitor—between pins CP1 and CP2—is charged from either VIN or VREG, whichever is highest. During the second half of the charge pump cycle, the voltage on the flying capacitor charges the VCP capacitor. For most conditions, the VCP minus VIN voltage is regulated to approximately 6.6 V. The charge pump will provide enough current to operate the pre-regulator and the LDO at 2.2 MHz, full load, and 125°C ambient, provided $V_{VIN}$ is greater than 6 V. Optional components D3, D4, and CP3 (see Figure 10) must be included if $V_{VIN}$ drops below 6 V. Diode D3 should be a silicon diode rated for at least 200 mA/50 V with less than 50 $\mu$ A of leakage current when $V_R$ = 13 V and $T_A$ = 125°C. Diode D4 should be a 1 A Schottky diode with a very low forward voltage ( $V_F$ ) rated to withstand at least 30 V. Figure 10: Charge pump enhancement components D3, D4, and CP3 are required if $V_{VIN}$ < 6 V. The charge pump incorporates some protection features: - 1. Undervoltage lockout of PWM switching - 2. Overvoltage "latched" shutdown of the A4413 #### Startup and Shutdown Sequences The startup and shutdown sequences of the A4413 are fixed. If no faults exist and ENBAT or ENB transition high, the A4413 will perform its startup routine. If ENBAT and ENB are low for at least $t_{dFILT(EN)} + t_{dLDO(OFF)}$ (typically 65 $\mu$ s), the A4413 will begin its shutdown sequence. The startup and shutdown sequences are summarized in Table 3 and shown as a timing diagram in Figure 12. #### Fault Reporting (NPOR, POK5V) The A4413 includes two open-drain outputs for fault reporting, as shown in Figure 11. The NPOR comparator monitors TSD and the feedback pin of the synchronous buck ( $V_{FB(ADJ)}$ ) for underand overvoltage, as shown in Figure 12, Figure 13, and Figure 14. The POK5V comparators monitor the V5P pin for underand overvoltage, as shown in Figure 12, Figure 13, and Figure 15. The NPOR circuit includes a 2 ms delay after the synchronous buck's output has risen above its undervoltage threshold. This delay allows the microcontroller or DSP plenty of time to power-up and complete its initialization routines. There is minimal NPOR delay if the synchronous buck's output falls below its undervoltage threshold. The NPOR pin incorporates a 4 ms delay if the synchronous bucks output exceeds its overvoltage threshold. There are no significant delays on the POK5V output if V5P rises above or falls below its undervoltage thresholds. Similar to the NPOR pin, the POK5V pin incorporates a 4 ms delay if the V5P outputs exceed its overvoltage threshold. Figure 11: NPOR and POK5V Fault Outputs The V5P "short-to-battery" monitor is unique: if V5P is accidently connected to the battery voltage, then POK5V will bypass the normal 4 ms overvoltage delay and set itself low immediately. Fault modes and their effects on NPOR and POK5V are covered in detail in Table 4. ## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR Table 3: Startup and Shutdown Logic (signal names consistent with Functional Block Diagram) | | | | ` ` ` | | | | | | | | |----------------------|------|---------|---------|------------|---------------|--------|---------|--------|--------|---------------------| | A4413 Status Signals | | | | Regu<br>(0 | A4413<br>MODE | | | | | | | ON/OFF | MPOR | VREG UV | SS1 LOW | ADJ UV | SS2 LOW | V5P UV | VREG ON | ADJ ON | LDO ON | WODE | | Х | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | RESET | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | OFF | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | STARTUP | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | ↓ ↓ | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | ↓ ↓ | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | RUN | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | DEGLITCH<br>+ DELAY | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | SHUTTING<br>DOWN | | 0 | 0 | 0 | 0 | 0 | Χ | 1 | 1 | 0 | 0 | ↓ ↓ | | 0 | 0 | 0 | X | 1 | Χ | 1 | 0 | 0 | 0 | <b>\</b> | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | OFF | X = DON'T CARE $ON/\overline{OFF} = ENBAT + ENB$ $\begin{aligned} \textbf{MPOR} &= \text{VIN\_UV} + \text{VCC\_UV} + \text{VCP\_UV} + \text{BG1\_UV} + \text{BG2\_UV} + \text{SLEW\_UV/OV} + \text{FSET\_UV/OV} + \text{TSD} + \text{VCP\_OV} \text{ (latched)} \\ &+ \text{D1}_{\text{MISSING}} \text{ (latched)} + \text{I}_{\text{LIM}(\text{LX1})} \text{ (latched)} + \text{I}_{\text{LIM}(\text{LX2})} \text{ (latched)} \end{aligned}$ # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR **Table 4: Summary of Fault Mode Operation** | FAULT TYPE and CONDITION | A4413 RESPONSE TO FAULT | NPOR<br>V <sub>FB(ADJ)</sub> | POK5V<br>V5P | LATCHED FAULT? | RESET METHOD | |---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------|----------------|-----------------------------------------------| | V5P short to VBAT | POK5V goes low when a V5P disconnect occurs. | Not affected | Low when<br>V5P<br>disconnect<br>occurs | NO | Check for short circuits on V5P | | V5P overvoltage (OV) | If OV condition persists for more than $t_{\rm dOV}$ , then set POK5V low. | Not affected | Low if t > t <sub>dOV</sub> | NO | Check for short circuits on V5P | | FB <sub>ADJ</sub> overvoltage (OV) | $\label{eq:condition} \begin{tabular}{ll} If OV condition persists for more than $t_{dOV}$, then set NPOR low. The V5P LDO must remain active. \end{tabular}$ | Low if t > t <sub>dOV</sub> | Not affected | NO | Check for short circuits on FB <sub>ADJ</sub> | | V5P undervoltage (UV) | Closed-loop control will try to raise the LDOs voltage but may be constrained by the foldback current limit. Note: the LDO may be soft-starting. | Not affected | Low | NO | Decrease the load or wait for SS to finish | | FB <sub>ADJ</sub> undervoltage (UV) | Closed-loop control will try to raise the voltage but may be constrained by the pulse-by-pulse current limit. The ADJ regulator may need to enter hiccup mode. Also, the ADJ regulator may be simply soft-starting. | Low | Not<br>affected | NO | Decrease the load or wait for SS to finish | | V5P overcurrent (OC) | Foldback current limit will reduce the output voltage of the LDO. | Not affected | Low if<br>the V5P<br>output<br>voltage<br>droops | NO | Decrease the load | | FB <sub>ADJ</sub> pin open circuit | A small internal current sink pulls the voltage at the FB <sub>ADJ</sub> pin high and mimics an ADJ regulator overvoltage condition. | | Not<br>affected | NO | Connect the FB <sub>ADJ</sub> pin | | $FB_{ADJ}$ regulator overcurrent (i.e. hard short to ground) $t < t_{HIC2(EN)}$ , $V_{FB(ADJ)} < 200 \text{ mV}$ | Continue to PWM but turn off LX2 when the high side MOSFET current exceeds I <sub>LIM2</sub> . | Low | Not<br>affected | NO | Remove the short circuit | | FB <sub>ADJ</sub> regulator overcurrent<br>(i.e. hard short to ground)<br>t > t <sub>HIC2(EN)</sub> , V <sub>FB(ADJ)</sub> < 200 mV | Enters hiccup mode after 30 OCP faults. | Low | Not<br>affected | NO | Decrease the load | | FB <sub>ADJ</sub> regulator overcurrent<br>(i.e. soft short to ground)<br>t > t <sub>HIC2(EN)</sub> , V <sub>FB(ADJ)</sub> > 200 mV | Enters hiccup mode after 120 OCP faults. | Low if $V_{FB(ADJ)} < V_{FB(ADJ,UV,L)}$ | Not<br>affected | NO | Decrease the load | | VREG pin open circuit | V <sub>VREG</sub> will decay to 0 V and LX1 will switch at maximum duty cycle. The voltage on the VREG output capacitors will be very close to VIN/VBAT. | Low when<br>the output<br>voltage<br>droops | Low if<br>the V5P<br>output<br>voltage<br>droops | NO | Connect the VREG pin | | VREG overcurrent (i.e. hard short to ground) t < t <sub>HIC1(EN)</sub> , V <sub>VREG</sub> < 1.3 V, V <sub>COMP1</sub> ≠ V <sub>EA1(VO,MAX)</sub> | Continue to PWM but turn off LX1 when the high side MOSFET current exceeds I <sub>LIM1</sub> . | Low | Low | NO | Remove the short circuit | | VREG overcurrent (i.e. hard short to ground) t > t <sub>HIC1(EN)</sub> , V <sub>VREG</sub> < 1.3 V, V <sub>COMP1</sub> = V <sub>EA1(VO,MAX)</sub> | Enters hiccup mode after 30 OCP faults. | Low | Low | NO | Decrease the load | Continued on next page... Table 4: Summary of Fault Mode Operation (continued) | FAULT TYPE and CONDITION | A4413 RESPONSE TO FAULT | NPOR<br>V <sub>FB(ADJ)</sub> | POK5V<br>V5P | LATCHED FAULT? | RESET METHOD | |---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|----------------|------------------------------------------------| | VREG overcurrent (i.e. soft short to ground) t > t <sub>HIC1(EN)</sub> , V <sub>VREG</sub> > 1.3 V, V <sub>COMP1</sub> = V <sub>EA1(VO,MAX)</sub> | Enters hiccup mode after 120 OCP faults. | Low if the output voltage droops | Low if<br>the V5P<br>output<br>voltage<br>droops | NO | Decrease the load | | VREG overvoltage (OV)<br>V <sub>VREG</sub> > V <sub>VREG(OV,HI)</sub> | Control loop will temporarily stop PWM switching of LX1. LX1 will resume switching when V <sub>VREG</sub> returns to its normal range. | High, but depends on V <sub>FB(ADJ)</sub> | High, but<br>depends<br>on the<br>V5P<br>output | NO | None | | VREG asynchronous diode (D1) missing | Results in a Master Power-On Reset (MPOR) after 1 detection. All regulators are shut off. | Low when<br>the output<br>voltage<br>droops | Low if<br>the V5P<br>output<br>voltage<br>droops | YES | Place D1 then cycle EN or VIN | | Asynchronous diode (D1) short-<br>circuited or LX1 shorted to<br>ground | Results in an MPOR after 1 detection of the high-<br>side MOSFET current exceeding I <sub>LIM(LX1)</sub> , so all<br>regulators are shut off. | Low when<br>the output<br>voltage<br>droops | Low if<br>the V5P<br>output<br>voltage<br>droops | YES | Remove the short<br>then cycle EN or<br>VIN | | LX2 shorted to ground | If LX2 is less than V <sub>VREG</sub> – 1.2 V after the internal blanking time (~60 ns), the high-side FET will be shut off. | Transitions low when the output voltage droops | Not<br>affected | NO | Remove the short | | Slew pin open circuit (SLEW_OV) | Results in a "default" slew rate of 1.5 V/ns for LX1. | Operates normally | Operates normally | NO | Place the Slew<br>Rate Resistor | | Slew pin shorted to ground (SLEW_UV) | Results in a "default" slew rate of 1.5 V/ns for for LX1. | Operates normally | Operates normally | NO | Place the Slew<br>Rate Resistor | | FSET/SYNC pin open circuit (FSET/SYNC_OV) | Results in "default" PWM frequency of 1 MHz | Operates normally | Operates normally | NO | Connect the FSET/SYNC pin | | FSET/SYNC pin shorted to ground (FSET/SYNC_UV) | Results in "default" PWM frequency of 1 MHz. | Operates normally | Operates normally | NO | Remove the short circuit | | Charge pump (VCP) overvoltage (OV) | Results in an MPOR, so all regulators are off. | Low | Low | YES | Check VCP/CP1/<br>CP2, then cycle<br>EN or VIN | | Charge pump (VCP)<br>undervoltage (UV) | Results in an MPOR, so all regulators are off. | Low | Low | NO | Check VCP/CP1/<br>CP2 components | | CP1 or CP2 pin open circuit | Results in VCP_UV and an MPOR, so all regulators are off. | Low | Low | NO | Connect the CP1 or CP2 pins | | CP1 pin shorted to ground | Results in VCP_UV and an MPOR, so all regulators are off. | Low | Low | NO | Remove the short circuit | | CP2 pin shorted to ground | Results in high current from the charge pump and (intentional) fusing of an internal trace. Also results in MPOR, so all regulators are off. | Low | Low | N/A | Remove the short circuit and replace the A4413 | # Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 5 V Protected LDO, Pulse-Width Window Watchdog, and NPOR Table 4: Summary of Fault Mode Operation (continued) | FAULT TYPE and CONDITION | A4413 RESPONSE TO FAULT | NPOR<br>V <sub>FB(ADJ)</sub> | POK5V<br>V5P | LATCHED FAULT? | RESET METHOD | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|----------------|-------------------------------------------| | BG <sub>VREF</sub> or BG <sub>FAULT</sub> undervoltage (UV) | Results in an MPOR, so all regulators are off. | Low | Low | NO | Raise VIN or wait for BGs to power up | | BG <sub>VREF</sub> or BG <sub>FAULT</sub> overvoltage (OV) | If BG <sub>VREF</sub> is too high, all regulators will appear to be OV (because BG <sub>FAULT</sub> is good) If BG <sub>FAULT</sub> is too high, all regulators will appear to be UV (because BG <sub>VREF</sub> is good) | Low | Low | N/A | Replace the<br>A4413 | | VCC undervoltage or pin shorted to ground | Results in an MPOR, so all regulators are off. | Low | Low | NO | Raise VIN or remove short from at VCC pin | | Thermal shutdown (TSD) | Results in an MPOR, so all regulators are off. | Low | Low | NO | Let the A4413<br>cool down | #### **TIMING DIAGRAMS** (Not to Scale) Figure 12: Startup and Shutdown by ENBAT or ENB with $V_{VIN}$ = 12 $V_{DC}$ . Also shows reactions to glitches on V5P or FB<sub>ADJ</sub>. × is for "and", + is for "or"