# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## A5974D

# Up to 2.5 A step-down switching regulator for automotive applications

Datasheet - production data



### Features

- Qualified following the AEC-Q100 requirements (see PPAP for more details)
- 2.5 A DC output current
- Operating input voltage from 4 V to 36 V
- 3.3 V / (± 2%) reference voltage
- Output voltage adjustable from 1.235 V to 35 V
- Low dropout operation: 100% duty cycle
- 250 kHz internally fixed frequency
- Voltage feed-forward
- Zero load current operation
- Internal current limiting
- Inhibit for zero current consumption
- Synchronization
- Protection against feedback disconnection
- Thermal shutdown

### Application

• Dedicated to automotive applications

### Description

The A5974D is a step-down monolithic power switching regulator with a minimum switch current limit of 3.1 A, so it is able to deliver up to 2.5 A DC current to the load depending on the application conditions. The output voltage can be set from 1.235 V to 35 V. The high current level is also achieved thanks to an HSOP8 package with an exposed frame, that allows to reduce the R<sub>th(JA)</sub> down to approximately 40 °C/W. The device uses an internal P-channel DMOS transistor (with a typical  $R_{DS(on)}$  of 250 m $\Omega$ ) as a switching element to minimize the size of the external components. An internal oscillator fixes the switching frequency at 250 kHz. Having a minimum input voltage of 4 V only it fits the automotive applications requiring the device operation even in cold crank conditions. A pulseby-pulse current limit with the internal frequency modulation offers an effective constant current short-circuit protection.

#### Figure 1. Application schematic



#### June 2014

DocID018774 Rev 2

This is information on a product in full production.

### Contents

| 1 | Pin s | Pin settings                                |  |  |  |
|---|-------|---------------------------------------------|--|--|--|
|   | 1.1   | Pin connection                              |  |  |  |
|   | 1.2   | Pin description                             |  |  |  |
| 2 | Elec  | trical data                                 |  |  |  |
|   | 2.1   | Maximum ratings 5                           |  |  |  |
|   | 2.2   | Thermal data                                |  |  |  |
| 3 | Elec  | trical characteristics6                     |  |  |  |
| 4 | Data  | sheet parameters over the temperature range |  |  |  |
| 5 | Fund  | ctional description9                        |  |  |  |
|   | 5.1   | Power supply and voltage reference          |  |  |  |
|   | 5.2   | Voltages monitor                            |  |  |  |
|   | 5.3   | Oscillator and synchronization              |  |  |  |
|   | 5.4   | Current protection                          |  |  |  |
|   | 5.5   | Error amplifier                             |  |  |  |
|   | 5.6   | PWM comparator and power stage              |  |  |  |
|   | 5.7   | Inhibit function                            |  |  |  |
|   | 5.8   | Thermal shutdown                            |  |  |  |
| 6 | Add   | itional features and protection15           |  |  |  |
|   | 6.1   | Feedback disconnection                      |  |  |  |
|   | 6.2   | Output overvoltage protection               |  |  |  |
|   | 6.3   | Zero load                                   |  |  |  |
| 7 | Clos  | ing the loop                                |  |  |  |
|   | 7.1   | Error amplifier and compensation network    |  |  |  |
|   | 7.2   | LC filter                                   |  |  |  |
|   | 7.3   | PWM comparator                              |  |  |  |



| 8  | Appl  | ication information                            |  |  |  |
|----|-------|------------------------------------------------|--|--|--|
|    | 8.1   | Component selection 21                         |  |  |  |
|    | 8.2   | Layout considerations                          |  |  |  |
|    | 8.3   | Thermal considerations                         |  |  |  |
|    |       | 8.3.1 Thermal resistance RthJA                 |  |  |  |
|    |       | 8.3.2 Thermal impedance Z <sub>THJ-A</sub> (t) |  |  |  |
|    | 8.4   | R.M.S. current of the embedded Power MOSFET    |  |  |  |
|    | 8.5   | Short-circuit protection                       |  |  |  |
|    | 8.6   | Application circuit                            |  |  |  |
|    | 8.7   | Positive buck-boost regulator 35               |  |  |  |
|    | 8.8   | Negative buck-boost regulator                  |  |  |  |
|    | 8.9   | Floating boost current generator               |  |  |  |
|    | 8.10  | Synchronization example                        |  |  |  |
|    | 8.11  | Compensation network with MLCC at the output   |  |  |  |
|    | 8.12  | External SOFT_START network 40                 |  |  |  |
| 9  | Туріс | cal characteristics 41                         |  |  |  |
| 10 | Pack  | age information                                |  |  |  |
| 11 | Orde  | dering information                             |  |  |  |
| 12 | Revis | sion history                                   |  |  |  |



### 1 Pin settings

### **1.1 Pin connection**



### 1.2 Pin description

| No. | Pin   | Description                                                                                                                                                   |  |  |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | OUT   | Regulator output.                                                                                                                                             |  |  |
| 2   | SYNCH | Master/slave synchronization.                                                                                                                                 |  |  |
| 3   | INH   | A logical signal (active high) disables the device. If INH not used the pin must be grounded. When it is open an internal pull-up disables the device.        |  |  |
| 4   | COMP  | E/A output for frequency compensation.                                                                                                                        |  |  |
| 5   | FB    | Feedback input. Connecting directly to this pin results in an output voltage of 1.23 V. An external resistive divider is required for higher output voltages. |  |  |
| 6   | VREF  | 3.3 V V <sub>REF</sub> . No cap is requested for stability.                                                                                                   |  |  |
| 7   | GND   | Ground.                                                                                                                                                       |  |  |
| 8   | VCC   | Unregulated DC input voltage.                                                                                                                                 |  |  |

#### Table 1. Pin description



### 2 Electrical data

### 2.1 Maximum ratings

| Symbol                          | Parameter                                                 | Value                | Unit   |
|---------------------------------|-----------------------------------------------------------|----------------------|--------|
| V <sub>8</sub>                  | Input voltage                                             | 40                   | V      |
| V <sub>1</sub>                  | OUT pin DC voltage<br>OUT pin peak voltage at ∆t = 0.1 μs | -1 to 40<br>-5 to 40 | V<br>V |
| I <sub>1</sub>                  | Maximum output current                                    | Int. limit.          |        |
| V <sub>4</sub> , V <sub>5</sub> | Analog pins                                               | 4                    | V      |
| V <sub>3</sub>                  | INH                                                       | -0.3 to $V_{CC}$     | V      |
| V <sub>2</sub>                  | SYNCH                                                     | -0.3 to 4            | V      |
| P <sub>TOT</sub>                | Power dissipation at $T_A \le 60$ °C                      | 2.25                 | W      |
| TJ                              | Operating junction temperature range                      | -40 to 150           | °C     |
| T <sub>STG</sub>                | Storage temperature range                                 | -55 to 150           | °C     |

#### Table 2. Absolute maximum ratings

### 2.2 Thermal data

#### Table 3. Thermal data

| Symbol            | Parameter                                   | Value             | Unit |
|-------------------|---------------------------------------------|-------------------|------|
| R <sub>thJA</sub> | Maximum thermal resistance junction ambient | 40 <sup>(1)</sup> | °C/W |

1. Package mounted on evaluation board.



### **3** Electrical characteristics

 $T_J$  = -40 °C to 125 °C,  $V_{CC}$  = 12 V, unless otherwise specified.

| cs |
|----|
|    |

| Symbol              | Parameter                          | Test condition                                                                                 | Min.         | Тур.  | Max.         | Unit |
|---------------------|------------------------------------|------------------------------------------------------------------------------------------------|--------------|-------|--------------|------|
| V <sub>CC</sub>     | Operating input voltage range      | V <sub>0</sub> = 1.235 V; I <sub>0</sub> = 2 A                                                 | 4            |       | 36           | V    |
| R <sub>DS(on)</sub> | MOSFET on-resistance               |                                                                                                |              | 0.250 | 0.5          | Ω    |
| ΙL                  | Maximum limiting current           | V <sub>CC</sub> = 5 V                                                                          | 3.1          | 3.6   | 4.1          | А    |
| f <sub>SW</sub>     | Switching frequency                |                                                                                                | 212          | 250   | 280          | kHz  |
|                     | Duty cycle                         |                                                                                                | 0            |       | 100          | %    |
| Dynamic             | characteristics                    | •                                                                                              |              |       |              |      |
| V <sub>5</sub>      | Voltage feedback                   | $4.4 \text{ V} < \text{V}_{\text{CC}} < 36 \text{ V},20 \text{ mA} < \text{I}_0 < 2 \text{ A}$ | 1.198        | 1.235 | 1.272        | V    |
| DC chara            | cteristics                         |                                                                                                |              |       |              |      |
| I <sub>qop</sub>    | Total operating quiescent current  |                                                                                                |              | 3     | 5            | mA   |
| ۱ <sub>q</sub>      | Quiescent current                  | Duty cycle = 0; V <sub>FB</sub> = 1.5 V                                                        |              |       | 2.5          | mA   |
|                     |                                    | V <sub>inh</sub> > 2.2 V                                                                       |              | 50    | 100          | μA   |
| <sup>I</sup> qst-by | Total standby quiescent current    | V <sub>C C</sub> = 36 V; V <sub>inh</sub> > 2.2 V                                              |              | 50    | 100          | μA   |
| Inhibit             |                                    |                                                                                                |              |       |              |      |
|                     |                                    | Device ON                                                                                      |              |       | 0.8          | V    |
|                     | INH threshold voltage              | Device OFF                                                                                     | 2.2          |       |              | V    |
| Error amp           | blifier                            | · · · · · ·                                                                                    |              |       |              |      |
| V <sub>OH</sub>     | High level output voltage          | V <sub>FB</sub> = 1 V                                                                          | 3.5          |       |              | V    |
| V <sub>OL</sub>     | Low level output voltage           | V <sub>FB</sub> = 1.5 V                                                                        |              |       | 0.4          | V    |
| lo source           | Source output current              | V <sub>COMP</sub> = 1.9 V; V <sub>FB</sub> = 1 V                                               | 190          | 300   |              | μA   |
| lo sink             | Sink output current                | V <sub>COMP</sub> = 1.9 V; V <sub>FB</sub> = 1.5 V                                             | 1            | 1.5   |              | mA   |
| lb                  | Source bias current                |                                                                                                |              | 2.5   | 4            | μA   |
|                     | DC open loop gain                  | $R_L = \infty$                                                                                 | 50           | 65    |              | dB   |
| gm                  | Transconductance                   | I <sub>COMP</sub> = -0.1 mA to 0.1 mA;<br>V <sub>COMP</sub> = 1.9 V                            |              | 2.3   |              | mS   |
| Synch function      |                                    |                                                                                                |              |       |              |      |
|                     | High input voltage                 | V <sub>CC</sub> = 4.4 to 36 V                                                                  | 2.5          |       | $V_{REF}$    | V    |
|                     | Low input voltage                  | V <sub>CC</sub> = 4.4 to 36 V                                                                  |              |       | 0.74         | V    |
|                     | Slave synch current <sup>(1)</sup> | $V_{synch}$ = 0.74 V, $V_{synch}$ = 2.33 V                                                     | 0.11<br>0.21 |       | 0.25<br>0.45 | mA   |
|                     | Master output amplitude            | I <sub>source</sub> = 3 mA                                                                     | 2.75         | 3     |              | V    |
|                     | Output pulse width                 | no load, V <sub>synch</sub> = 1.65 V                                                           | 0.20         | 0.35  |              | μS   |



| Symbol            | Parameter             | Test condition                                                  | Min. | Тур. | Max.  | Unit |
|-------------------|-----------------------|-----------------------------------------------------------------|------|------|-------|------|
| Reference section |                       |                                                                 |      |      |       |      |
|                   | Reference voltage     | I <sub>REF</sub> = 0 to 5 mA<br>V <sub>CC</sub> = 4.4 V to 36 V | 3.2  | 3.3  | 3.399 | V    |
|                   | Line regulation       | I <sub>REF</sub> = 0 mA<br>V <sub>CC</sub> = 4.4 V to 36 V      |      | 5    | 10    | mV   |
|                   | Load regulation       | I <sub>REF</sub> = 0 mA                                         |      | 8    | 15    | mV   |
|                   | short-circuit current |                                                                 | 5    | 18   | 35    | mA   |

#### Table 4. Electrical characteristics (continued)

1. Guaranteed by design.



### 4 Datasheet parameters over the temperature range

The 100% of the population in the production flow is tested at three different ambient temperatures (-40 °C; +25 °C, +125 °C) to guarantee the datasheet parameters inside the junction temperature range (-40 °C; +125 °C).

The device operation is so guaranteed when the junction temperature is inside the (-40 °C; +150 °C) temperature range. The designer can estimate the silicon temperature increase respect to the ambient temperature evaluating the internal power losses generated during the device operation (please refer to the *Section 2.2*).

However the embedded thermal protection disables the switching activity to protect the device in case the junction temperature reaches the  $T_{SHTDWN}$  (+150 °C ± 10 °C) temperature.

All the datasheet parameters can be guaranteed to a maximum junction temperature of +125 °C to avoid triggering the thermal shutdown protection during the testing phase because of self-heating.



### 5 Functional description

The main internal blocks are shown in the device block diagram in *Figure 3*. They are:

- A voltage regulator supplying the internal circuitry. From this regulator, a 3.3 V reference voltage is externally available.
- A voltage monitor circuit which checks the input and the internal voltages.
- A fully integrated sawtooth oscillator with a frequency of 250 kHz  $\pm$  15%, including also the voltage feed-forward function and an input/output synchronization pin.
- Two embedded current limitation circuits which control the current that flows through the power switch. The pulse-by-pulse current limit forces the power switch OFF cycle-by-cycle if the current reaches an internal threshold, while the frequency shifter reduces the switching frequency in order to significantly reduce the duty cycle.
- A transconductance error amplifier.
- A pulse width modulator (PWM) comparator and the relative logic circuitry necessary to drive the internal power.
- A high-side driver for the internal P-MOS switch.
- An inhibit block for standby operation.
- A circuit to implement the thermal protection function.



#### Figure 3. Block diagram

### 5.1 Power supply and voltage reference

The internal regulator circuit (shown in *Figure 4*) consists of a start-up circuit, an internal voltage pre-regulator, the bandgap voltage reference and the bias block that provides current to all the blocks. The starter supplies the start-up currents to the entire device when the input voltage goes high and the device is enabled (inhibit pin connected to ground). The pre-regulator block supplies the Bandgap cell with a pre-regulated voltage V<sub>REG</sub> that has a very low supply voltage noise sensitivity.



### 5.2 Voltages monitor

An internal block continuously senses the V<sub>CC</sub>, V<sub>ref</sub> and V<sub>bg</sub>. If the voltages go higher than their thresholds, the regulator begins operating. There is also a hysteresis on the V<sub>CC</sub> (UVLO).



### 5.3 Oscillator and synchronization

*Figure 5* shows the block diagram of the oscillator circuit.

The clock generator provides the switching frequency of the device, which is internally fixed at 250 kHz. The frequency shifter block acts to reduce the switching frequency in case of strong overcurrent or short-circuit. The clock signal is then used in the internal logic circuitry and is the input of the ramp generator and synchronizer blocks.

The ramp generator circuit provides the sawtooth signal, used for PWM control and the internal voltage feed-forward, while the synchronizer circuit generates the synchronization signal. The device also has a synchronization pin which can work both as master and slave.

Beating frequency noise is an issue when more than one voltage rail is on the same board. A simple way to avoid this issue is to operate all the regulators at the same switching frequency.

The synchronization feature of a set of the A5974D is simply get connecting together their SYNCH pin. The device with highest switching frequency will be the MASTER and it provides the synchronization signal to the others. Therefore the SYNCH is an I/O pin to deliver or recognize a frequency signal. The synchronization circuitry is powered by the internal reference (V<sub>REF</sub>) so a small filtering capacitor ( $\geq$  100 nF) connected between V<sub>REF</sub> pin and the signal ground of the master device is suggested for its proper operation. However when a set of synchronized devices populates a board it is not possible to know in advance the one working as a master, so the filtering capacitors have to be designed for whole set of devices.

When one or more devices are synchronized to an external signal, its amplitude have to be in comply with specifications given in *Table 4 on page 6*. The frequency of the synchronization signal must be, at a minimum, higher than the maximum guaranteed natural switching frequency of the device (275 kHz, see *Table 4*) while the duty cycle of the synchronization signal can vary from approximately 10% to 90%. The small capacitor under the V<sub>REF</sub> pin is required for this operation.

DocID018774 Rev 2





Figure 6. Synchronization example SYNCH SYNCH ουτ  $\cap$ A5974D A5974D SS/II /IN H SYNCH SYNCH OUT A5974D A5974D SS/INH BS/INF

### 5.4 Current protection

The A5974D device features two types of current limit protection: pulse-by-pulse and frequency foldback.

The schematic of the current limitation circuitry for the pulse-by-pulse protection is shown in *Figure* 7. The output power PDMOS transistor is split into two parallel PDMOS transistors. The smallest one includes a resistor in series,  $R_{SENSE}$ . The current is sensed through  $R_{SENSE}$  and if it reaches the threshold, the mirror becomes unbalanced and the PDMOS is switched off until the next falling edge of the internal clock pulse. Due to this reduction of the ON time, the output voltage decreases. Since the minimum switch ON time necessary to sense the current in order to avoid a false overcurrent signal is too short to obtain a sufficiently low duty cycle at 250 kHz (see *Section 8.5 on page 31*), the output current in strong overcurrent or short-circuit conditions could be not properly limited. For this reason



the switching frequency is also reduced, thus keeping the inductor current under its maximum threshold. The frequency shifter (*Figure 5*) functions based on the feedback voltage. As the feedback voltage decreases (due to the reduced duty cycle), the switching frequency decreases also.





### 5.5 Error amplifier

The voltage error amplifier is the core of the loop regulation. It is a transconductance operational amplifier whose non inverting input is connected to the internal voltage reference (1.235 V), while the inverting input (FB) is connected to the external divider or directly to the output voltage. The output (COMP) is connected to the external compensation network. The uncompensated error amplifier has the following characteristics:

| Description                 | Values         |  |
|-----------------------------|----------------|--|
| Transconductance            | 2300 µS        |  |
| Low frequency gain          | 65 dB          |  |
| Minimum sink/source voltage | 1500 μΑ/300 μΑ |  |
| Output voltage swing        | 0.4 V/3.65 V   |  |
| Input bias current          | 2.5 µA         |  |

#### Table 5. Uncompensated error amplifier characteristics

The error amplifier output is compared to the oscillator sawtooth to perform PWM control.



### 5.6 **PWM** comparator and power stage

This block compares the oscillator sawtooth and the error amplifier output signals to generate the PWM signal for the driving stage.

The power stage is a highly critical block, as it functions to guarantee a correct turn-ON and turn-OFF of the PDMOS. The turn-ON of the power element, or more accurately, the rise time of the current at turn-ON, is a very critical parameter. At a first approach, it appears that the faster the rise time, the lower the turn-ON losses.

However, there is a limit introduced by the recovery time of the recirculation diode.

In fact, when the current of the power element is equal to the inductor current, the diode turns OFF and the drain of the power is able to go high. But during its recovery time, the diode can be considered a high value capacitor and this produces a very high peak current, responsible for numerous problems:

- Spikes on the device supply voltage that cause oscillations (and thus noise) due to the board parasites.
- Turn-ON overcurrent leads to a decrease in the efficiency and system reliability.
- Major EMI problems.
- Shorter freewheeling diode life.

The fall time of the current during turn-OFF is also critical, as it produces voltage spikes (due to the parasites elements of the board) that increase the voltage drop across the PDMOS.

In order to minimize these problems, a new driving circuit topology has been used and the block diagram is shown in *Figure 8*. The basic idea is to change the current levels used to turn the power switch ON and OFF, based on the PDMOS and the gate clamp status.

This circuitry allows the power switch to be turned OFF and ON quickly and addresses the freewheeling diode recovery time problem. The gate clamp is necessary to ensure that  $V_{GS}$  of the internal switch does not go higher than  $V_{GS}$ max. The ON/OFF Control block protects against any cross conduction between the supply line and ground.



Figure 8. Driving circuitry



### 5.7 Inhibit function

The inhibit feature is used to put the device into standby mode. With the INH pin higher than 2.2 V the device is disabled and the power consumption is reduced to less than 100  $\mu$ A. With the INH pin lower than 0.8 V, the device is enabled. If the INH pin is left floating, an internal pull-up ensures that the voltage at the pin reaches the inhibit threshold and the device is disabled. The pin is also V<sub>cc</sub> compatible.

### 5.8 Thermal shutdown

The shutdown block generates a signal that turns OFF the power stage if the temperature of the chip goes higher than a fixed internal threshold (150  $\pm$  10 °C). The sensing element of the chip is very close to the PDMOS area, ensuring fast and accurate temperature detection. A hysteresis of approximately 20 °C keeps the device from turning ON and OFF continuously.



### 6 Additional features and protection

### 6.1 Feedback disconnection

If the feedback is disconnected, the duty cycle increases towards the maximum allowed value, bringing the output voltage close to the input supply. This condition could destroy the load.

To avoid this hazardous condition, the device is turned OFF if the feedback pin is left floating.

### 6.2 Output overvoltage protection

Overvoltage protection, or OVP, is achieved by using an internal comparator connected to the feedback, which turns OFF the power stage when the OVP threshold is reached. This threshold is typically 30% higher than the feedback voltage.

When a voltage divider is required to adjust the output voltage (*Figure 19 on page 32*), the OVP intervention will be set at:

#### **Equation 1**

$$V_{OVP} = 1.3 \bullet \frac{R_1 + R_2}{R_2} \bullet V_{FB}$$

Where  $R_1$  is the resistor connected between the output voltage and the feedback pin, and  $R_2$  is between the feedback pin and ground.

### 6.3 Zero load

Due to the fact that the internal power is a PDMOS, no boostrap capacitor is required and so the device works properly even with no load at the output. In this case it works in burst mode, with a random burst repetition rate.



### 7 Closing the loop



### 7.1 Error amplifier and compensation network

The output L-C filter of a step-down converter contributes with 180° degrees phase shift in the control loop. For this reason a compensation network between the COMP pin and GROUND is added. The simplest compensation network together with the equivalent circuit of the error amplifier are shown in *Figure 10*. R<sub>C</sub> and C<sub>C</sub> introduce a pole and a zero in the open loop gain. CP does not significantly affect system stability but it is useful to reduce the noise of the COMP pin.

The transfer function of the error amplifier and its compensation network is:

#### **Equation 2**

$$A_0(s) = \frac{A_{V0} \bullet (1 + s \bullet R_c \bullet C_c)}{s^2 \bullet R_0 \bullet (C_0 + C_p) \bullet R_c \bullet C_c + s \bullet (R_0 \bullet C_c + R_0 \bullet (C_0 + C_p) + R_c \bullet C_c) + 1}$$

Where  $A_{vo} = G_m \cdot R_o$ 





Figure 10. Error amplifier equivalent circuit and compensation network

The poles of this transfer function are (if  $C_c >> C_0+C_P$ ):

**Equation 3** 

$$F_{P1} = \frac{1}{2 \bullet \pi \bullet R_0 \bullet C_c}$$

**Equation 4** 

$$\mathsf{F}_{\mathsf{P2}} = \frac{1}{2 \bullet \pi \bullet \mathsf{R}_{\mathsf{c}} \bullet (\mathsf{C}_{\mathsf{0}} + \mathsf{C}_{\mathsf{p}})}$$

whereas the zero is defined as:

#### **Equation 5**

$$\mathsf{F}_{\mathsf{Z}1} = \frac{1}{2 \bullet \pi \bullet \mathsf{R}_{\mathsf{c}} \bullet \mathsf{C}_{\mathsf{c}}}$$

 $F_{P1}$  is the low frequency which sets the bandwidth, while the zero  $F_{Z1}$  is usually put near to the frequency of the double pole of the L-C filter (see Section 7.2).  $F_{P2}$  is usually at a very high frequency.



#### A5974D

#### 7.2 LC filter

The transfer function of the L-C filter is given by:

#### Equation 6

$$A_{LC}(s) = \frac{R_{LOAD} \bullet (1 + ESR \bullet C_{OUT} \bullet s)}{s^2 \bullet L \bullet C_{OUT} \bullet (ESR + R_{LOAD}) + s \bullet (ESR \bullet C_{OUT} \bullet R_{LOAD} + L) + R_{LOAD}}$$

where  $R_{LOAD}$  is defined as the ratio between V<sub>OUT</sub> and I<sub>OUT</sub>.

If  $R_{LOAD} >> ESR$ , the previous expression of  $A_{LC}$  can be simplified and becomes:

#### **Equation 7**

$$A_{LC}(s) = \frac{1 + ESR \bullet C_{OUT} \bullet s}{L \bullet C_{OUT} \bullet s^{2} + ESR \bullet C_{OUT} \bullet s + 1}$$

The zero of this transfer function is given by:

#### **Equation 8**

$$F_{O} = \frac{1}{2 \bullet \pi \bullet \text{ESR} \bullet \text{C}_{OUT}}$$

 $F_0$  is the zero introduced by the ESR of the output capacitor and it is very important to increase the phase margin of the loop.

The poles of the transfer function can be calculated through the following expression:

#### **Equation 9**

$$F_{PLC1,2} = \frac{-ESR \bullet C_{OUT} \pm \sqrt{(ESR \bullet C_{OUT})^2 - 4 \bullet L \bullet C_{OUT}}}{2 \bullet L \bullet C_{OUT}}$$

In the denominator of A<sub>LC</sub> the typical second order system equation can be recognized:

#### **Equation 10**

$$s^2 + 2 \bullet \delta \bullet \omega_n \bullet s + \omega_n^2$$

If the damping coefficient  $\delta$  is very close to zero, the roots of the equation become a double root whose value is  $\omega_n.$ 

Similarly for  $A_{LC}$  the poles can usually be defined as a double pole whose value is:

#### **Equation 11**

$$F_{PLC} = \frac{1}{2 \bullet \pi \bullet \sqrt{L \bullet C_{OUT}}}$$



#### 7.3 **PWM** comparator

The PWM gain is given by the following formula:

#### **Equation 12**

$$G_{PWM}(s) = \frac{V_{cc}}{(V_{OSCMAX} - V_{OSCMIN})}$$

where  $V_{OSCMAX}$  is the maximum value of a sawtooth waveform and  $V_{OSCMIN}$  is the minimum value. A voltage feed-forward is implemented to ensure a constant GPWM. This is obtained by generating a sawtooth waveform directly proportional to the input voltage V<sub>CC</sub>.

#### **Equation 13**

$$V_{OSCMAX} - V_{OSCMIN} = K \bullet V_{CC}$$

Where K is equal to 0.076. Therefore the PWM gain is also equal to:

#### **Equation 14**

$$G_{PWM}(s) = \frac{1}{K} = const$$

This means that even if the input voltage changes, the error amplifier does not change its value to keep the loop in regulation, thus ensuring a better line regulation and line transient response.

In summary, the open loop gain can be expressed as:

#### **Equation 15**

$$G(s) = G_{PWM}(s) \bullet \frac{R_2}{R_1 + R_2} \bullet A_0(s) \bullet A_{LC}(s)$$

#### Example 1

Considering R<sub>C</sub> = 10 kΩ, C<sub>C</sub> = 33 nF and C<sub>P</sub> = 100 pF, the poles and zeroes of A<sub>0</sub> are:

F<sub>P1</sub> = 6 Hz

F<sub>P2</sub> = 150 kHz

F<sub>Z1</sub> = 480 Hz

If L = 15  $\mu H,$  DCR =56 m $\Omega,$  C\_{OUT} = 330  $\mu F$  and ESR = 25 m $\Omega,$  the poles and zeroes of A\_LC become:

 $F_{PLC}$  = 2.2 kHz  $F_{Z ESR}$ = 20 kHz Finally R<sub>1</sub> = 5.6 k $\Omega$  and R<sub>2</sub> = 3.3 k $\Omega$ .





The gain and phase bode diagrams are plotted respectively in *Figure 11* and *Figure 12*.





The cut-off frequency and the phase margin are:

#### **Equation 16**

 $F_C = 33 KHz$  Phase margin = 49°



### 8 Application information

### 8.1 Component selection

Input capacitor

The input capacitor must be able to support the maximum input operating voltage and the maximum RMS input current.

Since step-down converters draw current from the input in pulses, the input current is squared and the height of each pulse is equal to the output current. The input capacitor has to absorb all this switching current, which can be up to the load current divided by two (worst case, with duty cycle of 50%). For this reason, the quality of these capacitors has to be very high to minimize the power dissipation generated by the internal ESR, thereby improving system reliability and efficiency. The critical parameter is usually the RMS current rating, which must be higher than the RMS input current. The maximum RMS input current (flowing through the input capacitor) is:

#### **Equation 17**

$$I_{RMS} = I_{O} \bullet \sqrt{D - \frac{2 \bullet D^2}{\eta} + \frac{D^2}{\eta^2}}$$

Where  $\eta$  is the expected system efficiency, *D* is the duty cycle and  $I_O$  is the output DC current. This function reaches its maximum value at D = 0.5 and the equivalent RMS current is equal to  $I_O$  divided by 2 (considering  $\eta = 1$ ). The maximum and minimum duty cycles are:

#### **Equation 18**

$$\mathsf{D}_{\mathsf{MAX}} = \frac{\mathsf{V}_{\mathsf{OUT}} + \mathsf{V}_{\mathsf{F}}}{\mathsf{V}_{\mathsf{INMIN}} - \mathsf{V}_{\mathsf{SW}}}$$

and

#### **Equation 19**

$$\mathsf{D}_{\mathsf{MIN}} = \frac{\mathsf{V}_{\mathsf{OUT}} + \mathsf{V}_{\mathsf{F}}}{\mathsf{V}_{\mathsf{INMAX}} - \mathsf{V}_{\mathsf{SW}}}$$

Where  $V_F$  is the freewheeling diode forward voltage and  $V_{SW}$  the voltage drop across the internal PDMOS. Considering the range  $D_{MIN}$  to  $D_{MAX}$ , it is possible to determine the max. IRMS going through the input capacitor.

Capacitors that can be considered are:

#### **Electrolytic capacitors:**

These are widely used due to their low price and their availability in a wide range of RMS current ratings.

The only drawback is that, considering ripple current rating requirements, they are physically larger than other capacitors.

#### Ceramic capacitors:

If available for the required value and voltage rating, these capacitors usually have a higher RMS current rating for a given physical dimension (due to very low ESR). The drawback is the considerably high cost.



#### Tantalum capacitors:

Very good, small tantalum capacitors with very low ESR are becoming more available. However, they can occasionally burn if subjected to very high current during charge. Therefore, it is better to avoid this type of capacitor for the input filter of the device. They can, however, be subjected to high surge current when connected to the power supply.

| Manufacturer | Series              | Capacitor value ( $\mu$ F) | Rated voltage (V) |
|--------------|---------------------|----------------------------|-------------------|
| TAIYO YUDEN  | UMK325BJ106MM-T     | 10                         | 50                |
| MURATA       | GRM42-2 X7R 475K 50 | 4.7                        | 50                |

Table 6. List of ceramic capacitors for the A5974D

High dv/dt voltage spikes on the input side can be critical for DC/DC converters. A good power layout and input voltage filtering help to minimize this issue. In addition to the above considerations, a 1  $\mu$ F/50 V ceramic capacitor as close as possible to the VCC and GND pins is always suggested to adequately filter VCC spikes.

#### • Output capacitor

The output capacitor is very important to meet the output voltage ripple requirement.

Using a small inductor value is useful to reduce the size of the choke but it increases the current ripple. So, to reduce the output voltage ripple, a low ESR capacitor is required. Nevertheless, the ESR of the output capacitor introduces a zero in the open loop gain, which helps to increase the phase margin of the system. If the zero goes to a very high frequency, its effect is negligible. For this reason, ceramic capacitors and very low ESR capacitors in general should be avoided.

Tantalum and electrolytic capacitors are usually a good choice for this purpose. A list of some tantalum capacitor manufacturers is provided in *Table 7*.

| Manufacturer                | Series | Cap value (μF) | Rated voltage (V) | <b>ESR (m</b> Ω) |
|-----------------------------|--------|----------------|-------------------|------------------|
| Sanyo POSCAP <sup>(1)</sup> | TAE    | 47 to 680      | 2.5 to 10         | 25 to 35         |
|                             | ΤV     | 68 to 330      | 4 to 6.3          | 25 to 40         |
| AVX                         | TPS    | 100 to 470     | 4 to 35           | 50 to 200        |
| KEMET                       | T494/5 | 100 to 470     | 4 to 20           | 30 to 200        |
| Sprague                     | 595D   | 220 to 390     | 4 to 20           | 160 to 650       |

Table 7. Output capacitor selection

1. POSCAP capacitors have some characteristics which are very similar to tantalum.



#### Inductor

The inductor value is very important as it fixes the ripple current flowing through the output capacitor. The ripple current is usually fixed at 20 - 40% of  $I_{omax}$ , which is 0.6 - 1.2 A with  $I_{Omax}$  = 3 A. The approximate inductor value is obtained using the following formula:

#### **Equation 20**

$$L = \frac{(V_{IN} - V_{OUT})}{\Delta I} \bullet T_{ON}$$

where  $T_{ON}$  is the ON time of the internal switch, given by D  $\cdot$  T. For example, with  $V_{OUT}$  = 3.3 V,  $V_{IN}$  = 12 V and  $\Delta I_O$  = 0.9 A, the inductor value is about 12 µH. The peak current through the inductor is given by:

#### **Equation 21**

$$I_{PK} = I_0 + \frac{\Delta I}{2}$$

and it can be observed that if the inductor value decreases, the peak current (which must be lower than the current limit of the device) increases. So, when the peak current is fixed, a higher inductor value allows a higher value for the output current. In *Table 8*, some inductor manufacturers are listed.

| Manufacturer     | Series   | Inductor value ( $\mu$ H) | Saturation current (A) |
|------------------|----------|---------------------------|------------------------|
| Coilcraft        | DO3316T  | 5.6 to 12                 | 3.5 to 4.7             |
| Coilcraft        | MSS1260T | 5.6 to 15                 | 3.5 to 8               |
| Wurth Elektronik | WE-PD L  | 4.7 to 27                 | 3.55 to 6              |

Table 8. Inductor selection

### 8.2 Layout considerations

The layout of switching DC-DC converters is very important to minimize noise and interference. Power-generating portions of the layout are the main cause of noise and so high switching current loop areas should be kept as small as possible and lead lengths as short as possible.

High impedance paths (in particular the feedback connections) are susceptible to interference, so they should be as far as possible from the high current paths. A layout example is provided in *Figure 13*.

The input and output loops are minimized to avoid radiation and high frequency resonance problems. The feedback pin connections to the external divider are very close to the device to avoid pickup noise. Another important issue is the ground plane of the board. Since the package has an exposed pad, it is very important to connect it to an extended ground plane in order to reduce the thermal resistance junction to ambient.







### 8.3 Thermal considerations

#### 8.3.1 Thermal resistance R<sub>thJA</sub>

 $R_{thJ-A}$  is the equivalent static thermal resistance junction to ambient of the device; it can be calculated as the parallel of many paths of heat conduction from the junction to the ambient. For this device the path through the exposed pad is the one conducting the largest amount of heat. The static  $R_{thJA}$  measured on the application is about 40 °C/W.

The junction temperature of the device will be:

#### **Equation 22**

$$\mathsf{T}_{\mathsf{J}} = \mathsf{T}_{\mathsf{A}} + \mathsf{Rth}_{\mathsf{J}-\mathsf{A}} \bullet \mathsf{P}_{\mathsf{TOT}}$$

The dissipated power of the device is tied to three different sources:

• Conduction losses due to the not insignificant R<sub>DSON</sub>, which are equal to:

#### **Equation 23**

$$P_{ON} = R_{DSON} \bullet (I_{OUT})^2 \bullet D$$

Where *D* is the duty cycle of the application. Note that the duty cycle is theoretically given by the ratio between  $V_{OUT}$  and  $V_{IN}$ , but in practice it is substantially higher than this value to compensate for the losses in the overall application. For this reason, the switching losses related to the R<sub>DSON</sub> increase compared to an ideal case.



• Switching losses due to turning ON and OFF. These are derived using the following equation:

#### **Equation 24**

$$\mathsf{P}_{\mathsf{SW}} = \mathsf{V}_{\mathsf{IN}} \bullet \mathsf{I}_{\mathsf{OUT}} \bullet \frac{(\mathsf{T}_{\mathsf{ON}} + \mathsf{T}_{\mathsf{OFF}})}{2} \bullet \mathsf{F}_{\mathsf{SW}} = \mathsf{V}_{\mathsf{IN}} \bullet \mathsf{I}_{\mathsf{OUT}} \bullet \mathsf{T}_{\mathsf{SW}} \bullet \mathsf{F}_{\mathsf{SW}}$$

Where  $T_{RISE}$  and  $T_{FALL}$  represent the switching times of the power element that cause the switching losses when driving an inductive load (see *Figure 14*).  $T_{SW}$  is the equivalent switching time.



Figure 14. Switching losses

Quiescent current losses

#### **Equation 25**

$$\mathsf{P}_{\mathsf{Q}} = \mathsf{V}_{\mathsf{IN}} \bullet \mathsf{I}_{\mathsf{Q}}$$

Where  $I_Q$  is the quiescent current.

#### Example 2

- V<sub>IN</sub> = 12 V
- V<sub>OUT</sub> = 3.3 V
- I<sub>OUT</sub> = 2.5 A

 $R_{DS(on)}$  has a typical value of 0.25 at 25 °C and increases up to a maximum value of 0.5. at 150 °C. We can consider a value of 0.4  $\Omega$ .

 ${\rm T}_{\rm SW}$  is approximately 70 ns.

 $I_{\rm Q}$  has a typical value of 2.5 mA at V\_{\rm IN} = 12 V.

