

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









## **General Description**

The AAT2614 is a multiple rail power management IC. It integrates a 600mA high-frequency switching-converter and four 300mA linear regulators. The switching power supply is a highly-integrated monolithic step-down converter operating at 1.7MHz, achieving high efficiency with small external components. The four linear regulators are high PSRR low dropout regulators (LDOs) providing accurate regulation and excellent transient response.

The step-down converter and the four LDOs are all fixed voltage outputs of seven combinations for 1V, 1.2V, 1.3V, 1.8V, 2.8V, 3.0V and 3.3V. Integrated over-current or over-temperature protection circuitry becomes active when overload or over-temperature fault occurs and the AAT2614 recovers automatically when the fault is removed.

The AAT2614 is available in a Pb-free, thermally enhanced 20-pin TQFN33 package and a 16-bump 0.4 pitch CSP package.

## **Features**

- Current Mode Control DC/DC Converter:
  - Fixed Factory Programmable Output Up to 600mA
  - 1.7MHz Switching Frequency
  - Up to 90% Efficiency
  - Integrated Switching Power FETS
  - Integrated Compensation Network
  - Internal Current Limit
- 4 Low Dropout Regulators with Separate Enable Pins:
  - 300mA per Channel
  - High PSRR
  - Factory Programmable Output
- Integrated Soft-Start
- Over-Current Protection
- Over-Thermal Protection
- TQFN33-20 and WLCSP-16 Packages

## **Applications**

- · Cellular Phones
- I/O Power
- Memory Power
- Processor Core Power
- · Smart Handheld Devices

## **Typical Application**



# **Pin Descriptions**

| Pin Number |          |        |          |                                                                                                            |
|------------|----------|--------|----------|------------------------------------------------------------------------------------------------------------|
| TQFN33-20  | WLCSP-16 | Symbol | Function | Description                                                                                                |
| 1          | C3       | INL1   | I/O      | Power input for LDO1/2. Connect a 2.2 $\mu F$ capacitor between this pin and ground.                       |
| 2          | D3       | ENL1   | I        | Active high enable pin. When pulled high, LDO1 regulates its output to the programmed voltage value.       |
| 3          | B2       | ENL2   | I        | Active high enable pin. When pulled high, LDO2 regulates its output to the programmed voltage value.       |
| 4          | C2       | INB    | I        | Power input pin for the switching converter. Connect a 4.7 $\mu\text{F}$ capacitor between ground and INB. |
| 5          | D2       | LX     | I/O      | DC/DC step-down converter switching node. Connect LX to the terminal of the inductor.                      |
| 6,8,10     | D1       | PGND   | I/O      | DC/DC converter power ground.                                                                              |
| 7          | C1       | ENB    | I        | Active high step-down DC/DC converter enable pin.                                                          |
| 9          | B1       | OUTB   | 0        | DC/DC converter output pin. Connect OUTB to a $10\mu F$ capacitor connected to ground.                     |
| 11         | A1       | ENL3   | I        | Active high enable pin. When pulled high, LDO3 regulates its output to the programmed voltage value.       |
| 12         | A2       | ENL4   | I        | Active high enable pin. When pulled high, LDO4 regulates its output to the programmed voltage value.       |
| 13,17      | B4       | AGND   | I/O      | Analog ground.                                                                                             |
| 14         | A3       | OUTL4  | 0        | LDO4 output. Connect a 1µF capacitor between the pin and ground.                                           |
| 15         | В3       | OUTL3  | 0        | LDO3 output. Connect a 1µF capacitor between the pin and ground.                                           |
| 16         | A4       | INL2   | I/O      | Power input for LDO3/4. Connect a 2.2 $\mu F$ capacitor between the pin and ground.                        |
| 18         | N/C      | N/C    |          | Not connected.                                                                                             |
| 19         | C4       | OUTL1  | 0        | LDO1 output. Connect a 1µF capacitor between the pin and ground.                                           |
| 20         | D4       | OUTL2  | 0        | LDO2 output. Connect a 1µF capacitor between the pin and ground.                                           |
| EP         | N/C      | GND    |          | Exposed pad.                                                                                               |

# **Pin Configuration**

TQFN33-20 (Top View)



WLCSP-16 (Top View)



# **AAT2614**

## Step-Down DC/DC Converter with Quad High PSRR LDOs

## Absolute Maximum Ratings<sup>1</sup>

| Symbol            | Description                                       | Value                    | Units |
|-------------------|---------------------------------------------------|--------------------------|-------|
|                   | INL1, INL2, INB, OUTL1, OUTL2, OUTL3, OUTL4       | -0.3 to 6.0              |       |
|                   | ENL1, ENL2, ENL3, ENL4                            | -0.3 to 6.0              |       |
|                   | ENB, OUTB                                         | -0.3 to $V_{\text{INB}}$ | V     |
|                   | LX to PGND                                        | -0.3 to V <sub>INB</sub> |       |
|                   | PGND to AGND, AGND to AGND                        | -0.3 to +0.3             |       |
| T <sub>A</sub>    | Operating Temperature Range                       | -40 to 150               |       |
| T <sub>s</sub>    | Storage Temperature Range                         | -65 to 150               | °C    |
| T <sub>LEAD</sub> | Maximum Soldering Temperature (at leads, 10 sec.) | 300                      |       |

## Thermal Information<sup>3</sup>

| Symbol         | Description                     |           | Value | Units    |  |
|----------------|---------------------------------|-----------|-------|----------|--|
| 0              | Thermal Resistance <sup>4</sup> | TQFN33-20 | 50    | °C/W     |  |
| $\Theta_{JA}$  | Thermal Resistance              | WLCSP-16  | 90.4  | 1 °C/ VV |  |
| P <sub>D</sub> | Mayimum Dawar Dissination       | TQFN33-20 | 2     | W        |  |
|                | Maximum Power Dissipation       | WLCSP-16  | 1.1   |          |  |

<sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied.

2. Based on long-term current density limitation.

<sup>3.</sup> Mounted on an FR4 board.

<sup>4.</sup> Thermal Resistance measured with the device on multi-layer evaluation board in a thermal oven. The amount of power dissipation which will cause the thermal shutdown to activate will depend on the ambient temperature and the PC board layout ability to dissipate the heat. De-rate 30mW/°C above 70°C.

# **Electrical Characteristics**<sup>1</sup>

 $V_{INB} = V_{INL1} = V_{INL2} = 3.6 \text{V, L} = 2.2 \mu\text{H, C}_{INL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, V}_{INLx} = V_{OUTLx} + 0.7 \text{V, V}_{ENLx} = V_{INLx} \text{, C}_{OUL1,\,2} = 2.2 \mu\text{F, C}_{INB} = 4.7 \mu\text{F, C}_{OUTB} = 10 \mu\text{F, C}_{INB} = 4.7 \mu\text$ 

| Symbol                                          | Description                               | Conditions                                            | Min                         | Тур                       | Max | Units |                  |        |
|-------------------------------------------------|-------------------------------------------|-------------------------------------------------------|-----------------------------|---------------------------|-----|-------|------------------|--------|
| PMU Oper                                        | ation                                     |                                                       |                             |                           |     |       |                  |        |
| V <sub>IN</sub>                                 | Input Voltage                             |                                                       |                             |                           |     |       | 5.5              | V      |
| 10/10                                           |                                           | Rising                                                |                             |                           |     | 1.9   |                  | V      |
| UVLO                                            | Under-Voltage Lockout                     | Hysteresis                                            |                             |                           |     | 100   |                  | mV     |
|                                                 | The war all Church device                 | Threshold                                             |                             |                           |     | 140   |                  | °C     |
| $T_{SD}$                                        | Thermal Shutdown                          | Hysteresis                                            |                             |                           |     | 15    |                  | °C     |
| $I_Q$                                           | Quiescent Current                         | $V_{ENB} > 1.5V$ , $V_{ENL1,2,3,4} > 1$               | 5V, no load                 |                           |     | 260   | 420              | μΑ     |
| <b>Logic Con</b>                                | trol                                      |                                                       |                             |                           |     |       |                  |        |
| V <sub>IH</sub>                                 | Input Logic High Threshold                | ENL1, ENL2, ENL3, ENL4                                | 4, ENB                      |                           | 1.5 |       | V <sub>INB</sub> | V      |
| V <sub>IL</sub>                                 | Input Logic Low Threshold                 | ENL1, ENL2, ENL3, ENL4                                | 4, ENB                      |                           |     |       | 0.4              | V      |
| DC-DC Ste                                       | ep-Down Converter                         |                                                       |                             |                           |     |       |                  |        |
| $I_{SHDN}$                                      | Shutdown Current from INB Pin             | $V_{ENB} < 0.4V, V_{ENL 1, 2, 3, 4} < 0.4V$           | < 0.4V                      |                           |     | 0.1   | 1                | μA     |
| $I_Q$                                           | Quiescent Current                         | V <sub>ENL 1, 2, 3, 4</sub> < 0.4V , V <sub>ENB</sub> | >1.5V , I <sub>OUTB</sub> : | = 0mA                     |     | 120   | 280              | μΑ     |
| I <sub>LIM</sub>                                | P-Channel Current Limit                   | $V_{INB} = 2.7V \text{ to } 5.5V$                     |                             |                           | 800 |       |                  | mA     |
| V <sub>OUT_ACC</sub>                            | Output Voltage Accuracy                   | $T_A = -40$ °C to 85°C, 20r                           | nA load                     |                           | -3  |       | 3                | %      |
| F <sub>sw</sub>                                 | Operating Switching Frequency             |                                                       |                             |                           |     | 1.7   |                  | MHz    |
|                                                 | High Cide Cwitch On Designation           | $I_{OUTB} = 200mA$                                    |                             |                           |     | 230   |                  | mΩ     |
| $R_{DS(ON)H}$                                   | High-Side Switch On Resistance            | $I_{OUTB} = 200 \text{mA}, V_{INB} = 2.5 \text{V}$    |                             |                           |     | 280   |                  |        |
| D                                               | Law Cida Conitale On Basistana            | $I_{OUTB} = 200 \text{mA}$                            |                             |                           |     | 180   |                  | mΩ     |
| $R_{DS(ON)L}$                                   | Low-Side Switch On Resistance             | $I_{OUTB} = 200 \text{mA}, V_{INB} = 2.5 \text{V}$    |                             |                           |     | 220   |                  |        |
| LDO                                             |                                           |                                                       |                             |                           |     |       |                  |        |
| $I_{SHDN}$                                      | Shutdown Current                          | $V_{ENB} = V_{ENL} < 0.4V$                            |                             |                           |     |       | 1                | μΑ     |
| I <sub>LIM</sub>                                | Output Current Limit                      | $R_{LOAD} = 1\Omega$                                  |                             |                           |     | 500   | 600              | mA     |
| $V_{DROP}$                                      | Dropout Voltage                           | I <sub>OUTI</sub> = 300mA                             |                             |                           |     |       | 500              | mV     |
| V <sub>OUTL_ACC</sub>                           | Output Voltage Accuracy                   | $T_A = -40$ °C to 85°C, 1mA                           | A load                      |                           | -3  |       | 3                | %      |
| $\Delta V_{	ext{OUTL}} / \Delta I_{	ext{OUTL}}$ | Load Regulation                           | 1mA < I <sub>OUTL</sub> < 300mA                       |                             |                           |     | 0.3   | 0.6              | %      |
| $\Delta V_{OUTL} / \Delta V_{INL}$              | Line Regulation                           | $V_{INL1} = V_{INL2} = 2.7V \text{ to } 5.5V$         |                             |                           |     |       | 0.2              | %/V    |
|                                                 |                                           |                                                       | f = 100Hz<br>f = 1kHz       | $I_{OUT} = 10mA$          |     | 75    |                  |        |
|                                                 |                                           | $C_{OUT1,2,3,4} = 1\mu F_{r}$                         |                             | $I_{OUT} = 150 \text{mA}$ |     | 75    |                  | dB     |
| 0000                                            | Power Supply Rejection Ratio              |                                                       |                             | $I_{OUT} = 10mA$          |     | 70    |                  |        |
| PSRR                                            |                                           | $V_{INL} = V_{OUTL1,2,3,4} + 1V$                      |                             | $I_{OUT} = 150 \text{mA}$ |     | 70    |                  |        |
|                                                 |                                           | , , , ,                                               | 6 40111                     | $I_{OUT} = 10mA$          |     | 50    |                  |        |
|                                                 |                                           |                                                       | f = 10kHz                   |                           |     | 50    |                  |        |
| $V_{\text{OUTL\_TC}}$                           | Output Voltage Temperature<br>Coefficient |                                                       | 1                           |                           |     | 100   |                  | ppm/°C |

## Typical Characteristics-Step-Down (Buck) Converter

#### Supply Current vs. Supply Voltage $(V_{ENB}, V_{ENL} > 1.5V)$ 300 Supply Current (µA) 280 260 240 85°C 220 25°C -40°C 200 2.5 5.0 5.5 Supply Voltage (V)



Switching Frequency vs. Temperature ( $V_{INB} = 3.6V$ ,  $I_{OUT} = 600$ mA)



Switching Frequency vs. Input Voltage  $(V_{OUTB} = 1.2V, I_{OUTB} = 600 \text{mA})$ 



Buck Efficiency vs. Output Current (V<sub>OUT</sub> = 1.2V; L = 2.2µH)



### **UVLO Voltage vs. Temperature**



# **AAT2614**

## Step-Down DC/DC Converter with Quad High PSRR LDOs

## Typical Characteristics-Step-Down (Buck) Converter

**Buck Output Voltage vs. Temperature** 



**Buck Line Regulation** 

 $(V_{OUTB} = 1.2V, L = 2.2\mu H)$ 



**Buck Load Regulation** 

 $(V_{INB} = 3.6V; V_{OUTB} = 1.2V; L = 2.2\mu H)$ 



EN V<sub>IH</sub> vs. Supply Voltage



### EN V<sub>IL</sub> vs. Supply Voltage



Soft Start  $(V_{INB} = 3.6V; V_{OUTB} = 1.2V; I_{OUTB} = 600mA)$ 



## Typical Characteristics-Step-Down (Buck) Converter

### **Buck Load Transient**

 $(V_{IN} = 3.6V; V_{OUTB} = 1.2V; C_{INB} = 10\mu F; C_{OUTB} = 10\mu F)$ 



Time (40µs/div)

## Buck Line Transient

(V<sub>INB</sub> = 4V to 5V;  $C_{INB}$  = 10 $\mu$ F;  $I_{OUTB}$  = 600mA)



Time (40µs/div)

## Output Ripple

 $(V_{IN} = 3.6V; V_{OUT} = 1.2V; I_{OUT} = 600mA; C_{INB} = 4.7\mu F)$ 



Time (0.4µs/div)

## **Typical Characteristics-LDO Regulators**

## LDO Output Voltage vs. Temperature



# LDO Quiescent Current vs. Supply Voltage (Single Channel)



LDO Line Regulation (V<sub>OUTL</sub> = 1.8V)



Dropout Voltage vs. Load Current (V<sub>OUT</sub> = 2.8V)



# LDO Load Transient ( $V_{IN}$ = 3.6V; $V_{OUTL}$ = 1.8V; $C_{INL}$ = 2.2 $\mu$ F; $C_{OUTL}$ = 1 $\mu$ F)



LDO Line Transient (V<sub>INB</sub> = 4V to 5V; I<sub>OUTL</sub> = 300mA)



# **AAT2614**

# Step-Down DC/DC Converter with Quad High PSRR LDOs

# **Typical Characteristics-LDO Regulators**

LDO Power Supply Rejection Ratio, PSRR (I<sub>OUT1</sub> = 10mA, BW = 100~100KHz)



Frequency (Hz)

## **Block Diagram**



## **Functional Description**

The AAT2614 is a compact power management solution. It integrates a step-down converter with four high PSRR low-dropout regulators to provide power from a wall adapter, USB port, or a single-cell Lithium Ion/Polymer battery or dual cell alkaline battery.

The AAT2614 uses fixed-frequency peak current control architecture. Light load mode is used to enhance light load efficiency. Compensation is integrated to reduce the

number of external components and achieve excellent transient response and load and line regulation.

The ideal 1.7MHz switching frequency allows the use of smaller output filter components for improved power density, reduced external component size, and optimized output voltage ripple.

The AAT2614 has five separate enable pins to control buck converter and four LDO regulator outputs' startup. Also see the "Enable Function" section in the Applications Information section of this datasheet.

## **Synchronous Step-Down Converter**

The AAT2614 contains one high performance 600mA, 1.7MHz synchronous step-down converter. The step-down converter operates to ensure high efficiency performance over all load conditions.

The input voltage range is from 2.5V to 5.5V, and the output voltage is fixed and can be trimmed as shown in the Ordering Information section of this datasheet. Power devices are sized for 600mA current capability while maintaining over 85% efficiency at full load. High efficiency is maintained at lower currents

A high DC gain error amplifier with internal compensation controls the output. It provides excellent transient response and load/line regulation. The converter has soft start control to limit inrush current.

Apart from the input capacitor, only a small L-C filter is required at the output side for the step-down converter to operate properly. Typically, a  $2.2\mu H$  inductor and a  $10\mu F$  ceramic capacitor are recommended for low output voltage ripple and small component size.

### **Control Loop**

The converter is a peak current mode step-down converter. The inner, wide bandwidth loop controls the inductor peak current. The inductor current is sensed through the P-channel MOSFET (high side) and is also used for short circuit and overload protection. A fixed slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage programmed current source in parallel with the output capacitor. The output of the voltage error amplifier programs the current mode loop for the necessary peak inductor current to force a constant output voltage for all load and line conditions. The voltage feedback resistive divider is internal and the error amplifier reference voltage is 0.6V. The voltage loop has a high DC gain making for excellent DC load and line regulation. The internal voltage loop compensation is located at the output of the transconductance voltage error amplifier.

#### Soft-Start

Soft start increases the inductor current limit point linearly when the input voltage or enable input is applied. It limits the current surge seen at the input and eliminates output voltage overshoot.

# **Current Limit and Over-Temperature Protection**

For overload conditions the peak input current is limited. As load impedance decreases and the output voltage falls closer to zero, more power is dissipated internally, raising the device temperature. Thermal protection completely disables switching when internal dissipation becomes excessive, protecting the device from damage. The junction over-temperature threshold is 140°C with 15°C of hysteresis.

## **LDO Regulator**

The advanced circuit design of the linear regulator is specifically optimized for very fast start-up and shut-down timing. This proprietary LDO is also tailored for superior transient response characteristics. These traits are particularly important for applications which require fast power supply timing.

The high-speed turn-on capability is enabled through the implementation of a fast start control circuit, which accelerates the power up behavior of fundamental control and feedback circuits within the LDO regulator. Fast turn-off time response is achieved by an active output pull down circuit, which is enabled when the LDO regulator is placed in the shutdown mode. This active fast shutdown circuit has no adverse effect on normal device operation. The LDO regulator output has been specifically optimized to function with low cost, low ESR ceramic capacitors. However, the design will allow for operation over a wide range of capacitor types.

The regulator comes with complete short circuit and thermal protection. The combination of these two internal protection circuits gives a comprehensive safety system to guard against extreme adverse operating conditions.

## **Application Information**

## **Step-down Converter**

#### **Input Capacitor**

Select a 4.7uF to 10uF X7R or X5R ceramic capacitor for the input. To estimate the required input capacitor size, determine the acceptable input ripple voltage level ( $V_{pp}$ ) and solve for C. The calculated value varies with input voltage and is a maximum when  $V_{\rm IN}$  is double the output voltage.

$$C_{IN} = \frac{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot f_{S}}$$

$$D = \frac{V_0}{V_{IN}}$$

$$C_{IN(MIN)} = \frac{1}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot 4 \cdot f_{S}}$$

Where  $C_{\text{IN}}$  is the input capacitance,  $V_{\text{IN}}$  is the input voltage,  $V_{\text{O}}$  is the output voltage,  $V_{\text{S}}$  is the switching frequency,  $V_{\text{O}}$  is the output current, ESR is the equivalent series resistor of output capacitor, and D is the duty cycle.

The maximum input capacitor RMS current is:

$$I_{RMS} = I_{O} \cdot \sqrt{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$

The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current.

$$I_{RMS} = \frac{I_0}{2}$$

The maximum input voltage ripple also appears at 50% duty cycle.

The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT2614. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize parasitic inductances, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple.

The proper placement of the input capacitors (C1, C2, and C3) is shown in the evaluation board layout in Figure 2.

A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors can also result in the loop phase and gain measurements. Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem.

In applications where the input power source lead inductance cannot be reduced to a level that does not affect the converter performance, a high ESR tantalum or aluminum electrolytic capacitor should be placed in parallel with the low ESR/ESL bypass ceramic capacitor. This dampens the high Q network and stabilizes the system.

### **Output Capacitor**

The output capacitor limits the output ripple and provides holdup during large load transitions. A typical 4.7 $\mu$ F X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple.

The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within two or three switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by:

$$C_{OUT} = \frac{3 \cdot \Delta I_{LOAD}}{V_{DROOP} \cdot f_{S}}$$

Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients.

### **Output Inductor**

For most designs, the AAT2614 operates with inductor values of  $1.0\mu H$  to  $4.7\mu H$ . Inductors with low inductance values are physically smaller but generate higher inductor current ripple leading to higher output voltage ripple. The inductor value can be derived from the following equation:

$$L = \frac{V_{\text{OUT}} \cdot (V_{\text{IN}} - V_{\text{OUT}})}{V_{\text{IN}} \cdot \Delta I_{L} \cdot f_{\text{OSC}}}$$

Where  $\Delta I_{\scriptscriptstyle L}$  is inductor ripple current. Large value inductors result in lower ripple current and small value inductors result in high ripple current. Choose inductor ripple current approximately 30% of the maximum load current 0.6A, or

$$\Delta I_L = 180 \text{mA}$$

Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. The DC current rating of the inductor should be at least equal to the maximum load current plus half the inductor ripple current to prevent core saturation (0.6A + 180mA).

Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR.

Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor.

### **Thermal Calculations**

There are three types of losses associated with the AAT2614 step-down converters: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the  $R_{\rm DS(ON)}$  characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, with continuous conduction mode (CCM), a simplified form of the losses is given by:

$$P_{\text{BUCK}} = I_{\text{O}^2} \cdot \left( R_{\text{DS(ON)P}} \cdot \frac{V_{\text{O}}}{V_{\text{IN}}} + R_{\text{DS(ON)N}} \cdot \left[ 1 - \frac{V_{\text{O}}}{V_{\text{IN}}} \right] \right) + t_{\text{SW}} \cdot f_{\text{S}} \cdot I_{\text{O}} \cdot V_{\text{IN}} + I_{\text{Q}} \cdot V_{\text{IN}}$$

Where  $I_Q$  is the step-down converter quiescent current,  $t_{sw}$  is the switching time,  $R_{DS(ON)P}$  and  $R_{DS(ON)N}$  are the high side and low side switching MOSFETs' on-resistance.  $V_{IN}$ ,

 $V_{\text{o}}$  and  $I_{\text{o}}$  are the input voltage, the output voltage and the load current.

Since  $R_{DS(ON)}$ , quiescent current and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range.

Given the total losses, the maximum junction temperature can be derived from the  $\theta_{\text{JA}}$  for the package.

$$T_{J(MAX)} = P_{TOTAL} \cdot \theta_{JA} + T_{A}$$

#### **Enable Function**

The AAT2614 features one buck output enable/disable function for buck converter. This pin (ENB) is active high and is compatible with CMOS logic. To assure the buck output will switch on, the ENB turn-on control level must be greater than 2.4V. The buck converter will go into the disable shutdown mode when the voltage on the ENB pin falls below 0.6V. If the enable function is not needed in a specific application, it may be tied to  $V_{\rm IN}$  to keep the buck output in a continuously on state.

## **Low Dropout Regulator**

#### **Input Capacitor**

Typically, a  $2.2\mu F$  or larger capacitor is recommended for  $C_{IN}$  in most applications. A  $C_{IN}$  capacitor is not required for basic LDO regulator operation. However, if the LDO is physically located any distance more than one or two centimeters from the input power source, a  $C_{IN}$  capacitor will be needed for stable operation.  $C_{IN}$  should be located as closely to the device  $V_{INL}$  pin as practically possible.  $C_{IN}$  values greater than  $1\mu F$  will offer superior input line transient response and will assist in maximizing the power supply ripple rejection.

Ceramic, tantalum, or aluminum electrolytic capacitors may be selected for  $C_{\text{IN}}$  as there is no specific capacitor ESR requirement. For better performance, ceramic capacitors are recommended for  $C_{\text{IN}}$  due to their inherent capability over tantalum capacitors to withstand input current surges from low impedance sources such as batteries in portable devices.

### **Output Capacitor**

For proper load voltage regulation and operational stability, a capacitor is required between pins  $V_{\text{OUT}}$  and GND. The  $C_{\text{OUT}}$  capacitor connection to the LDO regulator ground pin should be made as direct as practically possible for maximum device performance. The AAT2614

LDOs have been specifically designed to function with very low ESR ceramic capacitors. Although the device is intended to operate with these low ESR capacitors, it is stable over a very wide range of capacitor ESR, thus it will also work with some higher ESR tantalum or aluminum electrolytic capacitors. However, for best performance, ceramic capacitors are recommended.

The value of  $C_{\text{OUT}}$  typically ranges from  $1\mu F$  to  $10\mu F$ ; however,  $1\mu F$  is sufficient for most operating conditions.

#### **Enable Function**

The AAT2614 features four LDO regulator enable/disable function for LDO1/2/3/4 respectively. These pins (ENL1, ENL2, ENL3, and ENL4) are active high and are compatible with CMOS logic. To assure the LDO regulator will switch on, the EN turn-on control level must be greater than 2.4V. The LDO regulator will go into the disable shutdown mode when the voltage on the EN pin falls below 0.6V. If the enable function is not needed in a specific application, it may be tied to  $V_{\rm IN}$  to keep the LDO regulator in a continuously on state.

#### **Short-circuit and Thermal Protection**

The AAT2614 LDOs are protected by both current-limiting and over-temperature protection circuitry. The internal short-circuit current limiting circuit is designed to activate when the output load demand exceeds the maximum rated output. If a short-circuit condition were to continually draw more than the current limit threshold, the LDO regulator's output voltage would drop to a level necessary to supply the current demanded by the load. Under shortcircuit or other over-current operating conditions, the output voltage would drop and the AAT2614's die temperature would rapidly increase. Once the regulator's power dissipation capacity has been exceeded and the internal die temperature reaches approximately 140°C, the system thermal protection circuit will become active. The internal thermal protection circuit will actively turn off the LDO regulator output pass device to prevent the possibility of over-temperature damage. The LDO regulator output will remain in a shutdown state until the internal die temperature falls back below the 140°C trip point.

The interaction between the short-circuit and thermal protection systems allows the LDO regulator to withstand indefinite short-circuit conditions without sustaining permanent damage.

### **No-Load Stability**

The AAT2614 LDO is designed to maintain output voltage regulation and stability under operational no-load conditions. This is an important characteristic for applications where the output current may drop to zero. An output capacitor is required for stability under no-load operating conditions. Refer to the Output Capacitor section of this datasheet for recommended typical output capacitor values.

### **Internal Power Supply**

The AAT2614 internal circuitry uses INL1 as the internal power supply. The buck output OUTB will have no output when INL1 is not connected to power.

## **Layout Considerations**

The suggested PCB layout for the AAT2614 is shown in Figures 2(a) - 2(d). The following guidelines are recommended to ensure a proper layout:

- Connect the input capacitors (C1, C2, C3) and output capacitors (C4, C5, C6, C7, C8) as close as possible to the pins (VIN, VOUT) and power ground (PGND) to minimize any parasitic inductance in the switched current path which generates a large voltage spike during the switching interval.
- Keep the power traces (GND, LX, and INB) short, direct, and wide to allow large current flow. Place sufficient multiple-layer pads when needed to change the trace layer.
- Connect the output capacitor C8 and inductor L1 as close as possible to the device. Keep the connection of L1 to the LX pins as short as possible and route no signal lines under the inductor.
- 4. Separate the feedback traces or OUTB pins (Pin 9) from any power trace and connect as close as possible to the load point. Sensing along a high-current load trace will degrade DC load regulation.
- Keep the resistance of the trace from the load returns to PGND to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground.
- Connect the ground pin of the exposed pad to AGND internal plane with multiple vias to decrease the effect of large power ground PGND noise on the analog ground.
- 7. Connect the ground pins of LDO output capacitors to AGND.



Figure 1: AAT2614IDG-2 Evaluation Board Schematic.



a: Top Side



c: Internal Plane 2 (PGND)



b: Internal Plane 1 (AGND)



d: Bottom Side

Figure 2: AAT2614IDG-2 Evaluation Board Layout.



Figure 3: AAT2614IUN-2 Evaluation Board Schematic.





a: Top Side

b: Internal Plane 1





c: Internal Plane 2

d: Bottom Side

Figure 4: AAT2614IUN-2 Evaluation Board Layout.

| Component      | Part Number        | Description                                        | Manufacturer |
|----------------|--------------------|----------------------------------------------------|--------------|
| U1             | AAT2614IDG-2/IUN-2 | Step-Down DC/DC Converter with Quad High PSRR LDOs | Skyworks     |
| C1, C2         | GRM188R71A225KE15  | Cap Ceramic 2.2µF 0603 X7R 10V 10%                 |              |
| C3,C8          | GRM188R60J106ME47  | Cap Ceramic 10µF 0603 X5R 6.3V 10%                 | Murata       |
| C4, C5, C6, C7 | GRM188R70J105KA12  | Cap Ceramic 1µF 0603 X7R 6.3V 10%                  | Murata       |
| L1             | LQH3NPN2R2MM0      | 2.2μH, 73mΩ, 1.25A, 20%                            |              |

Table 1: AAT2614IDG-2/IUN-2 Evaluation Board Bill of Materials (BOM).

| Manufacturer | Part Number    | L (µH)            | Max DCR (mΩ) | Saturation Current (A) | Size WxLxH (mm) |  |
|--------------|----------------|-------------------|--------------|------------------------|-----------------|--|
|              | LQH3NP1R5NG0   | 1.5               | 100          | 1.47                   |                 |  |
| Murata       | LQH3NP2R2NG0   | 2R2NG0 2.2 140    |              | 1.27                   | 3.0x3.0x0.9     |  |
| Murata       | LQH3NP3R3NG0   | 3.3               | 180          | 0.85                   | 3.0x3.0x0.9     |  |
|              | LQH3NP4R7NG0   | 3NP4R7NG0 4.7 260 |              | 0.8                    |                 |  |
|              | LPA3015-152MLC | 1.5               | 100          | 1.3                    |                 |  |
| Coilcraft    | craft          |                   | 110          | 1.1                    | 3.1x3.1x1.5     |  |
| Coliciali    |                |                   | 130          | 1.1                    | 3.1x3.1x1.3     |  |
|              | LPA3015-472MLC | 4.7               | 200          | 0.9                    |                 |  |

**Table 2: Surface Mount Inductors.** 

| Manufacturer | Part Number    | Value (µF) | Voltage (V) | Tolerance | Temp.<br>Co. | Case |
|--------------|----------------|------------|-------------|-----------|--------------|------|
|              | GRM188R70J105K | 1          | 6.3         | 10%       | X7R          | 0603 |
| Murata       | GRM188R70J106K | 10         | 6.3         | 10%       | X7R          | 0603 |
| Murala       | GRM188R71A225K | 2.2        | 10          | 10%       | X7R          | 0603 |
|              | GRM188R71A475K | 4.7        | 10          | 10%       | X7R          | 0603 |
|              | 06036C105KAT   | 1          | 6.3         | 10%       | X7R          | 0603 |
| AVX          | 06036C106KAT   | 10         | 6.3         | 10%       | X7R          | 0603 |
| AVA          | 0603ZC225KAT   | 2.2        | 10          | 10%       | X7R          | 0603 |
|              | 0603ZC475KAT   | 4.7        | 10          | 10%       | X7R          | 0603 |
|              | C0603C105K9RAC | 1          | 6.3         | 10%       | X7R          | 0603 |
| KEMET        | C0603C106K9RAC | 10         | 6.3         | 10%       | X7R          | 0603 |
| NEIVIE I     | C0603C225K8RAC | 2.2        | 10          | 10%       | X7R          | 0603 |
|              | C0603C475K8RAC | 4.7        | 10          | 10%       | X7R          | 0603 |

**Table 3: Surface Mount Capacitors.** 

<sup>\*</sup>Default option.

## **Ordering Information**

| DC-DC Step-<br>Down (V) | LD01<br>(V) | LDO2<br>(V) | LDO3 | LDO4<br>(V) | Part Marking¹ | Part Number (Tape and Reel) <sup>2</sup> |
|-------------------------|-------------|-------------|------|-------------|---------------|------------------------------------------|
| 1                       | 1           | 2.6         | 3.0  | 3.3         | L2AYW         | AAT2614IDG-1-T1                          |
| 1.2                     | 1.8         | 2.8         | 2.8  | 2.8         | H3AYW         | AAT2614IDG-2-T1                          |
| 1.3                     | 1.8         | 2.8         | 2.8  | 2.8         | L4AYW         | AAT2614IDG-3-T1                          |
| 1.3                     | 1.8         | 2.8         | 2.8  | 3.0         | L6AYW         | AAT2614IDG-4-T1                          |
| 1.3                     | 1.8         | 2.8         | 2.8  | 3.3         | L8AYW         | AAT2614IDG-5-T1                          |
| 1.2                     | 2.8         | 2.8         | 1.8  | 1.8         | M2AYW         | AAT2614IDG-6-T1                          |
| 1.2                     | 1.8         | 2.8         | 2.8  | 3.0         | M4AYW         | AAT2614IDG-7-T1                          |



-

Skyworks Green<sup>TM</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>TM</sup>, document number SQ04-0074.

## **Package Information**

### **TQFN33-203**



All dimensions in millimeters.

<sup>1.</sup> A = assembly house code, Y = year, W = week.

<sup>2.</sup> Sample stock is generally held on part numbers listed in **BOLD**.

<sup>3.</sup> The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

#### WLCSP-16







Top View

**Bottom View** 

Side View

Copyright  $\ensuremath{\text{@}}$  2012, 2013 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers sand may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.