# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### **Data Sheet**



#### Description

ACML-7400, ACML-7410 and ACML-7420 are multi-channel high speed CMOS digital isolators. Using magnetic coupling through a thick insulation barrier, the isolators enable high speed transmissions without compromise in isolation performance. These isolators consume low power even at high data rates, yet provide excellent transient immunity performance in compact surface mount packages. The devices are qualified to a maximum propagation delay of 36 ns and a maximum pulse width distortion of 3 ns. They are capable of running at a 100 MBaud data rate

ACML-7400, ACML-7410 and ACML-7420 are available in 16-pin SOIC wide-body packages. They operate at dual 3.3 V/5 V supply voltages. The DC and timing specifications are specified over the temperature range of -40° C to +105° C. ACML-7400, ACML-7410 and ACML-7420 are built using CMOS input buffers and CMOS output drivers to eliminate the need for both input limiters and output pull-up resistors. Refresh circuitry is built in to ensure DC-correctness.

#### **Applications**

- Isolated data interfaces
- Data acquisition
- Digital oscilloscopes
- Power meters
- High speed video transmission

#### Features

- Dual supply voltage compatible 3.3 V & 5 V
- Wide operating temperature range (-40° C to +105° C)
- Support high speed data rate of at least 100 MBd
- Lower power consumption 15 mA per channel typical
- Low propagation delay: 36 ns max
- Low propagation delay skew
  - Channel-to-channel: 4 ns max
  - Part-to-part: 8 ns max
- Low pulse width distortion: 3 ns max
- Safety and Regulatory Approvals
  - **UL** Recognised
  - 5600 V<sub>RMS</sub> for 1 min. per UL1577
  - CSA Component Acceptance Notice #5

IEC 60950-1

- Basic Insulation, 800 V<sub>RMS</sub> max. working voltage
- Reinforced Insulation, 400 V<sub>RMS</sub> max. working voltage

IEC 61010-1

- Basic Insulation, 800 V<sub>RMS</sub> max. working voltage
- Reinforced Insulation, 400 V<sub>RMS</sub> max. working voltage

IEC 60601-1

- 2 Means of Patient Protection, 250  $V_{\text{RMS}}$  max. working voltage
- 2 Means of Operator Protectioin, 400  $V_{\text{RMS}}$  max. working voltage
- High Common Mode Transient Immunity 25 kV/µs min
- CMOS buffer input and output
- DC correctness
- Lead-free

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

#### **Device Selection Guide**

| Device Number | Channel Configuration     | Package                         |
|---------------|---------------------------|---------------------------------|
| ACML-7400     | Quad, All-in-One          | 16-pin Small Outline, Wide Body |
| ACML-7410     | Quad, Bi-directional, 3/1 | 16-pin Small Outline, Wide Body |
| ACML-7420     | Quad, Bi-directional, 2/2 | 16-pin Small Outline, Wide Body |

#### **Ordering Information**

ACML-7400, ACML-7410 and ACML-7420 are UL Recognized with 5600  $V_{\text{RMS}}$  for 1 minute per UL1577.

| Part number            | Option<br>RoHS Compliant | Package         | Surface Mount | Tape & Reel | UL 5600 V <sub>RMS</sub> /<br>1 Minute rating | Quantity     |
|------------------------|--------------------------|-----------------|---------------|-------------|-----------------------------------------------|--------------|
| ACML-7400              | -000E                    | Wide Body SO-16 | Х             |             | Х                                             | 45 per tube  |
| ACML-7410<br>ACML-7420 | -500E                    | _               | Х             | Х           | Х                                             | 850 per reel |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry.

#### Example 1:

ACML-7420-500E to order product of Wide Body SO-16 package in Tape and Reel in RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

#### **Functional Diagram**

#### **Quad Channel**



#### **Pin Description**

| Pin                                                                       | Description                                                                                                                                    |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD1</sub> , V <sub>DD2</sub>                                       | Power supply at primary and secondary side                                                                                                     |
| GND <sub>1</sub> , GND <sub>2</sub>                                       | Ground at primary and secondary side                                                                                                           |
| V <sub>IN1</sub> , V <sub>IN2</sub> , V <sub>IN3</sub> , V <sub>IN4</sub> | Input for channel 1, 2, 3 and 4                                                                                                                |
| V <sub>01</sub> , V <sub>02</sub> , V <sub>03</sub> , V <sub>04</sub>     | Output for channel 1, 2, 3 and 4                                                                                                               |
| V <sub>OE1</sub> , V <sub>OE2</sub>                                       | Output enable at $V_{\text{DD1}}$ and $V_{\text{DD2}}$ side, these pins should be connected to the respective $V_{\text{DD}}$ when not in use. |
| NC                                                                        | No connectivity                                                                                                                                |

#### Truth Table (ACML-7410)

| V <sub>DD1</sub> | V <sub>IN1,IN2,IN3</sub> | V <sub>OE1</sub> | V <sub>04</sub> | V <sub>DD2</sub> | V <sub>IN4</sub> | V <sub>OE2</sub> | V <sub>01, 02, 03</sub> | Remark                                                                                                                                                                        |
|------------------|--------------------------|------------------|-----------------|------------------|------------------|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н                | Н                        | Х                | Х               | Н                | Х                | H or<br>NC       | Н                       | Input ( $V_{IN1, IN2, IN3}$ ) logic High during normal operation. The default state for $V_{OE2}$ is High state.                                                              |
| Н                | L                        | Х                | Х               | Н                | Х                | H or<br>NC       | L                       | Input ( $V_{IN1, IN2, IN3}$ ) logic Low during normal operation. The default state for $V_{OE2}$ is High state.                                                               |
| Н                | Х                        | Х                | Х               | Н                | Х                | L                | Z                       | Output ( $V_{O1, O2, O3}$ ) is disabled to high impedance state when $V_{OE2}$ is set to Low.                                                                                 |
| L                | Х                        | Х                | Х               | Η                | Х                | Η                | Η                       | When $V_{DD1}$ is not powered, the output ( $V_{O1, O2, O3}$ ) default state is High. Output ( $V_{O1, O2, O3}$ ) typically restored 100 $\mu$ s after $V_{DD1}$ is restored. |
| Н                | Х                        | H or<br>NC       | Н               | Н                | Н                | Х                | Х                       | Input ( $V_{IN4}$ ) logic High during normal operation.<br>The default state for $V_{OE1}$ is High state.                                                                     |
| Н                | Х                        | H or<br>NC       | L               | Н                | L                | Х                | Х                       | Input ( $V_{IN4}$ ) logic Low during normal operation.<br>The default state for $V_{OE1}$ is High state.                                                                      |
| Н                | Х                        | L                | Z               | Н                | Х                | Х                | Х                       | Output ( $V_{O4}$ ) is disabled to high impedance state when $V_{OE1}$ is set to Low.                                                                                         |
| Н                | Х                        | Н                | Н               | L                | Х                | Х                | Х                       | When $V_{DD2}$ is not powered, the output ( $V_{O4}$ ) default state is High. Output ( $V_{O4}$ ) typically restored 100 $\mu$ s after $V_{DD2}$ is restored.                 |

X means don't care

NC means not connection.

#### **Package Outline Drawings**



#### ACML-7400, ACML-7410 and ACML-7420 16-Lead Surface Mount (SOIC-16) Package

**DIMENSIONS IN MILLIMETERS AND (INCHES).** 

NOTE: FLOATING LEAD PROTRUSION IS 0.15 mm (6 mils) MAX.

#### **Recommended Pb-Free IR Profile**

Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-Halide Flux should be used.

#### **Regulatory Information**

The ACML-7400, ACML-7410 and ACML-7420 are approved by the following organizations:

#### UL

UL1577, component recognition program. CSA Component Acceptance Service Notice #5A.

#### **TUV Rheinland**

| IEC 60950-1            |                                                  |                                                   | IEC                                              | 61010-1                                           | IEC 60601-1                                      |                                                  |  |
|------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|
| Insulation<br>Category | Reinforced                                       | Basic                                             | Reinforced                                       | Basic                                             | 2 Means of<br>Patient Protection                 | 2 Means of<br>Operator Protection                |  |
| Working Voltage        | 400 V <sub>RMS</sub><br>(567 V <sub>PEAK</sub> ) | 800 V <sub>RMS</sub><br>(1132 V <sub>PEAK</sub> ) | 400 V <sub>RMS</sub><br>(567 V <sub>PEAK</sub> ) | 800 V <sub>RMS</sub><br>(1132 V <sub>PEAK</sub> ) | 250 V <sub>RMS</sub><br>(354 V <sub>PEAK</sub> ) | 400 V <sub>RMS</sub><br>(567 V <sub>PEAK</sub> ) |  |

#### **Insulation and Safety Related Specifications**

|                                                      |        | ACML-7400<br>ACML-7410 |       |                                                                                                                                          |
|------------------------------------------------------|--------|------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                            | Symbol | ACML-7410              | Units | Conditions                                                                                                                               |
| Minimum External Air Gap<br>(Clearance)              | L(101) | 8.1                    | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                        |
| Minimum External Tracking<br>(Creepage)              | L(102) | 8.1                    | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                                    |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.05                   | mm    | Through insulation distance conductor to conductor,<br>usually the straight line distance thickness between the<br>emitter and detector. |
| Tracking Resistance<br>(Comparative Tracking Index)  | CTI    | >175                   | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                              |
| Isolation Group                                      |        | Illa                   |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                             |

All creepage and clearance pertain to the isolation component itself. These dimensions are needed as a starting point for the designer when determining the circuit insulation requirements, and not reflective of the equipment standard requirements.

#### **Absolute Maximum Ratings**

| Parameter                 |                     | Symbol                              | Min.             | Max.                 | Units   |
|---------------------------|---------------------|-------------------------------------|------------------|----------------------|---------|
| Storage Temperature       |                     | Ts                                  | -55              | +125                 | °C      |
| Ambient Operating Tempe   | erature             | T <sub>A</sub>                      | -40              | +125                 | °C      |
| Supply Voltages           |                     | V <sub>DD1</sub> , V <sub>DD2</sub> | 0                | 6.5                  | Volts   |
| Input Voltage             |                     | VI                                  | -0.5             | V <sub>DD</sub> +0.5 | Volts   |
| Output Voltage            |                     | V <sub>O</sub>                      | -0.5             | V <sub>DD</sub> +0.5 | Volts   |
| Average Output Current    |                     | Ι <sub>Ο</sub>                      |                  | ±15                  | mA      |
| Electrostatic Discharge   | Human Body Model    | HBM                                 |                  | ±4                   | kV      |
|                           | Charge Device Model | CDM                                 |                  | ±1                   | kV      |
| Solder Reflow Temperature | e Profile           | Pleas                               | e refer to Solde | r Reflow Temperature | Profile |

#### **Recommended Operating Conditions**

| Parameter                          | Symbol                              | Min.                | Max.                  | Units | Notes |
|------------------------------------|-------------------------------------|---------------------|-----------------------|-------|-------|
| Ambient Operating Temperature      | T <sub>A</sub>                      | -40                 | +105                  | °C    |       |
| Supply Voltages ( 3.3 V operation) | V <sub>DD1</sub> , V <sub>DD2</sub> | 3.0                 | 3.6                   | V     |       |
| Supply Voltages ( 5 V operation)   | V <sub>DD1</sub> , V <sub>DD2</sub> | 4.5                 | 5.5                   | V     |       |
| Logic High Input Voltage           | VIH                                 | $0.7 \times V_{DD}$ | V <sub>DD</sub>       | V     |       |
| Logic Low Input Voltage            | V <sub>IL</sub>                     | 0.0                 | 0.3 x V <sub>DD</sub> | V     |       |

#### **Electrical Specifications**

The following specifications apply to ACML-7400 and are applicable to ambient temperature of -40° C  $\leq$  T<sub>A</sub>  $\leq$  105° C, input supply of 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, and output supply of 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V. All typical specifications at T<sub>A</sub> = +25° C.

| Parameter                         | Symbol                | Min.                 | Тур.                  | Max. | Unit | <b>Test Conditions</b>                   |                            | Fig. | Notes |
|-----------------------------------|-----------------------|----------------------|-----------------------|------|------|------------------------------------------|----------------------------|------|-------|
| Input Supply Current,             | I <sub>DD1(0)</sub>   |                      | 5.9*                  | 10   | mA   |                                          | No Input                   | 1,7  | 1     |
| No data                           |                       |                      | 6.8**                 |      |      | V <sub>DD1</sub> = 5.5 V                 |                            |      |       |
| Input Supply Current,             | I <sub>DD1(25)</sub>  |                      | 16                    |      | mA   | $V_{DD1} = 3.3 V$                        | 12.5 MHz logic             | 1,7  | 2     |
| 25 MBd data rate                  |                       |                      | 17                    |      |      | $V_{DD1} = 5.0 V$                        | signal                     |      |       |
| Input Supply Current,             | I <sub>DD1(100)</sub> |                      | 30*                   | 40   | mA   | $V_{DD1} = 3.6 V$                        | 50 MHz logic               | 1,7  | 2     |
| 100 MBd data rate                 |                       |                      | 31**                  | 40   |      | $V_{DD1} = 5.5 V$                        | signal                     |      |       |
| Output Supply Current,<br>No data | I <sub>DD2(0)</sub>   |                      | 12*                   | 16   | mA   |                                          | No Input                   | 2,8  | 3     |
|                                   |                       |                      | 13**                  |      |      | $V_{DD1} = 5.5 V$                        |                            |      |       |
| Output Supply Current,            | I <sub>DD2(25)</sub>  |                      | 15                    |      | mA   | $V_{DD1} = 3.3 V$                        | _ 12.5 MHz logic<br>signal | 2,8  | 4     |
| 25 MBd                            |                       |                      | 17                    | _    |      | $V_{DD1} = 5.0 V$                        |                            |      |       |
| Output Supply Current,            | I <sub>DD2(100)</sub> |                      | 23*                   | 32   | mA   | $V_{DD1} = 3.6 V$                        | 50 MHz logic               | 2,8  | 4     |
| 100 MBd data rate                 |                       |                      | 30**                  | 40   |      | V <sub>DD1</sub> = 5.5 V                 | signal                     |      |       |
| Logic Input Current               | I <sub>IN</sub>       | -10                  |                       | 10   | μΑ   |                                          |                            |      |       |
| Logic High Output                 | V <sub>OH</sub>       | V <sub>DD</sub> -0.1 | V <sub>DD</sub> -0.02 |      | V    | I <sub>OUT</sub> = -20 μA, V             | $V_{\rm IN} = V_{\rm DD1}$ |      |       |
| Voltage                           |                       | 0.8*V <sub>DD</sub>  | V <sub>DD</sub> -0.25 |      | V    | $I_{OUT} = -4 \text{ mA}, V_{I}$         | $N = V_{DD1}$              |      |       |
| Logic Low Output<br>Voltage       | V <sub>OL</sub>       |                      | 0.02                  | 0.1  | V    | $I_{OUT} = 20 \ \mu A, V_I$              | <sub>N</sub> = 0 V         |      |       |
|                                   |                       |                      | 0.25                  | 0.8  | V    | I <sub>OUT</sub> = 4 mA, V <sub>IN</sub> | 4 = 0 V                    |      |       |

\* Typical data based on 3.3 V supply, \*\* Typical data based on 5.0 V supply

The following specifications apply to ACML-7410 and are applicable to ambient temperature of -40° C  $\leq$  T<sub>A</sub>  $\leq$  105° C, input supply of 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, and output supply of 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V. All typical specifications at T<sub>A</sub> = +25° C.

| Parameter                         | Symbol                | Min.                 | Тур.                  | Max. | Unit | <b>Test Conditions</b>          |                            | Fig. | Notes |
|-----------------------------------|-----------------------|----------------------|-----------------------|------|------|---------------------------------|----------------------------|------|-------|
| Input Supply Current,             | I <sub>DD1(0)</sub>   |                      | 8.4*                  | 11.5 | mA   |                                 | No Input                   | 3,7  | 1     |
| No data                           |                       |                      | 9.4**                 |      |      | $V_{DD1} = 5.5 V$               | _                          |      |       |
| Input Supply Current,             | I <sub>DD1(25)</sub>  |                      | 15.5*                 |      | mA   | $V_{DD1} = 3.3 V$               | 12.5 MHz logic             | 3,7  | 2     |
| 25 MBd data rate                  |                       |                      | 17**                  |      |      | $V_{DD1} = 5.0 V$               | signal                     |      |       |
| Input Supply Current,             | I <sub>DD1(100)</sub> |                      | 28.5*                 | 38   | mA   | $V_{DD1} = 3.6 V$               | 50 MHz logic               | 3,7  | 2     |
| 100 MBd data rate                 |                       |                      | 30.5**                | 40   |      | $V_{DD1} = 5.5 V$               | signal                     |      |       |
| Output Supply Current,<br>No data | I <sub>DD2(0)</sub>   |                      | 9.5*                  | 14.5 | mA   |                                 | No Input                   | 4,8  | 3     |
|                                   |                       |                      | 10.4**                |      |      | $V_{DD1} = 5.5 V$               |                            |      |       |
| Output Supply Current,            | I <sub>DD2(25)</sub>  |                      | 15*                   |      | mA   | $V_{DD1} = 3.3 V$               | _ 12.5 MHz logic<br>signal | 4,8  | 4     |
| 25 MBd                            |                       |                      | 17**                  | _    |      | $V_{DD1} = 5.0 V$               |                            |      |       |
| Output Supply Current,            | I <sub>DD2(100)</sub> |                      | 25*                   | 34   | mA   | $V_{DD1} = 3.6 V$               | 50 MHz logic               | 4,8  | 4     |
| 100 MBd data rate                 |                       |                      | 30**                  | 40   | _    | $V_{DD1} = 5.5 V$               | signal                     |      |       |
| Logic Input Current               | I <sub>IN</sub>       | -10                  |                       | 10   | μA   |                                 |                            |      |       |
| Logic High Output                 | V <sub>OH</sub>       | V <sub>DD</sub> -0.1 | V <sub>DD</sub> -0.02 |      | V    | Ι <sub>Ουτ</sub> = -20 μΑ, \    | $V_{\rm IN} = V_{\rm DD1}$ |      |       |
| Voltage                           |                       | 0.8*V <sub>DD</sub>  | V <sub>DD</sub> -0.25 |      | V    | I <sub>OUT</sub> = -4 mA, V     | $V_{\rm IN} = V_{\rm DD1}$ |      |       |
| Logic Low Output<br>Voltage       | V <sub>OL</sub>       |                      | 0.02                  | 0.1  | V    | I <sub>OUT</sub> = 20 μA, V     | <sub>IN</sub> = 0 V        |      |       |
|                                   |                       |                      | 0.25                  | 0.8  | V    | $I_{OUT} = 4 \text{ mA}, V_{I}$ | <sub>N</sub> = 0 V         |      |       |

\* Typical data based on 3.3 V supply, \*\* Typical data based on 5.0 V supply

The following specifications apply to ACML-7420 and are applicable to ambient temperature of -40° C  $\leq$  T<sub>A</sub>  $\leq$  105° C, input supply of 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, and output supply of 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V. All typical specifications at T<sub>A</sub> = +25° C.

| Parameter                   | Symbol                | Min.                 | Тур.                  | Max. | Unit | Test Conditions                          |                                             | Fig. | Notes |
|-----------------------------|-----------------------|----------------------|-----------------------|------|------|------------------------------------------|---------------------------------------------|------|-------|
| Input Supply Current,       | I <sub>DD1(0)</sub>   |                      | 9.0*                  | 13   | mA   |                                          | No Input                                    | 5,7  | 1     |
| No data                     |                       |                      | 9.9**                 |      |      | $V_{DD1} = 5.5 V$                        | -                                           |      |       |
| Input Supply Current,       | I <sub>DD1(25)</sub>  |                      | 15*                   |      | mA   | V <sub>DD1</sub> = 3.3 V                 | 12.5 MHz logic                              | 5,7  | 2     |
| 25 MBd data rate            |                       |                      | 17**                  | _    |      | $V_{DD1} = 5.0 V$                        | signal                                      |      |       |
| Input Supply Current,       | I <sub>DD1(100)</sub> |                      | 27*                   | 36   | mA   | $V_{DD1} = 3.6 V$                        | 50 MHz logic                                | 5,7  | 2     |
| 100 MBd data rate           |                       |                      | 30**                  | 40   |      | $V_{DD1} = 5.5 V$                        | signal                                      |      |       |
| Output Supply Current,      | I <sub>DD2(0)</sub>   |                      | 9.0*                  | 13   | mA   |                                          | No Input                                    | 6,8  | 3     |
| No data                     |                       |                      | 9.9**                 |      |      | $V_{DD1} = 5.5 V$                        |                                             |      |       |
| Output Supply Current,      | I <sub>DD2(25)</sub>  |                      | 15*                   |      | mA   | $V_{DD1} = 3.3 V$                        | _ 12.5 MHz logic<br>signal                  | 6,8  | 4     |
| 25 MBd                      |                       |                      | 17**                  | _    |      | $V_{DD1} = 5.0 V$                        |                                             |      |       |
| Output Supply Current,      | I <sub>DD2(100)</sub> |                      | 27*                   | 36   | mA   | $V_{DD1} = 3.6 V$                        | 50 MHz logic                                | 6,8  | 4     |
| 100 MBd data rate           |                       |                      | 30**                  | 40   |      | $V_{DD1} = 5.5 V$                        | signal                                      |      |       |
| Logic Input Current         | l <sub>IN</sub>       | -10                  |                       | 10   | μΑ   |                                          |                                             |      |       |
| Logic High Output           | V <sub>OH</sub>       | V <sub>DD</sub> -0.1 | V <sub>DD</sub> -0.02 |      | V    | I <sub>OUT</sub> = -20 μA, V             | $V_{\rm IN} = V_{\rm DD1}$                  |      |       |
| Voltage                     |                       | 0.8*V <sub>DD</sub>  | V <sub>DD</sub> -0.25 |      | V    | $I_{OUT} = -4 \text{ mA}, V_{I}$         | $I_{OUT} = -4 \text{ mA}, V_{IN} = V_{DD1}$ |      |       |
| Logic Low Output<br>Voltage | V <sub>OL</sub>       |                      | 0.02                  | 0.1  | V    | $I_{OUT} = 20 \ \mu A, V_I$              | <sub>N</sub> = 0 V                          |      |       |
|                             |                       |                      | 0.25                  | 0.8  | V    | I <sub>OUT</sub> = 4 mA, V <sub>IN</sub> | V = 0 V                                     |      |       |

\* Typical data based on 3.3 V supply, \*\* Typical data based on 5.0 V supply

#### Switching Specifications

The following specifications apply to ACML-7400, ACML-7410 and ACML-7420 and are applicable to ambient temperature of -40° C  $\leq$  T<sub>A</sub>  $\leq$  105° C, input supply of 3.0 V  $\leq$  V<sub>DD1</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, and output supply of 3.0 V  $\leq$  V<sub>DD2</sub>  $\leq$  3.6 V or 4.5 V  $\leq$  V<sub>DD2</sub>  $\leq$  5.5 V, unless further specified. All typical specifications are at T<sub>A</sub> = +25° C.

| Parameter                                                 | Symbol               | Min. | Тур. | Max. | Unit  | Test Conditions                                                                                                      | Fig. | Notes |
|-----------------------------------------------------------|----------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------|------|-------|
| Maximum Data Rate                                         |                      | 100  |      |      | MBd   | 50 MHz Logic Signal                                                                                                  |      |       |
| Minimum Pulse Width                                       |                      |      |      | 10   | ns    | 50 MHz Logic Signal                                                                                                  |      |       |
| Propogation Delay Time<br>to Logic Low Output             | t <sub>PHL</sub>     | 18   | 27   | 32   | ns    | $\begin{array}{l} 4.5 \ V \leq V_{DD1} = V_{DD2} \leq 5.5 \ V, \\ C_L = 15 \ pF \end{array}$                         | 9    | 5     |
| Propogation Delay Time<br>to Logic High Output            | t <sub>PLH</sub>     | 18   | 27   | 32   | ns    | _                                                                                                                    | 9    | 5     |
| Pulse Width Distortion                                    | PWD                  | -2   | 0    | 2    | ns    |                                                                                                                      | 11   | 6     |
| Propagation Delay<br>Channel Skew                         | t <sub>CSK</sub>     |      | 0    | 3    | ns    | _                                                                                                                    | 12   | 7     |
| Propagation Delay<br>Part Skew                            | t <sub>PSK</sub>     |      | 1    | 5    | ns    | _                                                                                                                    |      | 8     |
| Propogation Delay Time<br>to Logic Low Output             | t <sub>PHL</sub>     | 20   | 28   | 36   | ns    | C <sub>L</sub> = 15 pF                                                                                               | 9,10 | 5     |
| Propogation Delay Time<br>to Logic High Output            | t <sub>PLH</sub>     | 20   | 27.5 | 36   | ns    | _                                                                                                                    | 9,10 | 5     |
| Pulse Width Distortion                                    | PWD                  | -3   | 0.5  | 3    | ns    | _                                                                                                                    | 11   | 6     |
| Propagation Delay<br>Channel Skew                         | t <sub>CSK</sub>     |      | 0    | 4    | ns    | _                                                                                                                    | 12   | 7     |
| Propagation Delay<br>Part Skew                            | t <sub>PSK</sub>     |      | 1    | 8    | ns    | _                                                                                                                    |      | 8     |
| Output Rise Time (10% – 90%)                              | t <sub>R</sub>       |      | 3    |      | ns    | C <sub>L</sub> = 15 pF                                                                                               |      |       |
| Output Fall Time (90% - 10%)                              | t <sub>F</sub>       |      | 3    |      | ns    | C <sub>L</sub> = 15 pF                                                                                               |      |       |
| Output Enable time                                        | t <sub>ENABLE</sub>  |      | 10   |      | ns    | $V_{IN} = 0 V \text{ or } V_{DD}$                                                                                    |      | 9     |
| Output Disable time                                       | t <sub>DISABLE</sub> |      | 10   |      | ns    | $V_{IN} = 0 V \text{ or } V_{DD}$                                                                                    |      | 10    |
| Common Mode Transient<br>Immunity at Logic<br>High Output | CM <sub>H</sub>      | 25   | >40  |      | kV/μs | $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ} \text{ C}, \\ V_{IN} = V_{DD} \text{ V}_O > 0.8 \text{ x} \text{ V}_{DD}$ |      | 11    |
| Common Mode Transient<br>Immunity at Logic<br>Low Output  | CM <sub>L</sub>      | 25   | >40  |      | kV/μs | $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ} \text{ C}, \\ V_{IN} = 0 \text{ V}, V_O < 0.8 \text{ V}$                  |      | 11    |

#### **Package Characteristics**

All Typicals at  $T_A = 25^{\circ}$  C.

| Parameters                                   | Symbol           | Min. | Тур.             | Max. | Unit             | Test Conditions                                                                                             | Notes         |
|----------------------------------------------|------------------|------|------------------|------|------------------|-------------------------------------------------------------------------------------------------------------|---------------|
| Input-Output Momentary<br>With-stand Voltage | V <sub>ISO</sub> | 5600 |                  |      | V <sub>RMS</sub> | $\label{eq:RH} \begin{array}{l} RH \leq 50\%,  t=1  \mbox{min}, \\ T_{A} = 25^{\circ} \mbox{C} \end{array}$ | 12, 13,<br>14 |
| Input-Output Resistance                      | R <sub>I-O</sub> |      | 10 <sup>14</sup> |      | Ω                | $V_{I-O} = 500 V dc$                                                                                        | 12            |
| Input-Output Capacitance                     | C <sub>I-O</sub> |      | 1.9              |      | pF               | f = 1 MHz                                                                                                   | 12            |
| Input Capacitance                            | CI               |      | 4.3              |      | pF               |                                                                                                             | 15            |
| Package Power Dissipation                    | P <sub>PD</sub>  |      |                  | 750  | mW               | $T_A = 25^\circ C$                                                                                          |               |
|                                              |                  |      |                  |      |                  |                                                                                                             |               |

Notes:

1. I<sub>DD1(0)</sub> is the supply current consumption at V<sub>DD1</sub> of ACML-7400, ACML-7410 and ACML-7420 when there is no signal to all inputs.

2. I<sub>DD1(F)</sub> is the supply current consumption at V<sub>DD1</sub> of ACML-7400, ACML-7410 and ACML-7420 when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.

3. IDD2(0) is the supply current consumption at VDD2 of ACML-7400, ACML-7410 and ACML-7420 when there is no signal to all inputs.

4. I<sub>DD2(F)</sub> is the supply current consumption at V<sub>DD2</sub> of ACML-7400, ACML-7410 and ACML-7420 when inputs are switching at the specified data rate, and outputs are switching at same data rate with no load.

 t<sub>PHL</sub> propagation delay is measured from the 50% level on the falling edge of the V<sub>IN</sub> signal to the 50% level of the falling edge of the V<sub>OUT</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level on the rising edge of the V<sub>IN</sub> signal to the 50% level of the rising edge of the V<sub>OUT</sub> signal.
PWD is defined as t<sub>PHL</sub> -t<sub>PLH</sub>.

 t<sub>CSK</sub> is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between channels of the same unit at any given temperature and supply voltages within the recommended operating conditions.

8. t<sub>PSK</sub> is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between units at any given temperature and supply voltages within the recommended operating conditions.

9.  $t_{ENABLE}$  is the duration when  $V_{OE}$  is set to High state and output is restored per input signal ( $V_O = V_{IN}$ ).

10. t<sub>DISABLE</sub> is the duration when V<sub>OE</sub> is set to Low and V<sub>O</sub> is switched to high impedance state.

11.  $CM_H$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_{OUT} > 0.8 V_{DD2}$ .  $CM_L$  is the maximum common mode input voltage that can be sustained while maintaining  $V_{OUT} < 0.8 V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.

12. Device considered a two-terminal device: pins 1, 2, 3, 4, 5, 6, 7, 8 shorted together and pins 9, 10, 11, 12, 13, 14, 15 and 16 shorted together.

13. In accordance with UL1577, each ACML-7400, ACML-7410 AND ACML-7420 device is proof tested by applying an insulation test voltage 6800 V<sub>RMS</sub> for 1 second.

14. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refers to your equipment level safety specification.

15. C<sub>l</sub> is the capacitance measured at input pin.

#### **Characteristic Curves**



Figure 1. Typical I<sub>DD1</sub> of ACML-7400 vs Temperature



Figure 2. Typical I<sub>DD2</sub> of ACML-7400 vs Temperature



Figure 3. Typical I<sub>DD1</sub> of ACML-7410 vs Temperature



Figure 5. Typical IDD1 of ACML-7420 vs Temperature



Figure 4. Typical I<sub>DD2</sub> of ACML-7410 vs Temperature



Figure 6. Typical IDD2 of ACML-7420 vs Temperature



Figure 7. Typical Supply Current per Transmit Channel vs Data Rate



Figure 8. Typical Supply Current per Receive Channel vs Data Rate



Figure 9. Typical Propagation Delay vs Temperature



Figure 11. Typical Pulse Width Distortion vs Temperature



Figure 10. Typical Propagation Delay vs Temperature



Figure 12. Typical Channel-Channel Delay Skew vs Temperature

#### **Supply Current Consumption**

It should be noted that the output supply current is specified under no load conditions. Additional supply current consumption from board or components loading can be computed based on:

 $I_{DD} = CVF$ 

Where  $I_{DD}$  is the additional supply current consumption per output channel, C is the load capacitance, V is the supply voltage and F is the frequency of the signal

#### **Bypassing and PC Board Layout**

The ACML-7400 series digital isolators are extremely easy to use. No external interface circuitry is required because ACML-7400 series use high speed CMOS IC technology allowing CMOS logic to be connected directly to the inputs and outputs.

As shown in Figure 13, the only external components required for proper operation are two bypass capacitors for decoupling the power supply. Capacitor values should typically be 0.1  $\mu$ F. For each capacitor, the total lead length between both ends of the capacitor and the power supply pins should be as short as possible.



Figure 13. Typical Schematic of ACML-7410 on PC Board

## Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew

Propagation Delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from a low to high ( $t_{PLH}$ ) is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low ( $t_{PHL}$ ) is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low. Please see Figure 14.



Figure 14. Threshold Levels of AC Parameters

Pulse-width distortion (PWD) is the difference between  $t_{PHL}$  and  $t_{PLH}$  and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable. The PWD specification for ACML-7400 series is 3 ns maximum across recommended operating conditions.

Propagation delay skew, t<sub>PSK</sub>, is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is sent through a group of isolators, differences in propagation delays will cause the data to arrive at the outputs of the isolators at different times. If this difference in propagation delay is large enough it will determine the maximum rate at which parallel data can be sent through the isolators. Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either  $t_{PLH}$  or  $t_{PHL}$  for any given group of optocouplers which are operating under the same conditions (i.e., the same drive current, supply voltage, output load, and operating temperature). As illustrated in Figure 15, if the inputs of a group of isolators are switched either ON or OFF at the same time,  $t_{PSK}$  is the difference between the shortest propagation delay, either  $t_{PLH}$  or  $t_{PHL}$  and the longest propagation delay, either  $t_{PLH}$  and  $t_{PHL}$ .

The ACML-7400 series isolators offer the advantage of guaranteed specifications for propagation delays, pulse-width distortion, and propagation delay skew over the recommended temperature and power supply ranges.



Figure 15. Illustration of T<sub>PSK</sub>

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2011 Avago Technologies. All rights reserved. AV02-2675EN - May 16, 2011

