

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# ACPL-5160 and ACPL-5161 1



# 2.5-Amp Gate Drive Optocoupler with Integrated (V<sub>CE</sub>) Desaturation Detection and Fault Status Feedback

#### **Data Sheet**

## **Description**

This family of 2.5-Amp Gate Drive Optocouplers provides Integrated Desaturation ( $V_{CE}$ ) Detection and Fault Status Feedback for IGBT  $V_{CE}$  fault protection in a rugged, hermetically sealed package. The devices are capable of operation and storage over the full military temperature range and can be purchased as either commercial-grade products or in fully MIL-STD compliant versions. The military standard devices are manufactured and tested on a MIL-PRF-38534 certified line to Class H specifications.

#### **CAUTION**

It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

1. See Selection Guide — Lead Configuration Options for available extensions.

#### **Features**

- 2.5A maximum peak output current
- Drive IGBTs up to  $I_C = 150A$ ,  $V_{CE} = 1200V$
- Optically isolated, FAULT status feedback
- Hermetically sealed ceramic package
- CMOS/TTL compatible
- 500-ns max. switching speeds
- Soft IGBT turn-off
- Integrated fail-safe IGBT protection
  - DESAT (V<sub>CE</sub>) detection
  - Undervoltage Lock-Out protection (UVLO) with hysteresis
- User configurable: inverting, noninverting, auto-reset, auto-shutdown
- Wide operating V<sub>CC</sub> range: 15V to 30V
- -55°C to +125°C operating temperature range
- 15-kV/μs Typical Common Mode Rejection (CMR) at V<sub>CM</sub> = 1000V

#### **Fault Protected IGBT Gate Drive**



## **Typical Fault Protected IGBT Gate Drive Circuit**

The ACPL-516x is an easy-to-use, intelligent gate driver which makes IGBT  $V_{CE}$  fault protection compact, affordable, and easy-to-implement. Features such as user configurable inputs, integrated  $V_{CE}$  detection, undervoltage lockout (UVLO), *soft* IGBT turn-off and isolated fault feed-back provide maximum design flexibility and circuit protection.

Figure 1 Typical Desaturation Protected Gate Drive Circuit, Noninverting



## **Description of Operation during Fault Condition**

- 1. DESAT terminal monitors the IGBT  $V_{CE}$  voltage through  $D_{DESAT}$ .
- 2. When the voltage on the DESAT terminal exceeds 7V, the IGBT gate voltage (V<sub>OUT</sub>) is slowly lowered.
- 3. FAULT output goes low, notifying the microcontroller of the fault condition.
- 4. Microcontroller takes appropriate action.

## **Output Control**

The outputs ( $V_{OUT}$  and  $\overline{FAULT}$ ) of the ACPL-516x are controlled by the combination of  $V_{IN}$ , UVLO and a detected IGBT DESAT condition. As indicated in the following table, the ACPL-516x can be configured as inverting or noninverting using the  $V_{IN+}$  or  $V_{IN-}$  inputs respectively. When an inverting configuration is desired,  $V_{IN+}$  must be held high and  $V_{IN-}$  toggled. When a noninverting configuration is desired,  $V_{IN-}$  must be held low and  $V_{IN+}$  toggled. Once UVLO is not active ( $V_{CC2} - V_E > V_{UVLO}$ ),  $V_{OUT}$  is allowed to go high, and the DESAT (pin 14) detection feature of the ACPL-516x will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once  $V_{UVLO+} > 11.6V$ , DESAT remains functional until  $V_{UVLO-} < 12.4V$ . Thus, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.

| V <sub>IN+</sub> | V <sub>IN-</sub> | UVLO<br>(V <sub>CC2</sub> – V <sub>E</sub> ) | DESAT Condition<br>Detected on Pin 14 | Pin 6 (FAULT) Output | V <sub>OUT</sub> |
|------------------|------------------|----------------------------------------------|---------------------------------------|----------------------|------------------|
| Х                | Х                | Active                                       | Х                                     | X                    | Low              |
| Х                | Х                | Х                                            | Yes                                   | Low                  | Low              |
| Low              | Х                | Х                                            | Х                                     | Х                    | Low              |
| Х                | High             | Х                                            | Х                                     | Х                    | Low              |
| High             | Low              | Not Active                                   | No                                    | High                 | High             |

#### **Product Overview Description**

The ACPL-516x is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit with fault protection and feedback into one rugged, hermetically sealed package. TTL input logic levels allow direct interface with a microcontroller, and an optically isolated power output stage drives IGBTs with power ratings of up to 150A and 1200V. A high-speed internal optical link minimizes the propagation delays between the microcontroller and the IGBT while allowing the two systems to operate at very large common mode voltage differences that are common in industrial motor drives and other power switching applications. An output IC provides local protection for the IGBT to prevent damage during overcurrents, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built-in watchdog circuit monitors the power stage supply voltage to prevent IGBT damage caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive without the cost, size, and complexity of a discrete design.

Two light emitting diodes and two integrated circuits housed in the same 16-pin ceramic package provide the input control circuitry, the output power stage, and two optical channels.

The input buffer IC is designed on a bipolar process, while the output detector IC is manufactured on a high voltage BiCMOS/Power DMOS process. The forward optical signal path, as indicated by LED1, transmits the gate control signal. The return optical signal path, as indicated by LED2, transmits the fault status feedback signal. Both optical channels are completely controlled by the input and output ICs, respectively, making the internal isolation boundary transparent to the microcontroller.

Under normal operation, the input gate control signal directly controls the IGBT gate through the isolated output detector IC. LED2 remains off and a fault latch in the input buffer IC is disabled. When an IGBT fault is detected, the output detector IC immediately begins a *soft* shutdown sequence, reducing the IGBT current to zero in a controlled manner to avoid potential IGBT damage from inductive overvoltages. Simultaneously, this fault status is transmitted back to the input buffer IC via LED2, where the fault latch disables the gate control input and the active low fault output alerts the microcontroller.

During powerup, the Undervoltage Lockout (UVLO) feature prevents the application of insufficient gate voltage to the IGBT, by forcing the ACPL-516x's output low. Once the output is in the high state, the DESAT ( $V_{CE}$ ) detection feature of the ACPL-516x provides IGBT protection. Thus, UVLO and DESAT work in conjunction to provide constant IGBT protection.

Figure 2 Functional Diagram



## **Package Pinout**



| Symbol              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol             | Description                                                                                                                                                                                                                |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{\rm IN+}$       | Noninverting gate drive voltage output (V <sub>OUT</sub> ) control input.                                                                                                                                                                                                                                                                                                                                                                        | VE                 | Common (IGBT emitter) output supply voltage.                                                                                                                                                                               |
| V <sub>IN-</sub>    | Inverting gate drive voltage output (V <sub>OUT</sub> ) control input.                                                                                                                                                                                                                                                                                                                                                                           | V <sub>LED2+</sub> | LED 2 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.)                                                                                                 |
| V <sub>CC1</sub>    | Positive input supply voltage (4.5V to 5.5V).                                                                                                                                                                                                                                                                                                                                                                                                    | DESAT              | Desaturation voltage input. When the voltage on DESAT exceeds an internal reference voltage of 7V while the IGBT is on, FAULT output is changed from a high impedance state to a logic low state within 5 µs. <sup>a</sup> |
| GND1                | Input Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>CC2</sub>   | Positive output supply voltage.                                                                                                                                                                                            |
| RESET               | FAULT reset input. A logic low input for at least 0.1 $\mu$ s, asynchronously resets FAULT output high and enables $V_{IN}$ . Synchronous control of RESET relative to $V_{IN}$ is required. RESET is not affected by UVLO. Asserting RESET while $V_{OUT}$ is high does not affect $V_{OUT}$ .                                                                                                                                                  | V <sub>C</sub>     | Collector of output pull-up triple-darlington transistor. It is connected to V <sub>CC2</sub> directly or through a resistor to limit output turn-on current.                                                              |
| FAULT               | Fault output. FAULT changes from a high impedance state to a logic low output within 5 µs of the voltage on the DESAT pin exceeding an internal reference voltage of 7V. FAULT output remains low until RESET is brought low. FAULT output is an open collector that allows the FAULT outputs from all ACPL-516x in a circuit to be connected together in a wired-OR forming a single fault bus for interfacing directly to the microcontroller. | V <sub>OUT</sub>   | Gate drive voltage output.                                                                                                                                                                                                 |
| V <sub>LED1+</sub>  | LED 1 anode. This pin must be left unconnected for guaranteed data sheet performance. (For optical coupling testing only.)                                                                                                                                                                                                                                                                                                                       | V <sub>EE</sub>    | Output supply voltage.                                                                                                                                                                                                     |
| V <sub>LED1</sub> - | LED 1 cathode. This pin must be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                             |                    |                                                                                                                                                                                                                            |

a. In most applications, V<sub>CC1</sub> is powered up first (before V<sub>CC2</sub>) and powered down last (after V<sub>CC2</sub>). This is desirable for maintaining control of the IGBT gate. In applications where V<sub>CC2</sub> is powered up first, it is important to ensure that V<sub>IN+</sub> remains low until V<sub>CC1</sub> reaches the proper operating voltage (minimum 4.5V) to avoid any momentary instability at the output during V<sub>CC1</sub> ramp-up or ramp-down.

## **Selection Guide** — Lead Configuration Options

#### **Part Number and Options**

| Commercial Grade                  | ACPL-5160   |
|-----------------------------------|-------------|
| MIL-PRF-38534, Class H            | ACPL-5161   |
| Standard Lead Finish <sup>a</sup> | Gold Plate  |
| Solder Dipped <sup>b</sup>        | Option -200 |
| Gull Wing/Soldered <sup>b</sup>   | Option -300 |

- a. Gold Plate lead finish: Maximum gold thickness of leads is <100 micro inches. Typical is 60 to 90 micro inches.
- b. Solder lead finish: Sn63/Pb37.

## **Outline Drawings**

#### 16-Pin DIP Through Hole, 2 Channels



Note: Dimensions in millimeters (inches).

## **Device Marking**



#### **Hermetic Optocoupler Options**

| Option | Description                                                                                                                                                                                      |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 200    | Lead finish is solder dipped rather than gold plated. This option is available on standard Commercial and Class H product.                                                                       |
| 300    | Surface mountable hermetic optocoupler with leads cut and bent for gull wing assembly. This option is available on standard Commercial and Class H product. This option has solder-dipped leads. |
|        | 0.51 (0.020)<br>MIN.  1.40 (0.055)<br>1.65 (0.065)  2.29 (0.090)<br>2.79 (0.110)  A.57 (0.180)  MAX.                                                                                             |
|        | 4.57 (0.180) MAX.  1.40 (0.055) 1.65 (0.065) 2.29 (0.090) 2.79 (0.110)  4.57 (0.180) MAX.  4.57 (0.180) MAX.  0.20 (0.008) 0.33 (0.013)  1.07 (0.042) 1.32 (0.052) 9.65 (0.380) 9.91 (0.390)     |

## **Absolute Maximum Ratings**

| Parameter                      | Symbol                                             | Min                   | Max                                      | Unit | Note |
|--------------------------------|----------------------------------------------------|-----------------------|------------------------------------------|------|------|
| Storage Temperature            | T <sub>S</sub>                                     | -65                   | 150                                      | °C   |      |
| Operating Temperature          | T <sub>A</sub>                                     | -55                   | 125                                      | °C   |      |
| Output IC Junction Temperature | T <sub>J</sub>                                     | _                     | 150                                      | °C   | a    |
| Peak Output Current            | I <sub>o(peak)</sub>                               | _                     | 2.5                                      | Α    | b    |
| Fault Output Current           | I <sub>FAULT</sub>                                 | _                     | 8.0                                      | mA   |      |
| Positive Input Supply Voltage  | V <sub>CC1</sub>                                   | -0.5                  | 5.5                                      | V    |      |
| Input Pin Voltages             | $V_{IN+}$ , $V_{IN-}$ , and $V_{\overline{RESET}}$ | -0.5                  | V <sub>CC1</sub>                         | V    |      |
| Total Output Supply Voltage    | (V <sub>CC2</sub> – V <sub>EE</sub> )              | -0.5                  | 35                                       | V    |      |
| Negative Output Supply Voltage | (V <sub>E</sub> – V <sub>EE</sub> )                | -0.5                  | 15                                       | V    | С    |
| Positive Output Supply Voltage | (V <sub>CC2</sub> – V <sub>E</sub> )               | -0.5                  | 35 – (V <sub>E</sub> – V <sub>EE</sub> ) | V    |      |
| Gate Drive Output Voltage      | V <sub>o(peak)</sub>                               | -0.5                  | V <sub>CC2</sub>                         | V    |      |
| Collector Voltage              | V <sub>C</sub>                                     | V <sub>EE</sub> + 5 V | V <sub>CC2</sub>                         | V    |      |
| DESAT Voltage                  | V <sub>DESAT</sub>                                 | V <sub>E</sub>        | V <sub>E</sub> + 10                      | V    |      |
| Output IC Power Dissipation    | P <sub>O</sub>                                     | _                     | 600                                      | mW   | a    |
| Input IC Power Dissipation     | P <sub>I</sub>                                     | _                     | 150                                      | mW   |      |

- a. To achieve the absolute maximum power dissipation specified, pins 4, 9, and 10 require ground plane connections and may require airflow. For details on how to estimate junction temperature and power dissipation, see the Thermal Model section in the application notes at the end of this data sheet. The actual power dissipation achievable depends on the application environment (PCB layout, air flow, part placement, and so on). No power derating is required when operating below 125 °C using a high conductivity board. If a low conductivity board is used, then output IC power dissipation is derated linearly at 20 mW/°C above 120 °C. Input IC power dissipation is derated linearly at 5 mW/°C above 120 °C.
- b. Maximum pulse width = 10 µs, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with I<sub>O</sub> peak minimum = 2.0A. For additional details on I<sub>OH</sub> peak, see the applications section. Derate linearly from 3.0A at +25°C to 2.5A at +125°C. This compensates for increased I<sub>OPEAK</sub> due to changes in V<sub>OL</sub> over temperature.
- c. This supply is optional. Required only when negative gate drive is implemented.

## **Recommended Operating Conditions**

| Parameter                      | Symbol                                | Min                 | Max                                      | Unit | Note |
|--------------------------------|---------------------------------------|---------------------|------------------------------------------|------|------|
| Operating Temperature          | T <sub>A</sub>                        | -55                 | 125                                      | °C   |      |
| Input Supply Voltage           | V <sub>CC1</sub>                      | 4.5                 | 5.5                                      | V    | a    |
| Total Output Supply Voltage    | (V <sub>CC2</sub> – V <sub>EE</sub> ) | 15                  | 30                                       | V    | b    |
| Negative Output Supply Voltage | (V <sub>E</sub> – V <sub>EE</sub> )   | 0                   | 15                                       | V    | С    |
| Positive Output Supply Voltage | (V <sub>CC2</sub> – V <sub>E</sub> )  | 15                  | 30 – (V <sub>E</sub> – V <sub>EE</sub> ) | V    |      |
| Collector Voltage              | V <sub>C</sub>                        | V <sub>EE</sub> + 6 | V <sub>CC2</sub>                         | V    |      |

a. In most applications,  $V_{CC1}$  is powered up first (before  $V_{CC2}$ ) and powered down last (after  $V_{CC2}$ ). This is desirable for maintaining control of the IGBT gate. In applications where  $V_{CC2}$  is powered up first, it is important to ensure that  $V_{IN+}$  remains low until  $V_{CC1}$  reaches the proper operating voltage (minimum 4.5V) to avoid any momentary instability at the output during  $V_{CC1}$  ramp-up or ramp-down.

## **Electrical Specifications (DC)**

Unless otherwise noted, all typical values at  $T_A = 25$  °C,  $V_{CC1} = 5V$ , and  $V_{CC2} - V_{EE} = 30V$ ,  $V_E - V_{EE} = 0V$ ; all Minimum/Maximum specifications are at Recommended Operating Conditions.

| Parameter                                          | Symbol                                                         | Min                  | Тур                  | Max                  | Unit | Test Conditions                               | Fig        | Note    |
|----------------------------------------------------|----------------------------------------------------------------|----------------------|----------------------|----------------------|------|-----------------------------------------------|------------|---------|
| Logic Low Input Voltages                           | VI <sub>N+L</sub> , V <sub>IN-L</sub> ,<br>V <sub>RESETL</sub> | _                    | _                    | 0.8                  | V    | _                                             |            |         |
| Logic High Input Voltages                          | V <sub>IN+H</sub> , V <sub>IN-H</sub> ,<br>V <sub>RESETH</sub> | 2.0                  | _                    | _                    | V    | _                                             |            |         |
| Logic Low Input Currents                           | I <sub>IN+L</sub> , I <sub>IN-L</sub> , I <sub>RESETL</sub>    | -0.5                 | -0.36                | _                    | mA   | V <sub>IN</sub> = 0.4V                        |            |         |
| FAULT Logic Low Output Current                     | I <sub>FAULTL</sub>                                            | 5.0                  | 12                   | _                    | mA   | V <sub>FAULT</sub> = 0.4V                     | 29         |         |
| FAULT Logic High Output Current                    | I <sub>FAULTH</sub>                                            | -40                  | _                    | _                    | μΑ   | $V_{FAULT} = V_{CC1}$                         | 30         |         |
| High Level Output Current                          | I <sub>OH</sub>                                                | -0.5                 | -1.5                 | _                    | Α    | $V_{OUT} = V_{CC2} - 4V$                      | 3, 8, 31   | a       |
|                                                    |                                                                | -2.0                 | _                    | _                    |      | V <sub>OUT</sub> = V <sub>CC2</sub> – 15V     |            | b       |
| Low Level Output Current                           | I <sub>OL</sub>                                                | 0.5                  | 2.0                  | _                    | Α    | $V_{OUT} = V_{EE} + 2.5V$                     | 4, 9, 32   | a       |
|                                                    |                                                                | 2.0                  | _                    | _                    |      | $V_{OUT} = V_{EE} + 15V$                      |            | b       |
| Low Level Output Current During<br>Fault Condition | I <sub>OLF</sub>                                               | 90                   | 150                  | 230                  | mA   | $V_{OUT} - V_{EE} = 14V$                      | 5, 33      | С       |
| High Level Output Voltage                          | V <sub>OH</sub>                                                | V <sub>C</sub> – 3.5 | V <sub>C</sub> – 2.5 | V <sub>C</sub> – 1.5 | V    | I <sub>OUT</sub> = -100 mA                    | 6, 8, 34   | d, e, f |
|                                                    |                                                                | V <sub>C</sub> – 2.9 | V <sub>C</sub> – 2.0 | V <sub>C</sub> – 1.2 |      | I <sub>OUT</sub> = -650 μA                    |            |         |
|                                                    |                                                                | _                    | _                    | V <sub>C</sub>       |      | I <sub>OUT</sub> = 0                          |            |         |
| Low Level Output Voltage                           | V <sub>OL</sub>                                                | _                    | 0.12                 | 0.5                  | V    | I <sub>OUT</sub> = 100 mA                     | 7, 9, 35   | g       |
| High Level Input Supply Current                    | I <sub>CC1H</sub>                                              | _                    | 18                   | 22                   | mA   | $V_{IN+} = V_{CC1} = 5.5V,$<br>$V_{IN-} = 0V$ | 10, 37, 36 |         |
| Low Level Input Supply Current                     | I <sub>CCIL</sub>                                              | _                    | 6.5                  | 11                   | mA   | $V_{IN+} = V_{IN-} = 0V,$<br>$V_{CC1} = 5.5V$ |            |         |

b. 15V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> – V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 13.5V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a DC load current. When driving capacitive loads, V<sub>OH</sub> approaches V<sub>CC</sub> as I<sub>OH</sub> approaches zero units.

c. This supply is optional. Required only when negative gate drive is implemented.

| Parameter                                | Symbol                                     | Min   | Тур   | Max   | Unit | Test Conditions                                             | Fig               | Note    |
|------------------------------------------|--------------------------------------------|-------|-------|-------|------|-------------------------------------------------------------|-------------------|---------|
| Output Supply Current                    | I <sub>CC2</sub>                           | _     | 2.8   | 5     | mA   | V <sub>OUT</sub> open                                       | 11, 12,<br>38, 39 | f       |
| Low Level Collector Current              | I <sub>CL</sub>                            | _     | 0.3   | 1.0   | mA   | I <sub>OUT</sub> = 0                                        | 15, 58            | h       |
| High Level Collector Current             | I <sub>CH</sub>                            | _     | 0.3   | 1.3   | mA   | I <sub>OUT</sub> = 0                                        | 15,56             | h       |
|                                          |                                            | _     | 1.2   | 3.0   | mA   | I <sub>OUT</sub> = -650 μA                                  | 15,57             |         |
| V <sub>E</sub> Low Level Supply Current  | I <sub>EL</sub>                            | -0.7  | -0.43 | 0     | mA   | _                                                           | 14, 60            |         |
| V <sub>E</sub> High Level Supply Current | I <sub>EH</sub>                            | -0.5  | -0.16 | 0     | mA   | _                                                           | 14, 39            | i       |
| Blanking Capacitor Charging Current      | I <sub>CHG</sub>                           | -0.13 | -0.26 | -0.33 | mA   | $V_{DESAT} = 0 - 6V$                                        | 13, 40            | f, j    |
|                                          |                                            | -0.18 | -0.26 | -0.33 | mA   | $V_{DESAT} = 0 - 6V,$<br>$T_A = 25^{\circ}C - 125^{\circ}C$ |                   |         |
| Blanking Capacitor Discharge Current     | I <sub>DSCHG</sub>                         | 10    | 37    | _     | mA   | V <sub>DESAT</sub> = 7V                                     | 41                |         |
| UVLO Threshold                           | V <sub>UVLO+</sub>                         | 11.6  | 12.4  | 13.5  | V    | V <sub>OUT</sub> > 5V                                       | 42                | e, f, k |
|                                          | V <sub>UVLO</sub> _                        | _     | 11.2  | 12.4  | V    | V <sub>OUT</sub> < 5V                                       |                   | e, f, I |
| UVLO Hysteresis                          | (V <sub>UVLO+</sub> – V <sub>UVLO</sub> –) | 0.4   | 1.2   | _     | V    | _                                                           |                   |         |
| DESAT Threshold                          | V <sub>DESAT</sub>                         | 6.5   | 7     | 7.5   | V    | $V_{CC2} - V_E > V_{UVLO-}$                                 | 16, 43            | f       |

- a. Maximum pulse width =  $50 \mu s$ , maximum duty cycle = 0.5%.
- b. Maximum pulse width = 10 µs, maximum duty cycle = 0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum = 2.0A. For additional details on I<sub>OH</sub> peak, see the applications section. Derate linearly from 3.0A at +25°C to 2.5A at +125°C. This compensates for increased I<sub>OPEAK</sub> due to changes in V<sub>OL</sub> over temperature.
- c. For further details, see the Slow IGBT Gate Discharge during Fault Condition section in the application notes at the end of this data sheet.
- d. 15V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 13.5V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a DC load current. When driving capacitive loads, V<sub>OH</sub> approaches V<sub>CC</sub> as I<sub>OH</sub> approaches zero units.
- e. Maximum pulse width = 1.0 ms, maximum duty cycle = 20%.
- f. Once  $V_{OUT}$  of the ACPL-516x is allowed to go high ( $V_{CC2} V_E > V_{UVLO}$ ), the DESAT detection feature of the ACPL-516x is the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once  $V_{UVLO+} > 11.6V$ , DESAT remains functional until  $V_{UVLO-} < 12.4V$ . Therefore, the DESAT detection and UVLO features of the ACPL-516x work in conjunction to ensure constant IGBT protection.
- g. To clamp the output voltage at  $V_{CC} = 3V_{BE}$ , a pull-down resistor between the output and  $V_{EE}$  is recommended to sink a static current of 650A while the output is high. See the Output Pull-Down Resistor section in the application notes at the end of this data sheet if an output pull-down resistor is not used.
- h. The recommended output pull-down resistor between  $V_{OUT}$  and  $V_{EE}$  does not contribute any output current when  $V_{OUT} = V_{EE}$ .
- i. Does not include LED2 current during fault or blanking capacitor discharge current.
- j. For further details, see the Blanking Time Control section in the application notes at the end of this data sheet.
- k. This is the *increasing* (that is, turn-on or *positive going* direction) of  $V_{CC2} V_E$ .
- I. This is the decreasing (that is, turn-off or negative going direction) of  $V_{CC2} V_E$ .

#### **Switching Specifications (AC)**

Unless otherwise noted, all typical values at  $T_A = 25$ °C,  $V_{CC1} = 5V$ , and  $V_{CC2} - V_{EE} = 30V$ ,  $V_E - V_{EE} = 0V$ ; all Minimum/Maximum specifications are at Recommended Operating Conditions.

| Parameter                                                      | Symbol                                        | Min   | Тур  | Max  | Unit  | Test Conditions                                                    | Fig.                       | Note |
|----------------------------------------------------------------|-----------------------------------------------|-------|------|------|-------|--------------------------------------------------------------------|----------------------------|------|
| V <sub>IN</sub> to High Level Output Propagation<br>Delay Time | t <sub>PLH</sub>                              | 0.1   | 0.28 | 0.5  | μs    | Rg = $10\Omega$ , Cg = $10 \text{ nF}$ ,<br>f = $10 \text{ kHz}$ , | 17, 18, 19,<br>20, 21, 22, | a    |
| V <sub>IN</sub> to Low Level Output Propagation<br>Delay Time  | t <sub>PHL</sub>                              | 0.1   | 0.29 | 0.5  | μs    | - Duty Cycle = 50%                                                 | 44, 53,54                  |      |
| Pulse Width Distortion                                         | PWD                                           | -0.3  | 0.01 | 0.30 | μs    |                                                                    |                            | b, c |
| Propagation Delay Difference<br>Between Any Two Parts          | (t <sub>PHL</sub> – t <sub>PLH</sub> )<br>PDD | -0.35 | _    | 0.35 | μs    |                                                                    |                            | c, d |
| 10% to 90% Rise Time                                           | t <sub>r</sub>                                | _     | 0.1  | _    | μs    |                                                                    | 44                         |      |
| 90% to 10% Fall Time                                           | t <sub>f</sub>                                | _     | 0.1  | _    | μs    |                                                                    |                            |      |
| DESAT Sense to 90% V <sub>OUT</sub> Delay                      | t <sub>DESAT(90%)</sub>                       | _     | 0.18 | 0.5  | μs    | Rg = $10\Omega$ , Cg = $10 \text{ nF}$                             | 23, 55                     | e    |
| DESAT Sense to 10% V <sub>OUT</sub> Delay                      | t <sub>DESAT(10%)</sub>                       | _     | 1.9  | 3.0  | μs    | $V_{CC2} - V_{EE} = 30V$                                           | 24, 27,<br>45,55           |      |
| DESAT Sense to Low Level FAULT<br>Signal Delay                 | t <sub>DESAT(FAULT)</sub>                     | _     | 1.5  | 5    | μs    | _                                                                  | 25, 46, 55                 | f    |
| DESAT Sense to DESAT Low<br>Propagation Delay                  | t <sub>DESAT(LOW)</sub>                       | _     | 0.25 | _    | μs    | _                                                                  | 55                         | g    |
| RESET to High Level FAULT Signal<br>Delay                      | t <sub>RESET(FAULT)</sub>                     | 3     | 6.5  | 20   | μs    | _                                                                  | 26, 27, 55                 | h    |
| RESET Signal Pulse Width                                       | PW <sub>RESET</sub>                           | 0.1   | _    | _    | μs    | _                                                                  |                            |      |
| UVLO to V <sub>OUT</sub> High Delay                            | t <sub>UVLO ON</sub>                          | _     | 4.0  | _    | μs    | $V_{CC2} = 1.0 \text{ ms ramp}$                                    | 48                         | i    |
| UVLO to V <sub>OUT</sub> Low Delay                             | t <sub>UVLO OFF</sub>                         | _     | 6.0  | _    | μs    |                                                                    |                            | j    |
| Output High Level Common Mode<br>Transient Immunity            | CM <sub>H</sub>                               | 9     | 15   | _    | kV/μs | $T_A = 25^{\circ}C,$ $V_{CM} = 1000V,$ $V_{CC2} = 30V$             | 49, 50, 51,<br>52          | k    |
| Output Low Level Common Mode<br>Transient Immunity             | CM <sub>L</sub>                               | 9     | 15   | _    | kV/μs | $T_A = 25^{\circ}C,$ $V_{CM} = 1000V,$ $V_{CC2} = 30V$             |                            | I    |

- a. This load condition approximates the gate load of a 1200V/75A IGBT.
- b. Pulse Width Distortion (PWD) is defined as  $|t_{PHL} t_{PLH}|$  for any given unit.
- c. As measured from  $V_{IN+}$ ,  $V_{IN-}$  to  $V_{OUT}$ .
- d. The difference between  $t_{PHL}$  and  $t_{PLH}$  between any two ACPL-516x parts under the same test conditions
- e. Supply voltage dependent.
- f. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low.
- g. This is the amount of time the DESAT threshold must be exceeded before V<sub>OUT</sub> begins to go low, and the FAULT output to go low.
- h. This is the amount of time from when RESET is asserted low, until FAULT output goes high. The minimum specification of 3 µs is the guaranteed minimum FAULT signal pulse width when the ACPL-516x is configured for Auto-Reset. For further details, see the Auto-Reset section in the application notes at the end of this data sheet.
- i. This is the *increasing* (that is, turn-on or *positive going* direction) of  $V_{CC2} V_E$ .
- j. This is the decreasing (that is, turn-off or negative going direction) of  $V_{CC2} V_E$ .
- k. Common mode transient immunity in the high state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output remains in the high state (that is,  $V_O > 15V$  or  $\overline{FAULT} > 2V$ ). A 100 pF and a 3-k $\Omega$  pull-up resistor is needed in fault detection mode.
- I. Common mode transient immunity in the low state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output remains in a low state (that is,  $V_{O} < 1.0V$  or  $\overline{FAULT} < 0.8V$ ).

## **Package Characteristics**

Over recommended operating conditions ( $T_A = -55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ) unless otherwise specified.

| Parameter                    | Symbol Test Conditions |                                                                                       | Group A   |     | Unit             | Fig | Note  |     |      |
|------------------------------|------------------------|---------------------------------------------------------------------------------------|-----------|-----|------------------|-----|-------|-----|------|
| raiameter                    | Syllibol               | rest Conditions                                                                       | Subgroups | Min | Typ <sup>a</sup> | Max | Oilit | rig | Note |
| Input-Output Leakage Current | I <sub>I-O</sub>       | V <sub>I-O</sub> = 1500 V <sub>DC</sub> , RH ≤ 65%, t = 5 sec., T <sub>A</sub> = 25°C | 1         | _   | _                | 1.0 | μΑ    |     | b, c |
| Resistance (Input-Output)    | R <sub>I-O</sub>       | $V_{I-O} = 500 V_{DC}$                                                                |           | _   | 10 <sup>12</sup> | _   | Ω     |     | С    |
| Capacitance (Input-Output)   | C <sub>I-O</sub>       | f = 1 MHz                                                                             |           | _   | 2.8              | _   | pF    |     | С    |

a. All typicals at  $T_A = 25$ °C.

b. This is a momentary withstand test, not an operating condition.

c. Device considered a two-terminal device: pins 1 to 8 shorted together and pins 9 to 16 shorted together.

#### **Performance Plots**

Figure 3  $\, I_{OH} \, vs. \, Temperature$ 



Figure 5 I<sub>OLF</sub> vs. Temperature



Figure 7  $\,\mathrm{V_{OL}}\,\mathrm{vs.}\,\mathrm{Temperature}$ 



Figure 4  $\, I_{OL} \, vs. \, Temperature$ 



Figure 6  $\,\mathrm{V}_{\mathrm{OH}}\,\mathrm{vs.}\,\mathrm{Temperature}$ 



Figure 8 V<sub>OH</sub> vs. I<sub>OH</sub>



Figure 9  $\,\mathrm{V_{OL}}\,\mathrm{vs.}\,\mathrm{I_{OL}}$ 



Figure 10 I<sub>CC1</sub> vs. Temperature



Figure 11 I<sub>CC2</sub> vs. Temperature



Figure 12 I<sub>CC2</sub> vs. V<sub>CC2</sub>



Figure 13 I<sub>CHG</sub> vs. Temperature



Figure 14 I<sub>E</sub> vs. Temperature



Figure 15 I<sub>C</sub> vs. I<sub>OUT</sub>



Figure 16 DESAT Threshold vs. Temperature



Figure 17 Propagation Delay vs. Temperature



Figure 18 Propagation Delay vs. Supply Voltage



Figure 19  $V_{IN}$  to High Propagation Delay vs. Temperature ( $T_{PLH}$ )



Figure 20 V<sub>IN</sub> to Low Propagation Delay vs. Temperature (T<sub>PHL</sub>)



Figure 21 Propagation Delay vs. Load Capacitance



Figure 22 Propagation Delay vs. Load Resistance



Figure 23 DESAT Sense to  $90\% \, V_{OUT}$  Delay vs. Temperature



Figure 24 DESAT Sense to 10% V<sub>OUT</sub> Delay vs. Temperature



Figure 25 DESAT Sense to Low Level Fault Signal Delay vs. Temperature



Figure 26 DESAT Sense to 10% V<sub>OUT</sub> Delay vs. Load Capacitance



Figure 27 DESAT Sense to 10%  $V_{OUT}$  Delay vs. Load Resistance



Figure 28 RESET to High Level Fault Signal Delay vs. Temperature



## **Test Circuit Diagrams**

Figure 29 I<sub>FAULTL</sub> Test Circuit



Figure 30 I<sub>FAULTH</sub> Test Circuit



Figure 31  $I_{OH}$  Pulsed Test Circuit



Figure 32  $I_{OL}$  Pulsed Test Circuit



Figure 33 I<sub>OLF</sub> Test Circuit



Figure 34  $\,\mathrm{V}_{\mathrm{OH}}$  Pulsed Test Circuit



Figure 35  $\,\mathrm{V_{OL}}$  Test Circuit



Figure 36 I<sub>CC1H</sub> Test Circuit



Figure 37  $I_{CC1L}$  Test Circuit



Figure 38 I<sub>CC2H</sub> Test Circuit



Figure 39 I<sub>CC2L</sub> Test Circuit



Figure 40  $\,$ I<sub>CHG</sub> Pulsed Test Circuit



Figure 41 I<sub>DSCHG</sub> Test Circuit



Figure 42 UVLO Threshold Test Circuit



Figure 43 DESAT Threshold Test Circuit



Figure 44 t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>r</sub>, t<sub>f</sub> Test Circuit



Figure 45 t<sub>DESAT(10%)</sub> Test Circuit



Figure 46  $t_{DESAT(\overline{FAULT})}$  Test Circuit



Figure 47 t<sub>RESET(FAULT)</sub> Test Circuit



Figure 48 UVLO Delay Test Circuit



Figure 49 CMR Test Circuit, LED2 Off



Figure 50 CMR Test Circuit, LED2 On



Figure 51 CMR Test Circuit, LED1 Off



Figure 52 CMR Test Circuit, LED1 On



Figure 53  $\,\mathrm{V}_{\mathrm{OUT}}$  Propagation Delay Waveforms, Noninverting Configuration



Figure 54  $\,\mathrm{V}_{\mathrm{OUT}}$  Propagation Delay Waveforms, Inverting Configuration



Figure 55 DESAT,  $V_{OUT,}$  Fault, Reset Delay Waveforms



Figure 56 I<sub>CH</sub> Test Circuit



Figure 57 I<sub>CH</sub> Test Circuit



Figure 58 I<sub>CL</sub> Test Circuit



Figure 59  $I_{EH}$  Test Circuit



Figure 60 I<sub>EL</sub> Test Circuit



#### **Typical Application/Operation**

#### **Introduction to Fault Detection and Protection**

The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn off the overcurrents during a fault condition.

A circuit providing fast local fault detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features which this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size.

#### **Applications Information**

The ACPL-516x satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin DIP package.

The fault detection method, which is adopted in the ACPL-516x, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false fault signals.

The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-516x limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly conservative overcurrent threshold is not needed to protect the IGBT.

#### **Recommended Application Circuit**

The ACPL-516x has both inverting and noninverting gate control inputs, an active low reset input, and an open collector fault output suitable for wired OR applications. The recommended application circuit shown in Figure 61 illustrates a typical gate drive implementation using the ACPL-516x.

The four supply bypass capacitors (0.1 µF) provide the large transient currents necessary during a switching transition. Because of the transient nature of the charging currents, a low current (5 mA) power supply suffices. The DESAT diode and 100-pF capacitor are the necessary external components for the fault detection circuitry. The gate resistor (10 $\Omega$ ) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open collector fault output has a passive 3.3-k $\Omega$  pull-up resistor and a 330-pF filtering capacitor. A 47-k $\Omega$  pull-down resistor on V<sub>OUT</sub> provides a more predictable high level output voltage (V<sub>OH</sub>). In this application, the IGBT gate driver will shut down when a fault is detected and will not resume switching until the microcontroller applies a reset signal.

**Figure 61 Recommended Application Circuit** 



## **Description of Operation/Timing**

Figure 62 illustrates input and output waveforms under the conditions of normal operation, a DESAT fault condition, and normal reset behavior.

#### **Normal Operation**

During normal operation,  $V_{OUT}$  of the ACPL-516x is controlled by either  $V_{IN+}$  or  $V_{IN-}$ , with the IGBT collector-to-emitter voltage being monitored through  $D_{DESAT}$ . The FAULT output is high and the RESET input should be held high. See Figure 62.

#### **Fault Condition**

When the voltage on the DESAT pin exceeds 7V while the IGBT is on, V<sub>OUT</sub> is slowly brought low in order to *softly* turn off the IGBT and prevent large di/dt induced voltages. Also activated is an internal feedback channel which brings the FAULT output low for the purpose of notifying the microcontroller of the fault condition. See Figure 62.

#### Reset

The FAULT output remains low until RESET is brought low. See Figure 62. While asserting the RESET pin (LOW), the input pins must be asserted for an output low state ( $V_{IN+}$  is LOW or  $V_{IN-}$  is HIGH). This can be accomplished either by software control (i.e., of the microcontroller) or hardware control (see Figure 72 through Figure 75).

ACPI -5160 and ACPI -5161

Data Sheet

Figure 62 Timing Diagram



# Slow IGBT Gate Discharge during Fault Condition

When a desaturation fault is detected, a weak pull-down device in the ACPL-516x output drive stage will turn on to *softly* turn off the IGBT. This device slowly discharges the IGBT gate to prevent fast changes in drain current that could cause damaging voltage spikes due to lead and wire inductance. During the slow turn off, the large output pull-down device remains off until the output voltage falls below  $V_{EE} + 2V$ , at which time the large pull down device clamps the IGBT gate to  $V_{EE}$ .

## **DESAT Fault Detection Blanking Time**

The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT threshold. This time period, called the DESAT blanking time, is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance (C<sub>BI ANK</sub>), FAULT threshold voltage (V<sub>DESAT</sub>), and DESAT charge current (I<sub>CHG</sub>) as  $t_{BLANK} = C_{BLANK} \times V_{DFSAT} / I_{CHG}$ . The nominal blanking time with the recommended 100-pF capacitor is 100 pF  $\times$  7V/250  $\mu$ A = 2.8 µs. The capacitance value can be scaled slightly to adjust the blanking time, though a value smaller than 100 pF is not recommended. This nominal blanking time also represents the longest time it will take for the ACPL-516x to respond to a DESAT fault condition. If the IGBT is turned on while the collector and emitter are shorted to the supply rails (switching into a short), the soft shutdown sequence begins after approximately 3 µs. If the IGBT collector and emitter are shorted to the supply rails after the IGBT is already on, the

response time is much quicker due to the parasitic parallel capacitance of the DESAT diode. The recommended 100-pF capacitor should provide adequate blanking as well as fault response times for most applications.

### **Undervoltage Lockout**

The ACPL-516x Undervoltage Lockout (UVLO) feature is designed to prevent the application of insufficient gate voltage to the IGBT by forcing the ACPL-516x output low during power-up. IGBTs typically require gate voltages of 15V to achieve their rated V<sub>CF(ON)</sub> voltage. At gate voltages below 13V typically, their on-voltage increases dramatically, especially at higher currents. At very low gate voltages (below 10V), the IGBT might operate in the linear region and quickly overheat. The UVLO function causes the output to be clamped whenever insufficient operating supply  $(V_{CC2})$  is applied. Once  $V_{CC2}$ exceeds V<sub>UVI O+</sub> (the positive-going UVLO threshold), the UVLO clamp is released to allow the device output to turn on in response to input signals. As V<sub>CC2</sub> is increased from 0V (at some level below V<sub>UVI O+</sub>), first the DESAT protection circuitry becomes active. As  $V_{CC2}$  is further increased (above  $V_{UVLO+}$ ), the UVLO clamp is released. Before the time the UVLO clamp is released, the DESAT protection is already active. Therefore, the UVLO and DESAT FAULT DETECTION features work together to provide seamless protection regardless of supply voltage  $(V_{CC2}).$ 

#### **Behavioral Circuit Schematic**

The functional behavior of the ACPL-516x is represented by the logic diagram in Figure 63, which fully describes the interaction and sequence of internal and external signals in the ACPL-516x.

#### Input IC

In the normal switching mode, no output fault has been detected, and the low state of the fault latch allows the input signals to control the signal LED. The fault output is in the open-collector state, and the state of the Reset pin does not affect the control of the IGBT gate. When a fault is detected, the FAULT output and signal input are both latched. The fault output changes to an active low state, and the signal LED is forced off (output LOW). The latched condition persists until the Reset pin is pulled low.

#### **Output IC**

Three internal signals control the state of the driver output: the state of the signal LED, as well as the UVLO and FAULT signals. If no fault on the IGBT collector is detected, and the supply voltage is above the UVLO threshold, the LED signal controls the driver output state. The driver stage logic includes an interlock to ensure that the pull-up and pull-down devices in the output stage are never on at the same time. If an undervoltage condition is detected, the output is actively pulled low by the 50x DMOS device, regardless of the LED state. If an IGBT desaturation fault is detected while the signal LED is on, the Fault signal will latch in the high state. The triple darlington AND the 50x DMOS device are disabled, and a smaller 1x DMOS pull-down device is activated to slowly discharge the IGBT gate. When the output drops below 2V, the 50x DMOS device again turns on, clamping the IGBT gate firmly to V<sub>FF</sub>. The FAULT signal remains latched in the high state until the signal LED turns off.

Figure 63 Behavioral Circuit Schematic

