# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## ACPL-P481 and ACPL-W481

Inverted Logic, High CMR Optocoupler for Intelligent Power Modules and IGBT/MOSFET Gate Drive



### **Data Sheet**

#### Description

The high-speed ACPL-P481/W481 optocoupler contains a GaAsP LED, photo detector and a Schmitt trigger that eliminates the need for external waveform conditioning circuits.

The totem pole output eliminates the need for a pull-up resistor. An Intelligent Power Module, Power MOSFET or IGBT can be driven directly.

Propagation delay difference between devices has been minimized to maximize inverter efficiency through reduced switching dead time.

#### **Applications**

- IPM Interface Isolation
- Isolated IGBT/MOSFET Gate Drive
- AC and Brushless DC Motor Drives
- Industrial Inverters
- General Digital Isolation

#### **Functional Diagram**



Note: A 0.1  $\mu F$  bypass capacitor must be connected between pins 4 and 6.

#### **Truth Table (Positive Logic)**

| LED | V <sub>0</sub> |
|-----|----------------|
| ON  | LOW            |
| OFF | HIGH           |

#### Features

- Inverted output type (totem pole output)
- Performance Specified for Common IPM Applications Over Industrial Temperature Range.
- Short Maximum Propagation Delays
- Minimized Pulse Width Distortion (PWD)
- Very High Common Mode Rejection (CMR)
- Hysteresis
- Available in Stretched SO-6 Package.
- Package Clearance/Creepage at 8 mm (ACPL-W481)
- Safety Approval: (pending)
  - UL Recognized with 3750 V<sub>rms</sub> (5000 Vrms for ACPL-W481) for 1 minute per UL1577.
  - CSA Approved.
  - IEC/EN/DIN EN 60747-5-5 Approved with  $V_{IORM}=$  891  $V_{peak}$  for ACPL-P481 and  $V_{IORM}=$  1140  $V_{peak}$  for ACPL-W481, under option 060.

#### Specifications

- Wide Operating Temperature Range: –40°C to 100°C.
- Maximum Propagation Delay t<sub>PHL</sub> / t<sub>PLH</sub> = 350 ns
- Maximum Pulse Width Distortion (PWD) = 250 ns.
- Propagation Delay Difference: Min. 100 ns, Max. 250 ns
- Wide Operating V<sub>CC</sub> Range: 4.5 V to 20 V
- 20 kV/ $\mu$ s Minimum Common Mode Rejection (CMR) at V<sub>CM</sub> = 1000 V.

#### **Ordering Information**

ACPL-P481/W481 is UL recognized with 3750/5000 Vrms for 1 minute respectively per UL 1577. Both are approved under CSA Component Acceptance Notice #5, File CA 88324.

|             | Option                |           | Surface | Tape   | IEC/EN/DIN EN |               |  |
|-------------|-----------------------|-----------|---------|--------|---------------|---------------|--|
| Part number | <b>RoHS Compliant</b> | Package   | Mount   | & Reel | 60747-5-5     | Quantity      |  |
|             | -000E                 |           | Х       |        |               | 100 per tube  |  |
| ACPL-P481   | -500E                 | Stretched | Х       | Х      |               | 1000 per reel |  |
| ACPL-W481   | -060E                 | SO-6      | Х       |        | Х             | 100 per tube  |  |
|             | -560E                 | -         | Х       | Х      | Х             | 1000 per reel |  |

To order, choose a part number from the part number column and combine with the desired option from the option column to form an ordering part number.

#### Example 1:

ACPL-P481-560E: Stretched SO-6 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval and RoHS compliant.

#### Example 2:

ACPL-P481-000E: Stretched SO-6 Surface Mount package in tube packaging and RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information.

#### **Package Outline Drawings**

#### ACPL-P481 Stretched SO-6 Package, 7 mm clearance



#### ACPL-W481 Stretched SO-6 Package, 8 mm clearance



#### **Recommended Pb-Free IR Profile**

The recommended reflow profile is per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used.

#### **Regulatory Information**

The ACPL-P481/W481 is approved by the following organizations:

#### IEC/EN/DIN EN 60747-5-5 (Option 060 only)

#### UL

Approved with Maximum Working Insulation Voltage  $V_{IORM} = 891 V_{peak}$  for ACPL-P481 and  $V_{IORM} = 1140 V_{peak}$  for ACPL-W481

Approval under UL 1577, component recognition program up to  $V_{ISO} = 3750 V_{RMS}$  (5000 Vrms for ACPL-W481). File E55361. **CSA** 

Approval under CSA Component Acceptance Notice #5, File CA 88324.

| Description                                                                     | Symbol                  | ACPL-P481 | ACPL-W481 | Unit              |
|---------------------------------------------------------------------------------|-------------------------|-----------|-----------|-------------------|
| Installation Classification per DIN VDE 0110/39, Table 1                        |                         |           |           |                   |
| for rated mains voltage ≤ 150 Vrms                                              |                         | I – IV    | I – IV    |                   |
| for rated mains voltage ≤ 300 Vrms                                              |                         | I – IV    | I – IV    |                   |
| for rated mains voltage $\leq$ 600 Vrms                                         |                         | -         | I – IV    |                   |
| Climatic Classification                                                         |                         | 55/100/21 | 55/100/21 |                   |
| Pollution Degree (DIN VDE 0110/39)                                              |                         | 2         | 2         |                   |
| Maximum Working Insulation Voltage                                              | VIORM                   | 891       | 1140      | V <sub>peak</sub> |
| Input to Output Test Voltage, Method b*                                         | V <sub>PR</sub>         | 1670      | 2137      | Vpeak             |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ sec,     |                         |           |           |                   |
| Partial Discharge < 5 pC                                                        |                         |           |           |                   |
| Input to Output Test Voltage, Method a*                                         | V <sub>PR</sub>         | 1426      | 1824      | Vpeak             |
| $V_{IORM} \ge 1.6 = V_{PR}$ , Type and Sample Test, $t_m = 10$ sec,             |                         |           |           | peun              |
| Partial Discharge < 5 pC                                                        |                         |           |           |                   |
| Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60 sec) | V <sub>IOTM</sub>       | 6000      | 8000      | V <sub>peak</sub> |
| Safety-limiting Values – maximum values allowed in the event of a failure.      |                         |           |           |                   |
| Case Temperature                                                                | Ts                      | 175       | 175       | °C                |
| Input Current                                                                   | I <sub>S, INPUT</sub>   | 230       | 230       | mA                |
| Output Power                                                                    | P <sub>S</sub> , output | 600       | 600       | mW                |
| Insulation Resistance at $T_{S}$ , $V_{IO} = 500 V$                             | Rs                      | >109      | >109      | Ω                 |
|                                                                                 |                         |           |           |                   |

 Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under the Product Safety Regulations section, (IEC/EN/DIN EN 60747-5-5), for a detailed description of Method a and Method b partial discharge test profiles.

#### Table 2. Insulation and Safety Related Specifications

| Parameter                                            | Symbol | ACPL-P481 | ACPL-W481 | Units | Conditions                                                                                                                         |
|------------------------------------------------------|--------|-----------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| Minimum External Air Gap<br>(External Clearance)     | L(101) | 7.0       | 8.0       | mm    | Measured from input terminals to output terminals, shortest distance through air.                                                  |
| Minimum External<br>Tracking (External Creepage)     | L(102) | 8.0       | 8.0       | mm    | Measured from input terminals to output terminals, shortest distance path along body.                                              |
| Minimum Internal Plastic Gap<br>(Internal Clearance) |        | 0.08      | 0.08      | mm    | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. |
| Tracking Resistance<br>(Comparative Tracking Index)  | CTI    | >175      | >175      | V     | DIN IEC 112/VDE 0303 Part 1                                                                                                        |
| Isolation Group                                      |        | Illa      | Illa      |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                                                       |

#### Table 3. Absolute Maximum Ratings

| Parameter                                                                                                | Symbol               | Min. | Max.      | Units   | Note |
|----------------------------------------------------------------------------------------------------------|----------------------|------|-----------|---------|------|
| Storage Temperature                                                                                      | Ts                   | -55  | 125       | °C      |      |
| Operating Temperature                                                                                    | T <sub>A</sub>       | -40  | 100       | °C      |      |
| Average Input Current                                                                                    | I <sub>F(avg)</sub>  |      | 10        | mA      |      |
| Peak Transient Input Current<br>(< 1 μs pulse width, 300 pps)<br>(< 200 μs pulse width, < 1% duty cycle) | I <sub>F(tran)</sub> |      | 1.0<br>40 | A<br>mA |      |
| Reverse Input Voltage                                                                                    | V <sub>R</sub>       |      | 5         | V       |      |
| Average Output Current                                                                                   | lo                   |      | 25        | mA      |      |
| Supply Voltage                                                                                           | V <sub>CC</sub>      | 0    | 25        | V       |      |
| Output Voltage                                                                                           | Vo                   | -0.5 | 25        | V       |      |
| Total Package Power Dissipation                                                                          | PT                   |      | 210       | mW      | 1    |

#### Table 4. Recommended Operating Conditions

| Parameter                   | Symbol              | Min. | Max. | Units | Note |
|-----------------------------|---------------------|------|------|-------|------|
| Power Supply Voltage        | V <sub>CC</sub>     | 4.5  | 20   | V     | 2    |
| Forward Input Current (OFF) | I <sub>F(OFF)</sub> | 6    | 10   | mA    |      |
| Forward Input Voltage (ON)  | V <sub>F(ON)</sub>  | -    | 0.8  | V     |      |
| Operating Temperature       | T <sub>A</sub>      | -40  | 100  | °C    |      |

#### **Table 5. Electrical Specifications**

Over recommended operating conditions  $T_A = -40$  °C to 100 °C,  $V_{CC} = +4.5$  V to 20 V,  $I_{F(ON)} = 6$  mA to 10 mA,  $V_{F(OFF)} = 0$  V to 0.8 V, unless otherwise specified. All typicals at  $T_A = 25$  °C.

| Parameter                              | Symbol                                | Min.                 | Тур.                  | Max. | Units | Test Conditions                                                  | Fig.    | Note |
|----------------------------------------|---------------------------------------|----------------------|-----------------------|------|-------|------------------------------------------------------------------|---------|------|
| Logic Low Output Voltage               | V <sub>OL</sub>                       |                      |                       | 0.3  | V     | I <sub>OL</sub> = 3.5 mA                                         | 1, 3    |      |
|                                        |                                       |                      |                       | 0.5  |       | I <sub>OL</sub> = 6.5 mA                                         |         |      |
| Logic High Output Voltage              | V <sub>OH</sub>                       | V <sub>CC</sub> -1.8 | V <sub>CC</sub> - 0.9 |      | V     | I <sub>OH</sub> = -3.5 mA                                        | 2, 3, 7 |      |
|                                        |                                       | V <sub>CC</sub> -2.5 | V <sub>CC</sub> - 1.2 |      |       | I <sub>OH</sub> = -6.5 mA                                        |         |      |
| Output Leakage Current                 | Іонн                                  |                      |                       | 100  | μΑ    | $V_{CC} = 5 V, V_F = 0 V$                                        |         |      |
| $(V_0 = V_{CC} + 0.5 V)$               |                                       |                      |                       | 500  | μΑ    | $V_{CC} = 20 \text{ V}, \text{ V}_{F} = 0 \text{ V}$             |         |      |
| Logic Low Supply Current               | ICCL                                  |                      | 1.9                   | 3.0  | mA    | $V_{CC} = 5.5 \text{ V}, I_F = 10 \text{ mA}, I_O = 0 \text{mA}$ |         |      |
|                                        |                                       |                      | 2.0                   | 3.0  | mA    | $V_{CC} = 20 \text{ V}, I_F = 10 \text{ mA}, I_O = 0 \text{mA}$  |         |      |
| Logic High Supply Current              | I <sub>CCH</sub>                      |                      | 1.5                   | 2.5  | mA    | $V_{CC} = 5.5 \text{ V}, V_F = 0 \text{ V}, I_O = 0 \text{mA}$   |         |      |
|                                        |                                       |                      | 1.6                   | 2.5  | mA    | $V_{CC} = 20 \text{ V}, V_F = 0 \text{ V}, I_O = 0 \text{ mA}$   |         |      |
| Logic Low Short Circuit                | I <sub>OSL</sub>                      | 25                   |                       |      | mA    | $V_{O} = V_{CC} = 5.5 \text{ V}, I_{F} = 10 \text{ mA}$          |         | 3    |
| Output Current                         |                                       | 50                   |                       |      | mA    | $V_{O} = V_{CC} = 20 \text{ V}, I_{F} = 10 \text{ mA}$           |         |      |
| Logic High Short Circuit               | I <sub>OSH</sub>                      |                      |                       | -25  | mA    | $V_{CC} = 5.5 \text{ V}, V_F = 0 \text{ V}, V_O = GND$           |         | 3    |
| Output Current                         |                                       |                      |                       | -50  | mA    | $V_{CC} = 20 V, V_F = 0 V, V_O = GND$                            |         | _    |
| Input Forward Voltage                  | V <sub>F</sub>                        |                      | 1.5                   | 1.7  | V     | $T_A = 25^{\circ}C, I_F = 6 \text{ mA}$                          | 4       |      |
|                                        |                                       |                      |                       | 1.85 | V     | $I_F = 6 \text{ mA}$                                             |         |      |
| Input Reverse<br>Breakdown Voltage     | BV <sub>R</sub>                       | 5                    |                       |      | V     | $I_R = 10 \ \mu A$                                               |         |      |
| Input Diode<br>Temperature Coefficient | $\Delta V_{\rm F} / \Delta T_{\rm A}$ |                      | 1.7                   |      | mV/°C | $I_F = 6 \text{ mA}$                                             |         |      |
| Input Capacitance                      | C <sub>IN</sub>                       |                      | 60                    |      | рF    | $f = 1 MHz$ , $V_F = 0 V$                                        |         | 4    |
|                                        |                                       |                      |                       |      |       |                                                                  |         |      |

#### **Table 6. Switching Specifications**

Over recommended operating conditions  $T_A = -40$  °C to 100 °C,  $V_{CC} = +4.5$  V to 20 V,  $I_{F(ON)} = 6$  mA to 10 mA,  $V_{F(OFF)} = 0$  V to 0.8 V, unless otherwise specified. All typicals at  $T_A = 25$  °C.

| Parameter                                                | Symbol                                         | Min. | Тур. | Max. | Units | Test Conditions                                                      | Fig. | Note |
|----------------------------------------------------------|------------------------------------------------|------|------|------|-------|----------------------------------------------------------------------|------|------|
| Propagation Delay Time to<br>Logic Low Output Level      | t <sub>PHL</sub>                               |      | 110  | 350  | ns    | With Peaking Capacitor                                               | 5,6  | 6    |
| Propagation Delay Time to<br>Logic High Output Level     | t <sub>PLH</sub>                               |      | 140  | 350  | ns    | With Peaking Capacitor                                               | 5,6  | 6    |
| Pulse Width Distortion                                   | t <sub>PHL</sub> - t <sub>PLH</sub>  <br>= PWD |      |      | 250  | ns    |                                                                      |      | 9    |
| Propagation Delay<br>Difference Between<br>Any Two Parts | PDD                                            | -100 |      | 250  | ns    |                                                                      |      | 11   |
| Output Rise Time (10-90%)                                | t <sub>r</sub>                                 |      | 16   |      | ns    |                                                                      | 5,8  |      |
| Output Fall Time (90-10%)                                | t <sub>f</sub>                                 |      | 20   |      | ns    |                                                                      | 5,8  |      |
| Logic High Common Mode<br>Transient Immunity             | CM <sub>H</sub>                                | 20   |      |      | kV/µs | $ V_{CM}  = 1000 V, V_F = 0 V,$<br>$V_{CC} = 5 V, T_A = 25^{\circ}C$ | 9    | 7    |
| Logic Low Common Mode<br>Transient Immunity              | CM <sub>L</sub>                                | 20   |      |      | kV/µs | $ V_{CM}  = 1000 V, I_F = 6.0 mA, V_{CC} = 5 V, T_A = 25^{\circ}C$   | 9    | 7    |

#### **Table 7. Package Characteristics**

| Parameter                                    | Symbol           | Min.                                       | Тур.             | Max. | Units            | Test Conditions                               | Fig. | Note |
|----------------------------------------------|------------------|--------------------------------------------|------------------|------|------------------|-----------------------------------------------|------|------|
| Input-Output Momentary<br>Withstand Voltage* | V <sub>ISO</sub> | 3750<br>(ACPL-P481)<br>5000<br>(ACPL-W481) |                  |      | V <sub>rms</sub> | RH < 50%, t = 1 min.<br>T <sub>A</sub> = 25°C |      | 5, 8 |
| Input-Output Resistance                      | R <sub>I-O</sub> |                                            | 10 <sup>12</sup> |      |                  | $V_{I-O} = 500 V_{dc}$                        |      | 5    |
| Input-Output Capacitance                     | C <sub>I-O</sub> |                                            | 0.6              |      |                  | $f = 1 \text{ MHz}, V_{I-O} = 0 V_{dc}$       |      | 5    |

The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to the IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table (if applicable).

Notes:

- 1. Derate total package power dissipation,  $P_T$ , linearly above 70°C free-air temperature at a rate of 4.5 mW/°C.
- 2. Detector requires a VCC of 4.5V or higher for stable operation as output might be unstable if VCC is lower than 4.5V. Be sure to check the power ON/OFF operation other than the supply current.
- 3. Duration of output short circuit time should not exceed 10 ms.
- 4. Input capacitance is measured between pin 1 and pin 3.
- 5. Device considered a two-terminal device: pins 1, 2 and 3 shorted together and pins 4, 5 and 6 shorted together.
- 6. The t<sub>PLH</sub> propagation delay is measured from the 50% point on the leading edge of the input pulse to the 1.3 V point on the trailing edge of the output pulse. The t<sub>PLL</sub> propagation delay is measured from the 50% point on the trailing edge of the input pulse to the 1.3 V point on the leading edge of the output pulse.
- 7.  $CM_H$  is the maximum slew rate of the common mode voltage that can be sustained with the output voltage in the logic high state,  $V_O > 2.0$  V.  $CM_L$  is the maximum slew rate of the common mode voltage that can be sustained with the output voltage in the logic low state,  $V_O > 0.8$  V.
- 8. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage  $\geq$  4500 V<sub>RMS</sub> (6000 V<sub>RMS</sub> for ACPL-W481) for one second (leakage detection current limit, I<sub>L-O</sub> <= 5 µA). This test is performed before the 100% production test for partial discharge (Method b) shown in the IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table, if applicable.
- 9. Pulse Width Distortion (PWD) is defined as  $|t_{PHL} t_{PLH}|$  for any given device.
- 10. Use of a 0.1  $\mu F$  bypass capacitor connected between pins 4 and 6 is recommended.
- 11. The difference between  $t_{PLH}$  and  $t_{PHL}$  between any two devices under the same test condition.



Figure 1. Typical Logic Low Output Voltage vs. Temperature



Figure 2. Typical Logic High Output Current vs. Temperature



Figure 3. Typical Output Voltage vs. Forward Input Current







Figure 5. Test Circuit for  $t_{\text{PLH}}, t_{\text{PHL}}, t_{\text{r}}, \text{and} \, t_{\text{f}}$ 

THE PROBE AND JIG CAPACITANCES ARE INCLUDED IN C1 AND C2.

| R <sub>1</sub>     | <b>660</b> Ω | <b>330</b> Ω |
|--------------------|--------------|--------------|
| I <sub>F(ON)</sub> | 6 mA         | 10 mA        |

ALL DIODES ARE EITHER 1N916 OR 1N3064





Figure 6. Typical Propagation Delays vs. Temperature.



Figure 7. Typical Logic High Output Voltage vs. Supply Voltage



Figure 8. Typical Propagation Delay vs. Supply Voltage







\* SEE NOTE 6

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2012 Avago Technologies. All rights reserved. AV02-2122EN - December 21, 2012

