# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## Low Cost, 14-Bit, Dual Channel Synchro/Resolver-to-Digital Converter

**Data Sheet** 

## **AD2S44**

### FEATURES

Low per-channel cost 32-lead DIL hybrid package 2.6 arc minute accuracy 14-bit resolution Built-in test Independent reference inputs High tracking rate

### **APPLICATIONS**

Gimbal/gyro control systems Robotics Engine controllers Coordinate conversion Military servo control systems Fire control systems Avionic systems Antenna monitoring CNC machine tooling

### **GENERAL DESCRIPTION**

The AD2S44 is a 14-bit dual channel, continuous tracking synchro/ resolver-to-digital converter. It has been designed specifically for applications where space, weight, and cost are at a premium. Each 32-lead hybrid device contains two independent Type II servo loop tracking converters. The ratiometric conversion technique employed provides excellent noise immunity and tolerance of long lead lengths. The core of each conversion is performed by state-of-the-art monolithic, integrated circuits manufactured by the Analog Devices, Inc., proprietary BiMOS II process, which combines the advantages of low power CMOS digital logic with bipolar linear circuits. The use of these ICs keeps the internal component count low and ensures high reliability.

The built-in test (BIT) facility can be used in failsafe systems to provide an indication of whether the converter is tracking accurately.

Each channel incorporates a high accuracy differential conditioning circuit for signal inputs providing more than 74 dB of common-mode rejection. Options are available for both synchro and resolver format inputs. The converter output is via a three-state transparent latch allowing data to be read without interruption of the converter operation. The A/B and  $\overline{OE}$  control lines select the channel and present the digital position to the common data outputs.

The AD2S44 also features independent reference inputs where different reference frequencies can be used for each channel.

All components are 100% tested at -55°C, +25°C, and +125°C. Devices are processed to high reliability screening standards and receive further levels of testing and screening to ensure high levels of reliability.



### FUNCTIONAL BLOCK DIAGRAM

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 ©1989–2011 Analog Devices, Inc. All rights reserved.

## AD2S44\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

### COMPARABLE PARTS

View a parametric search of comparable parts.

### DOCUMENTATION

### **Application Notes**

- AN-214: Ground Rules for High Speed Circuits
- AN-263: Resolver to Digital Conversion; Simple Alternative to Optical Shaft Encoders
- AN-264: Dynamic Characteristics of Tracking Converter

### Data Sheet

• AD2S44: Low Cost, 14-Bit, Dual Channel Synchro/ Resolver-to-Digital Converter Data Sheet

### REFERENCE MATERIALS

### **Technical Articles**

- DSP Motor Control in Domestic Appliance Applications
- Single Chip DSP Motor Control Systems Catching on in Home Appliances

### DESIGN RESOURCES

- AD2S44 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### DISCUSSIONS

View all AD2S44 EngineerZone Discussions.

### SAMPLE AND BUY

Visit the product page to see pricing options.

### TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

### DOCUMENT FEEDBACK

Submit feedback for this data sheet.

### TABLE OF CONTENTS

| Features 1                                   |  |
|----------------------------------------------|--|
| Applications1                                |  |
| General Description 1                        |  |
| Functional Block Diagram1                    |  |
| Table of Contents                            |  |
| Revision History 2                           |  |
| Specifications                               |  |
| Absolute Maximum Ratings5                    |  |
| ESD Caution5                                 |  |
| Pin Configuration and Function Descriptions6 |  |
| Theory of Operation7                         |  |
| Connecting the Converter7                    |  |
| Channel Select $(A/\overline{B})$            |  |

| Output Enable ( $\overline{\mathrm{OE}}$ ) | 8  |
|--------------------------------------------|----|
| Built-In Test (BIT)                        | 8  |
| Scaling for Nonstandard Signals            | 9  |
| Dynamic Performance                        | 9  |
| Acceleration Error                         | 9  |
| Reliability                                | 10 |
| Processing for High Reliability (B Suffix) | 10 |
| Other Products                             | 10 |
| Outline Dimensions                         | 11 |
| Ordering Guide                             | 11 |
| Ordering Information                       | 11 |

### **REVISION HISTORY**

| Changes to Processing for High Reliability Section and |    |
|--------------------------------------------------------|----|
| Other Products Section                                 | 10 |
| Updated Outline Dimensions                             | 11 |
| Changes to Ordering Guide                              | 11 |
| Changes to Ordering Information                        | 11 |
|                                                        |    |

10/89—Revision 0: Initial Version

### **SPECIFICATIONS**

 $V_{\text{S}}$  = ±15 V at  $T_{\text{A}}$  = 25°C, unless otherwise noted.

### Table 1.

| Parameter                            | Min  | Тур              | Max  | Unit              | <b>Test Conditions/Comments</b>       |
|--------------------------------------|------|------------------|------|-------------------|---------------------------------------|
| PERFORMANCE                          |      |                  |      |                   |                                       |
| Accuracy <sup>1</sup>                |      |                  |      |                   |                                       |
| AD2S44-UMB <sup>2</sup>              | -4.0 |                  | +4.0 | Arc minutes       | −55°C to +125°C                       |
|                                      | -2.6 |                  | +2.6 | Arc minutes       | –25°C to +85°C                        |
| AD2S44-TMB <sup>2</sup>              | -4.0 |                  | +4.0 | Arc minutes       | −55°C to +125°C                       |
| Tracking Rate                        |      | 20               |      | Rev/sec           |                                       |
| Resolution (1 LSB = 1.3 Arc Minutes) |      | 14               |      | Bits              | Output coding parallel natural binary |
| Repeatability                        |      | 1                |      | LSB               |                                       |
| Signal/Reference Frequency           | 400  |                  | 2600 | Hz                |                                       |
| Bandwidth                            |      | 100              |      | Hz                |                                       |
| SIGNAL INPUTS                        |      |                  |      |                   |                                       |
| Signal Voltage                       |      | 11.8 or 90       |      | V rms             | See the Ordering Information section  |
| Input Impedance                      |      | 11.0 01 20       |      | V IIIIS           |                                       |
| 90 V Signal                          |      | 200              |      | kΩ                | Resistive tolerance $\pm 2\%$         |
| 11.8 V Signal                        |      | 260              |      | kΩ                |                                       |
| Common-Mode Rejection                | 74   | _•               |      | dB                |                                       |
| Common-Mode Range                    | 74   |                  |      | GD                |                                       |
| 90 V Signal                          |      | ±250             |      | V dc              |                                       |
| 11.8 V Signal                        |      | ±230<br>±60      |      | V dc              |                                       |
| REFERENCE INPUTS                     |      | ±00              |      | Vuc               |                                       |
| Reference Voltage                    |      | 26 or 115        |      | V rms             | See the Ordering Information section  |
| -                                    |      | 20 01 115        |      | V THIS            | see the Ordening Information section  |
| Input Impedance                      |      | 270              |      | 40                |                                       |
| 115V                                 |      | 270              |      | kΩ                | Resistive tolerance ±5%               |
| 26 V                                 |      | 270              |      | kΩ                |                                       |
| Common-Mode Range                    |      | . 210            |      | N/ 1              |                                       |
| 115V                                 |      | ±210             |      | V dc              |                                       |
| 26 V                                 |      | ±210             |      | V dc              |                                       |
| ACCELERATION CONSTANT                |      | 62,000           |      | sec <sup>-2</sup> |                                       |
| STEP RESPONSE                        |      |                  |      |                   |                                       |
| Large Step <sup>1, 2</sup>           |      | 63               | 75   | ms                | 179° to 1 LSB of error                |
| Small Step <sup>1, 2</sup>           |      | 25               | 30   | ms                | 2° to 1 LSB of error                  |
| POWER LINES                          |      |                  |      |                   |                                       |
| $+V_{s} = +15 V^{1,2}$               |      | 75               | 80   | mA                | Quiescent condition                   |
| $-V_{S} = -15 V^{1,2}$               |      | 40               | 45   | mA                | Quiescent condition                   |
| Power Dissipation                    |      | 1.7              | 1.9  | W                 | Quiescent condition                   |
| DIGITAL INPUTS                       |      |                  |      |                   |                                       |
| ŌĒ                                   |      |                  |      |                   |                                       |
| V <sub>IL</sub>                      |      |                  | 0.7  | V dc              | $I_{IL} = 5 \ \mu A$                  |
| ViH                                  | 2.0  |                  |      | V dc              | I <sub>IH</sub> = 5 μA                |
| A/B                                  |      |                  |      |                   |                                       |
| V <sub>IL</sub>                      |      |                  | 0.7  | V dc              | $I_{IL} = 1.2 \text{ mA}$             |
| ViH                                  | 2.0  |                  |      | V dc              | $I_{\rm H} = -60 \mu \text{A}$        |
| DIGITAL OUTPUTS (DB1 to DB14)        |      |                  |      |                   |                                       |
| $V_{OL}^{1,2}$                       |      |                  | 0.4  | V dc              | $I_{\rm IL} = 1.2  \rm mA$            |
| V <sub>OL</sub> <sup>1, 2</sup>      | 2.4  |                  | 0.7  | V dc<br>V dc      | $I_{\text{DH}} = 60 \mu\text{A}$      |
| Three-State Leakage Current          | 2.4  | ±40              |      |                   |                                       |
| -                                    |      | ± <del>4</del> 0 | 2    | μA<br>LSTTL loads |                                       |
| Drive Capability                     |      |                  | 3    | LSTTL loads       |                                       |

| Parameter                                                                    | Min | Тур        | Max | Unit        | Test Conditions/Comments  |
|------------------------------------------------------------------------------|-----|------------|-----|-------------|---------------------------|
| DATA TRANSFER                                                                |     |            |     |             | See Figure 6              |
| Time to Data Stable (After Negative Edge of OE or Change of Level of A/B)    |     |            | 640 | ns          | ts                        |
| Time to Data in High Imp <u>ed</u> ance State<br>(After Positive Edge of OE) |     |            | 200 | ns          | t <sub>R</sub>            |
| Time for Repetitive Strobing of Selected Channel                             | 200 |            |     | ns          | t <sub>P</sub>            |
| BUILT-IN TEST OUTPUT (BIT)                                                   |     |            |     |             |                           |
| Sense                                                                        |     | Active low |     |             | Low = error condition     |
| Vol                                                                          |     |            | 0.4 | V dc        | $I_{OL} = 3.2 \text{ mA}$ |
| Voh                                                                          | 2.4 |            |     | V dc        | І <sub>ОН</sub> = −160 μА |
| Drive Capability                                                             |     |            | 8   | LSTTL loads |                           |
| Error Condition Set                                                          |     |            | 55  | LSB         |                           |
| Error Condition Cleared                                                      | 45  |            |     | LSB         |                           |

<sup>1</sup> Specified overtemperature range, -55°C to +125°C, and for: (a) ±10% signal and reference amplitude variation; (b) ±10% signal and reference harmonic distortion; (c) ±5% power supply variation; and (d) ±10% variation in reference frequency.
 <sup>2</sup> These parameters are 100% tested at nominal values of power supplies, input signal voltages, and operating frequency. All other parameters are guaranteed by design, not tested.

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| 1 4010 21                                           |                     |
|-----------------------------------------------------|---------------------|
| Parameter                                           | Rating              |
| +Vs to GND                                          | +17.25 V dc         |
| –Vs to GND                                          | –17.25 V dc         |
| Any Logic Input to GND                              | +6.0 V dc (maximum) |
| Any Logic Input to GND                              | –0.4 V dc (minimum) |
| Maximum Junction Temperature                        | 150°C               |
| S1, S2, S3, S4 Pins (Line-to-Line) <sup>1</sup>     |                     |
| 90 V Option                                         | ±600 V dc           |
| 11.8 V Option                                       | ±80 V dc            |
| S1, S2, S3, S4 Pins to GND                          |                     |
| 90 V Option                                         | ±600 V dc           |
| 11.8 V Option                                       | ±80 V dc            |
| R <sub>HI</sub> Pins to R <sub>LO</sub> Pins        |                     |
| 26 V, 115 V Options                                 | ±600 V dc           |
| R <sub>HI</sub> Pins to R <sub>LO</sub> Pins to GND |                     |
| 26 V, 115 V Options                                 | ±600 V dc           |
| Storage Temperature Range                           | –65°C to +150°C     |
| Operating Temperature Range                         | –55°C to +125°C     |

 $^1$  On synchro input options, line-to-line voltage refers to the differential voltages of S2 (A)/S2 (B) to S1 (A)/S1 (B), S1 (A)/S1 (B) to S3 (A)/S3 (B), and S3 (A)/S3 (B) to S2 (A)/S2 (B). On resolver input options, line-to-line levels refer to the S1 (A)/S1 (B) to S3 (A)/S3 (B) and S2 (A)/S2 (B) to S4 (A)/S4 (B) voltages.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 2. Pin Configuration

#### Table 3. Pin Function Descriptions

| Pin No.  | Mnemonic            | Description                                                          |
|----------|---------------------|----------------------------------------------------------------------|
| 1 to 7   | DB8 to DB14 (LSB)   | Parallel Output Data Bits.                                           |
| 8        | OE                  | Output Enable Input.                                                 |
| 9        | A/B                 | Channel A or Channel B Select Input.                                 |
| 10       | BIT                 | Built-In Test Error Output.                                          |
| 11       | R <sub>LO</sub> (A) | Input Pin for Channel A Reference Low.                               |
| 12       | R <sub>HI</sub> (A) | Input Pin for Channel A Reference High.                              |
| 13 to 16 | S4 (A) to S1 (A)    | Channel A Input Signal.                                              |
| 17 to 20 | S1 (B) to S4 (B)    | Channel B Input Signal.                                              |
| 21       | R <sub>HI</sub> (B) | Input Pin for Channel B Reference High.                              |
| 22       | R <sub>LO</sub> (B) | Input Pin for Channel B Reference Low.                               |
| 23       | GND                 | Power Supply Ground. This pin is electrically connected to the case. |
| 24       | -Vs                 | Negative Power Supply.                                               |
| 25       | +Vs                 | Positive Power Supply.                                               |
| 26 to 32 | DB1 (MSB) to DB7    | Parallel Output Data Bits.                                           |

### THEORY OF OPERATION

The AD2S44 operates on a tracking principle. The output digital word continually tracks the position of the synchro/resolver shaft without the need for external convert commands and status wait loops. As the transducer moves through a position equivalent to the least significant bit weighting, the output digital word is updated.

Each channel is identical in operation, sharing power supply and output pins. Both channels operate continuously and independently of each other. The digital output from either channel is available after switching the channel select and output enable inputs.

If the device is a synchro-to-digital converter, the 3-wire synchro output is connected to the S1, S2, and S3 pins on the unit, and a solid-state Scott T input conditioner converts these signals into resolver format given by

 $V_1 = K E_0 \sin \omega t \sin \theta$ 

 $V_2 = K E_0 \sin \omega t \cos \theta$ 

where:

 $\theta$  is the angle of the synchro shaft.

 $E_0 \sin \omega t$  is the reference signal.

K is the transformation ratio of the input signal conditioner.

If the unit is a resolver-to-digital converter, the 4-wire resolver output is connected directly to the S1, S2, S3, and S4 pins on the unit.

To understand the conversion process, assume that the current word state of the up-down counter is  $\phi$ . V<sub>1</sub> is multiplied by  $\cos \phi$ , and V<sub>2</sub> is multiplied by  $\sin \phi$  to give the following:

 $K E_0 \sin \omega t \sin \theta \cos \phi$ 

 $K E_0 \sin \omega t \cos \theta \sin \phi$ 

These signals are subtracted by the error amplifier to give

 $K E_0 \sin \omega t \left( \sin \theta \cos \phi - \cos \theta \sin \phi \right)$ 

or

 $K E_0 \sin \omega t \sin (\theta - \phi)$ 

A phase sensitive detector, integrator, and voltage-controlled oscillator (VCO) form a closed-loop system that seeks to null sin  $(\theta - \phi)$ . When this is accomplished, the word state of the up-down counter ( $\phi$ ) equals the synchro/resolver shaft angle ( $\theta$ ), to within the rated accuracy of the converter.

### **CONNECTING THE CONVERTER**

The power supply voltages connected to  $-V_s$  and  $+V_s$  are to be  $\pm 15$  V and cannot be reversed.

It is suggested that a parallel combination of a ceramic 100 nF capacitor and a tantalum 6.8  $\mu F$  capacitor be placed from each of the supply pins to GND.

The pin marked GND is connected electrically to the case and is to be taken to 0 V potential in the system.

The digital output is taken from Pin 26 to Pin 32 and from Pin 1 to Pin 7. Pin 26 is the MSB, and Pin 7 is the LSB.

The reference connections are made to the  $R_{\rm HI}$  pins and the  $R_{\rm LO}$  pins. In the case of a synchro, the signals are connected to the S1, S2, and S3 pins, according to the following convention:

 $E_{SI-S3} = E_{RLO-RHI} \sin \omega t \sin \theta$   $E_{S3-S2} = E_{RLO-RHI} \sin \omega t \sin (\theta - 120^\circ)$  $E_{S2-S1} = E_{RLO-RHI} \sin \omega t \sin (\theta - 240^\circ)$ 

For a resolver, the signals are connected to the S1, S2, S3, and S4 pins, according to the following convention:

 $E_{SI-S3} = E_{RLO-RHI}\sin\omega t\sin\theta$ 

 $E_{S2-S4} = E_{RLO-RHI} \sin \omega t \cos \theta$ 

### CHANNEL SELECT (A/B)

A/B is the channel select input. A Logic 1 selects Channel A, and a Logic 0 selects Channel B. Data becomes valid 640 ns after  $A/\overline{B}$ is toggled. Timing information is shown in Figure 4 and Figure 5.



Figure 3. Functional Block Diagram

### OUTPUT ENABLE (OE)

 $\overline{OE}$  is the output enable input; the signal is active low. When set to Logic 1, DB1 to DB14 are in high impedance state. When  $\overline{OE}$  is set to Logic 0, DB1 to DB14 represent the angle of the transducer shaft to within the stated accuracy of the converter (see bit weights in Table 4). Data becomes valid 640 ns after the  $\overline{OE}$  is switched. Timing information is shown in Figure 4 and Figure 5 and detailed in Table 1.

#### Table 4. Bit Weight

| Bit No.   | Weight (Degrees) |
|-----------|------------------|
| 1 (MSB)   | 180.0000         |
| 2         | 90.0000          |
| 3         | 45.0000          |
| 4         | 22.5000          |
| 5         | 11.2500          |
| 6         | 5.6250           |
| 7         | 2.8125           |
| 8         | 1.4063           |
| 9         | 0.7031           |
| 10        | 0.3516           |
| 11        | 0.1758           |
| 12        | 0.0879           |
| 13        | 0.0439           |
| 14 ( LSB) | 0.0220           |



GHANNEL VALID. Figure 4. Repetitive Reading of One Channel



Figure 5. Alternative Reading of Each Channel

### **BUILT-IN TEST (BIT)**

The  $\overline{\text{BIT}}$  is the built-in test error output, which provides an overvelocity or fault indication signal for the channel selected via A/B. The error voltage of each channel is continuously monitored. When the error exceeds ±50 bits for the currently selected channel, the  $\overline{\text{BIT}}$  output goes low, indicating that an error greater than approximately one angular degree exists, and the data is, therefore, invalid. The  $\overline{\text{BIT}}$  signal has a built-in hysteresis; that is, the error required to set the  $\overline{\text{BIT}}$  is greater than the error required for it to be cleared. The  $\overline{\text{BIT}}$  is set when the error exceeds 55 LSBs and is cleared when the error goes below 45 LSBs. This mode of operation guarantees that the  $\overline{\text{BIT}}$  does not flicker when the error threshold is crossed.

The  $\overline{\text{BIT}}$  is valid for the selected channel approximately 50 ns after the change in the state of A/B. In most instances, the error condition that sets the  $\overline{\text{BIT}}$  must persist for at least one period of the reference signal prior to the  $\overline{\text{BIT}}$  responding to the condition.

### Table 5. BIT Output Faults

| Table 5. Dif Output Faults     |                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Condition                      | Description                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Power-Up Transient<br>Response | The BIT returns to a logic high state after<br>the AD2S44 position output synchronizes<br>with the angle input to within 1°.<br>Normally, the BIT is low at power-up for<br>a period less than or equal to the large<br>signal step response settling time of the<br>AD2S44 after the $\pm V_S$ supplies have<br>stabilized to within 5% of their final values. |  |  |
| Step Input > 1°                | The BIT returns to a logic high state after<br>the selected channel of the AD2S44 has<br>settled to within 1° of the input angle<br>resulting from an instantaneous step.                                                                                                                                                                                       |  |  |
| Excessive Velocity             | The BIT is driven to a logic low if the maximum tracking rate of the AD2S44 is exceeded (20 rps typical).                                                                                                                                                                                                                                                       |  |  |
| Signal Failure                 | The BIT may be driven to a logic low state if all signal voltages to the selected channel are lost.                                                                                                                                                                                                                                                             |  |  |
| Converter/System<br>Failure    | Any failure that causes the AD2S44 to fail<br>to track the input synchro/resolver angles<br>drives the BIT to a logic low. This may<br>include, but is not limited to, acceleration<br>conditions, poor supply voltage regulation,<br>or excessive noise on the signal connections.                                                                             |  |  |

### SCALING FOR NONSTANDARD SIGNALS

A feature of these converters is that the signal and reference inputs can be resistively scaled to accommodate nonstandard input signal and reference voltages that are outside the nominal  $\pm 10\%$  limits of the converter. Using this technique, it is possible to use a standard converter with a personality card in systems where a wide range of input and reference voltages are encountered.

The accuracy of the converter is affected by the matching accuracies of resistors used for external scaling. For resolver format options, it is critical that the value of the resistors on the S1 (A)/S1 (B) to S3 (A)/S3 (B) signal input pair be precisely matched to the S4 (A)/S4 (B) to S2 (A)/S2 (B) input pair. For synchro options, the three resistors on the S1, S2, and S3 pins must be matched. In general, a 0.1% mismatch between resistor values contributes an additional 1.7 arc minutes of error to the conversion. In addition, imbalances in resistor values can greatly reduce the common-mode rejection ratio of the signal inputs.

To calculate the values of the external scaling resistors, add 2.222 k $\Omega$  for each volt of signal in series with the S1, S2, S3, and S4 pins (no resistor is required on the S4 pins for synchro options) and add 3 k $\Omega$  extra per volt of reference in series with the R<sub>LO</sub> pins and the R<sub>HI</sub> pins.

#### **DYNAMIC PERFORMANCE**



Figure 6. Transfer Function of AD2S44

The transfer function of the converter is as follows: Open-loop transfer function

$$\frac{\Theta_{OUT}}{\Theta_{IN}} = \frac{K_a}{s^2} \times \frac{1 + sT_1}{1 + sT_2}$$

Closed-loop transfer function

$$\frac{\Theta_{OUT}}{\Theta_{IN}} = \frac{1 + sT_{I}}{1 + sT_{I} + s^{2}/K_{a} + s^{3} T_{2}/K_{a}}$$

where:

 $K_a = 62000 \text{ sec}^{-2}.$   $T_1 = 0.0061 \text{ sec}.$  $T_2 = 0.001 \text{ sec}.$ 



### ACCELERATION ERROR

A tracking converter employing a Type II servo loop does not suffer any velocity lag. However, there is an additional error due to acceleration. This error is defined using the acceleration constant ( $K_a$ ) of the converter

#### *K<sub>a</sub>* = *Input Acceleration/Error in Output Angle*

The numerator and denominator must have consistent angular units. For example, if  $K_a$  is expressed in sec<sup>-2</sup>, the input acceleration is to be specified in degrees/sec<sup>2</sup> and the output angle error is to be specified in degrees. Alternatively, the angular unit of measure can also be in units such as radians, arc minutes, or LSBs.

 $K_a$  does not define maximum acceleration; it defines only the error due to acceleration. The maximum acceleration of which the AD2S44 keeps track is approximate to  $5 \times K_a = 310,000^\circ/sec^2$  or about 800 revolutions/sec<sup>2</sup>.

 $K_a$  can be used to predict the output position error due to input acceleration. For example, an acceleration of 50 revolutions/sec<sup>2</sup> with  $K_a = 62,000$  is calculated using the following equation:



### RELIABILITY

The reliability of these products is very high due to the extensive use of custom chip circuits that decrease the active component count. Calculations of the MTBF figure under various environmental conditions are available upon request from Analog Devices.

Figure 9 shows the MTBF in years vs. case temperature for Naval Sheltered conditions calculated in accordance with the *Mil-Hdbk-217E*.



### **PROCESSING FOR HIGH RELIABILITY (B SUFFIX)**

As a part of the high reliability manufacturing procedure, all converters receive the processing shown in Table 6.

#### Table 6.

| Process <sup>1</sup>       | Conditions                                                          |
|----------------------------|---------------------------------------------------------------------|
| Precap Visual Inspection   | MIL-STD-883, Method 2017                                            |
| Temperature Cycling        | 10 cycles, –65°C to +150°C                                          |
| Constant Acceleration      | 5000 Gs, Y1 plane                                                   |
| Interim Electrical Tests   | @ 25°C                                                              |
| Operating Burn In          | 160 hours @ 125°C                                                   |
| Seal Test, Fine and Gross  | MIL-STD-883, Method 1014                                            |
| Final Electrical Test      | Performed at T <sub>MIN</sub> , T <sub>AMB</sub> , T <sub>MAX</sub> |
| External Visual Inspection | MIL-STD-883, Method 2009                                            |

<sup>1</sup> Test and screening data supplied by request.

### **OTHER PRODUCTS**

Analog Devices manufactures many other products concerned with the conversion of synchro/resolver data, such as the SDC/RDC1740 series and the AD2S80A series.

### Hybrid

The SDC/RDC1740 is a hybrid synchro/resolver-to-digital converter with internal isolating micro transformers.

#### Monolithic

The AD2S80A series are ICs performing resolver-to-digital conversion with accuracies up to  $\pm 2$  arc minutes and 16-bit resolution.

### **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model        | Temperature Range | Package Description                                    | Package Option |
|--------------|-------------------|--------------------------------------------------------|----------------|
| AD2S44–TM11B | -55°C to +125°C   | 32-Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E         |
| AD2S44–TM12B | -55°C to +125°C   | 32-Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E         |
| AD2S44–TM18B | –55°C to +125°C   | 32-Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E         |
| AD2S44–UM18B | –55°C to +125°C   | 32-Lead Bottom-Brazed Ceramic DIP for Hybrid [BBDIP_H] | DH-32E         |

### **ORDERING INFORMATION**

When ordering, the converter part numbers are to be suffixed by a two-letter code defining the accuracy grade, and a two digit numeric code defining the signal/reference voltage and frequency. All the standard options, and their option codes, are shown in Figure 11. For nonstandard configurations, contact Analog Devices.

For example, the AD2S44–TM12B is the correct part number for a component that operates with 90 V signal, 115 V reference synchro format inputs and yields a  $\pm$ 4.0 arc minutes accuracy over the -55°C to +125°C temperature range processed to high reliability standards.



Figure 11.

### NOTES



www.analog.com

©1989–2011 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D02947-0-10/11(B)

Rev. B | Page 12 of 12