## : ©hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation, and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!


## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832
Email \& Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, \#122 Zhenhua RD., Futian, Shenzhen, China

## FEATURES

## $10 \mathrm{k} \Omega$ and $100 \mathrm{k} \Omega$ resistance options

Resistor tolerance: 8\% maximum
Wiper current: $\pm 6 \mathrm{~mA}$
Low temperature coefficient: $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
Wide bandwidth: 3 MHz
Fast start-up time $<75 \mu \mathrm{~s}$
Linear gain setting mode
Single- and dual-supply operation
Wide operating temperature: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ package

## APPLICATIONS

Portable electronics level adjustment LCD panel brightness and contrast controls Programmable filters, delays, and time constants Programmable power supplies

## GENERAL DESCRIPTION

The AD5123/AD5143 potentiometers provide a nonvolatile solution for 128-/256-position adjustment applications, offering guaranteed low resistor tolerance errors of $\pm 8 \%$ and up to $\pm 6 \mathrm{~mA}$ current density in the $\mathrm{Ax}, \mathrm{Bx}$, and Wx pins.

The low resistor tolerance and low nominal temperature coefficient simplify open-loop applications as well as applications requiring tolerance matching.

The linear gain setting mode allows independent programming of the resistance between the digital potentiometer terminals, through the $\mathrm{R}_{A W}$ and $\mathrm{R}_{\mathrm{WB}}$ string resistors, allowing very accurate resistor matching.

The high bandwidth and low total harmonic distortion (THD) ensure optimal performance for ac signals, making the devices suitable for filter design.
The low wiper resistance of only $40 \Omega$ at the ends of the resistor array allows for pin to pin connection.

The wiper values can be set through an $\mathrm{I}^{2} \mathrm{C}$-compatible digital interface that also reads back the wiper register and EEPROM contents.

The AD5123/AD5143 are available in a compact, 16 -lead, $3 \mathrm{~mm} \times$ 3 mm LFCSP. The devices are guaranteed to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


Table 1. Family Models

| Model | Channel | Position | Interface | Package |
| :--- | :--- | :--- | :--- | :--- |
| AD5123 | Quad | 128 | $I^{2} \mathrm{C}$ | LFCSP |
| AD5124 | Quad | 128 | SPI $/ I^{2} \mathrm{C}$ | LFCSP |
| AD5124 | Quad | 128 | SPI | TSSOP |
| AD5143 | Quad | 256 | $I^{2} \mathrm{C}$ | LFCSP |
| AD5144 | Quad | 256 | SPI $/ I^{2} \mathrm{C}$ | LFCSP |
| AD5144 | Quad | 256 | SPI | TSSOP |
| AD5144A | Quad | 256 | $I^{2} \mathrm{C}$ | TSSOP |
| AD5122 | Dual | 128 | SPI | LFCSP/TSSOP |
| AD5122A | Dual | 128 | $I^{2} \mathrm{C}$ | LFCSP/TSSOP |
| AD5142 | Dual | 256 | SPI | LFCSP/TSSOP |
| AD5142A | Dual | 256 | $I^{2} \mathrm{C}$ | LFCSP/TSSOP |
| AD5121 | Single | 128 | SPI $/ /^{2} \mathrm{C}$ | LFCSP |
| AD5141 | Single | 256 | SPI/I ${ }^{2} \mathrm{C}$ | LFCSP |

[^0]One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2012-2016 Analog Devices, Inc. All rights reserved. Technical Support

## AD5123/AD5143

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-AD5123 ..... 3
Electrical Characteristics-AD5143 ..... 6
Interface Timing Specifications ..... 9
Shift Register and Timing Diagrams ..... 10
Absolute Maximum Ratings ..... 11
Thermal Resistance ..... 11
ESD Caution ..... 11
Pin Configuration and Function Descriptions ..... 12
Typical Performance Characteristics ..... 13
Test Circuits ..... 18
REVISION HISTORY
2/16—Rev. A to Rev. B
Changes to Features Section .....  1
Added Endnote, Table 2 ..... 5
Added Endnote, Table 3 ..... 8
Changes to Table 5 ..... 11
Changes to Figure 4 ..... 12
Change to Table 9 ..... 20
3/13-Rev. 0 to Rev. A
Changes to Features Section .....  1
10/12-Revision 0: Initial Version
Theory of Operation ..... 19
RDAC Register and EEPROM ..... 19
Input Shift Register ..... 19
$\mathrm{I}^{2} \mathrm{C}$ Serial Data Interface ..... 19
$I^{2} \mathrm{C}$ Address ..... 19
Advanced Control Modes ..... 21
EEPROM or RDAC Register Protection ..... 22
RDAC Architecture ..... 25
Programming the Variable Resistor ..... 25
Programming the Potentiometer Divider ..... 26
Terminal Voltage Operating Range ..... 26
Power-Up Sequence ..... 26
Layout and Power Supply Biasing ..... 26
Outline Dimensions ..... 27
Ordering Guide ..... 27

## AD5123/AD5143

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—AD5123

$\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2.25 \mathrm{~V}$ to $2.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.25 \mathrm{~V}$ to $-2.75 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.


| Parameter | Symbol | Test Conditions/Comments | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESISTOR TERMINALS <br> Maximum Continuous Current |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ | -6 |  | +6 | mA |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ | -1.5 |  | +1.5 | mA |
| Terminal Voltage Range ${ }^{5}$ <br> Capacitance A, Capacitance B ${ }^{3}$ | $C_{\text {A }}, C_{B}$ |  | $\mathrm{V}_{\text {ss }}$ |  | $V_{\text {D }}$ | V |
|  |  | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=$ half scale |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | 25 |  | pF |
|  |  | $\mathrm{R}_{\mathrm{AB}}=100 \mathrm{k} \Omega$ |  | 12 |  | pF |
| Capacitance W ${ }^{3}$ | $C_{w}$ | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, code $=$ half scale |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | 12 |  | pF |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 5 |  | pF |
| Common-Mode Leakage Current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{W}}=\mathrm{V}_{\mathrm{B}}$ | -500 | $\pm 15$ | +500 | nA |
| DIGITAL INPUTS |  |  |  |  |  |  |
| Input Logic ${ }^{3}$ |  |  |  |  |  |  |
| High | $\mathrm{V}_{\text {INH }}$ |  | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ |  |  | V |
| Low | $V_{\text {INL }}$ |  |  |  | $0.2 \times V_{\text {DD }}$ | V |
| Input Hysteresis ${ }^{3}$ | $V_{\text {HYST }}$ |  | $0.1 \times \mathrm{V}_{\mathrm{DD}}$ |  |  | V |
| Input Current ${ }^{3}$ | IN |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance ${ }^{3}$ | $\mathrm{Cl}_{\text {IN }}$ |  |  | 5 |  | pF |
| DIGITAL OUTPUTS |  |  |  |  |  |  |
| Output High Voltage ${ }^{3}$ | $V_{\text {oH }}$ VoL | $\begin{aligned} & R_{\text {PULL-UP }}=2.2 \mathrm{k} \Omega \text { to } \mathrm{V}_{\mathrm{DD}} \\ & \mathrm{I}_{\mathrm{SINK}}=3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SIINK}}=6 \mathrm{~mA} \end{aligned}$ |  | VDD |  | V |
| Output Low Voltage ${ }^{3}$ |  |  |  |  | 0.4 | V |
|  |  |  |  |  | 0.6 | V |
| Three-State Leakage Current |  |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| Three-State Output Capacitance |  |  |  | 2 |  |  |
| POWER SUPPLIES |  |  |  |  |  |  |
| Single-Supply Power Range |  | $\mathrm{V}_{\mathrm{ss}}=\mathrm{GND}$ | 2.3 |  | 5.5 | V |
| Dual-Supply Power Range |  |  | $\pm 2.25$ |  | $\pm 2.75$ | V |
| Positive Supply Current | ldo | $\mathrm{V}_{\text {HH }}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {IL }}=\mathrm{GND}$ |  |  |  |  |
|  |  | $V_{D D}=5.5 \mathrm{~V}$ |  | 0.7 | 5.5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$ |  | 400 |  | nA |
| Negative Supply Current | Iss | $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ | -5.5 | -0.7 |  | $\mu \mathrm{A}$ |
| EEPROM Store Current ${ }^{3,6}$ | IDD_EEPROM_STORE | $\mathrm{V}_{\mathbb{H}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 2 |  | mA |
| EEPROM Read Current ${ }^{3,7}$ | IDD_EEPROM_READ | $V_{1 H}=V_{D D}$ or $V_{\text {IL }}=G N D$ |  | 320 |  | $\mu \mathrm{A}$ |
| Power Dissipation ${ }^{8}$ | PDISS | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ |  | 3.5 |  | $\mu \mathrm{W}$ |
| Power Supply Rejection Ratio | PSRR | $\begin{aligned} & \Delta V_{D D} / \Delta V_{S S}=V_{D D} \pm 10 \%, \\ & \text { code }=\text { full scale } \end{aligned}$ |  | -66 | -60 | dB |

AD5123/AD5143

| Parameter | Symbol | Test Conditions/Comments | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{9}$ |  |  |  |  |  |  |
| Bandwidth | BW | -3 dB |  |  |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega$ |  | 3 |  | MHz |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 0.43 |  | MHz |
| Total Harmonic Distortion | THD | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \mathrm{~V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{Vrms}, \\ & \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | -80 |  | dB |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | -90 |  | dB |
| Resistor Noise Density | $\mathrm{e}_{\text {__wb }}$ | $\begin{aligned} & \text { Code }=\text { half scale, } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{f}=10 \mathrm{kHz} \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ |  | 7 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  |  | $\mathrm{R}_{A B}=100 \mathrm{k} \Omega$ |  | 20 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Vw Settling Time | $\mathrm{ts}_{5}$ | $V_{A}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}$, from zero scale to full scale, $\pm 0.5$ LSB error band |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ |  | 2 |  | $\mu \mathrm{S}$ |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 12 |  | $\mu \mathrm{S}$ |
| Crosstalk ( $\mathrm{C}_{\mathrm{w}_{1} / \mathrm{C}_{\text {w }} \text { ) }}$ | $C_{T}$ | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega$ |  | 10 |  | nV -sec |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 25 |  | nV -sec |
| Analog Crosstalk | $\mathrm{C}_{\text {TA }}$ |  |  | -90 |  | dB |
| Endurance ${ }^{10}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 |  | Mcycles |
|  |  |  | 100 |  |  | kcycles |
| Data Retention ${ }^{11,12}$ |  |  |  | 50 |  | Years |

${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, and $\mathrm{V}_{S S}=0 \mathrm{~V}$.
${ }^{2}$ Resistor integral nonlinearity ( $\mathrm{R}-\mathrm{INL}$ ) error is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. The maximum wiper current is limited to $\left(0.7 \times V_{D D}\right) / R_{A B}$.
${ }^{3}$ Guaranteed by design and characterization, not subject to production test.
${ }^{4} I N L$ and DNL are measured at $V_{W B}$ with the RDAC configured as a potentiometer divider similar to a voltage output DAC. $V_{A}=V_{D D}$ and $V_{B}=0 \mathrm{~V}$. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{5}$ Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. Dual-supply operation enables ground referenced bipolar signal adjustment.
${ }^{6}$ Different from operating current; supply current for EEPROM program lasts approximately 30 ms .
${ }^{7}$ Different from operating current; supply current for EEPROM read lasts approximately $20 \mu \mathrm{~s}$.
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{IDD} \times \mathrm{V}_{D D}$ ).
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V}$.
${ }^{10}$ Endurance is qualified to 100,000 cycles per JEDEC Standard 22 , Method A117 and measured at $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
${ }^{11}$ Retention lifetime equivalent at junction temperature $\left(T_{J}\right)=125^{\circ} \mathrm{C}$ per JEDEC Standard 22 , Method A 117 . Retention lifetime, based on an activation energy of 1 eV, derates with junction temperature in the Flash/EE memory.
${ }^{12} 50$ years applies to an endurance of 1 k cycles. An endurance of 100 k cycles will have an equivalent retention lifetime of 5 years.

## AD5123/AD5143

## ELECTRICAL CHARACTERISTICS—AD5143

$\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2.25 \mathrm{~V}$ to $2.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-2.25 \mathrm{~V}$ to $-2.75 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.



| Parameter | Symbol | Test Conditions/Comments | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS ${ }^{9}$ |  |  |  |  |  |  |
| Bandwidth | BW | -3 dB |  |  |  |  |
|  |  | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega$ |  | 3 |  | MHz |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 0.43 |  | MHz |
| Total Harmonic Distortion | THD | $\begin{aligned} & V_{\mathrm{DD}} / V_{\mathrm{SS}}= \pm 2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{Vrms}, \\ & \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | -80 |  | dB |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | -90 |  | dB |
| Resistor Noise Density | $\mathrm{e}_{\text {N_wb }}$ | $\begin{aligned} & \text { Code }=\text { half scale, } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{f}=10 \mathrm{kHz} \end{aligned}$ |  |  |  |  |
|  |  | $\mathrm{R}_{A B}=10 \mathrm{k} \Omega$ |  | 7 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 20 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Vw Settling Time | ts | $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=0 \mathrm{~V}$, from zero scale to full scale, $\pm 0.5$ LSB error band |  |  |  |  |
|  |  | $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ |  | 2 |  | $\mu \mathrm{s}$ |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 12 |  |  |
| Crosstalk ( $\mathrm{C}_{\mathrm{w} 1} / \mathrm{C}_{\mathrm{w}_{2}}$ ) | $\mathrm{C}_{\text {T }}$ | $\mathrm{R}_{\text {AB }}=10 \mathrm{k} \Omega$ |  | 10 |  | $n \mathrm{~V}$-sec |
|  |  | $\mathrm{R}_{\text {AB }}=100 \mathrm{k} \Omega$ |  | 25 |  | n - -sec |
| Analog Crosstalk | $\mathrm{C}_{\text {TA }}$ |  |  | -90 |  | dB |
| Endurance ${ }^{10}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 100 | 1 |  | Mcycles kcycles |
| Data Retention ${ }^{11,12}$ |  |  |  | 50 |  | Years |

${ }^{1}$ Typical values represent average readings at $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, and $\mathrm{V}_{S S}=0 \mathrm{~V}$.
${ }^{2}$ Resistor integral nonlinearity ( $\mathrm{R}-\mathrm{INL}$ ) error is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. $R$-DNL measures the relative step change from ideal between successive tap positions. The maximum wiper current is limited to $\left(0.7 \times V_{D D}\right) / R_{A B}$.
${ }^{3}$ Guaranteed by design and characterization, not subject to production test.
${ }^{4}$ INL and DNL are measured at $V_{\text {WB }}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D A C . V_{A}=V_{D D}$ and $V_{B}=0 V$. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions.
${ }^{5}$ Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. Dual-supply operation enables ground referenced bipolar signal adjustment.
${ }^{6}$ Different from operating current; supply current for EEPROM program lasts approximately 30 ms .
${ }^{7}$ Different from operating current; supply current for EEPROM read lasts approximately $20 \mu \mathrm{~s}$.
${ }^{8} \mathrm{P}_{\text {DISS }}$ is calculated from ( $\mathrm{IDD} \times \mathrm{V}_{\mathrm{DD}}$ ).
${ }^{9}$ All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 2.5 \mathrm{~V}$.
${ }^{10}$ Endurance is qualified to 100,000 cycles per JEDEC Standard 22 , Method A117 and measured at $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
${ }^{11}$ Retention lifetime equivalent at junction temperature $\left(T_{J}\right)=125^{\circ} \mathrm{C}$ per JEDEC Standard 22, Method A117. Retention lifetime, based on an activation energy of 1 eV, derates with junction temperature in the Flash/EE memory.
${ }^{12} 50$ years applies to an endurance of 1 k cycles. An endurance of 100 k cycles will have an equivalent retention lifetime of 5 years.

## INTERFACE TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.3 \mathrm{~V}$ to 5.5 V ; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 4. $\mathrm{I}^{2} \mathrm{C}$ Interface

| Parameter ${ }^{1}$ | Test Conditions/Comments | Min | Typ | Max | Unit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{fscL}^{2}$ | Standard mode |  |  | 100 | kHz | Serial clock frequency |
|  | Fast mode |  |  | 400 | kHz |  |
| $\mathrm{t}_{1}$ | Standard mode | 4.0 |  |  | $\mu \mathrm{s}$ | SCL high time, $\mathrm{t}_{\text {HIGH }}$ |
|  | Fast mode | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{2}$ | Standard mode | 4.7 |  |  | $\mu \mathrm{s}$ | SCL low time, tıow |
|  | Fast mode | 1.3 |  |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{3}$ | Standard mode | 250 |  |  | ns | Data setup time, tsu; DAT |
|  | Fast mode | 100 |  |  | ns |  |
| $\mathrm{t}_{4}$ | Standard mode | 0 |  | 3.45 | $\mu \mathrm{s}$ | Data hold time, thd; dat |
|  | Fast mode | 0 |  | 0.9 | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{5}$ | Standard mode | 4.7 |  |  | $\mu \mathrm{s}$ | Setup time for a repeated start condition, $\mathrm{tsu}_{\text {; STA }}$ |
|  | Fast mode | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| t6 | Standard mode | 4 |  |  | $\mu \mathrm{s}$ | Hold time (repeated) for a start condition, thd; sTA |
|  | Fast mode | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{7}$ | Standard mode | 4.7 |  |  | $\mu \mathrm{s}$ | Bus free time between a stop and a start condition, $t_{\text {buF }}$ |
|  | Fast mode | 1.3 |  |  | $\mu \mathrm{s}$ |  |
| $\mathrm{t}_{8}$ | Standard mode | 4 |  |  | $\mu \mathrm{s}$ | Setup time for a stop condition, tsu;sto |
|  | Fast mode | 0.6 |  |  | $\mu \mathrm{s}$ |  |
| t9 | Standard mode |  |  | 1000 | ns | Rise time of SDA signal, trda |
|  | Fast mode | $20+0.1 C_{L}$ |  | 300 | ns |  |
| $\mathrm{t}_{10}$ | Standard mode |  |  | 300 | ns | Fall time of SDA signal, trDA |
|  | Fast mode | $20+0.1 \mathrm{CL}$ |  | 300 | ns |  |
| $\mathrm{t}_{11}$ | Standard mode |  |  | 1000 | ns | Rise time of SCL signal, trcL |
|  | Fast mode | $20+0.1 C_{L}$ |  | 300 | ns |  |
| $t_{11}{ }^{\text {A }}$ | Standard mode |  |  | 1000 | ns | Rise time of SCL signal after a repeated start condition and after an acknowledge bit, tral (not shown in Figure 3) |
|  | Fast mode | $20+0.1 \mathrm{CL}$ |  | 300 | ns |  |
| $t_{12}$ | Standard mode |  |  | 300 | ns | Fall time of SCL signal, $\mathrm{t}_{\text {FCL }}$ |
|  | Fast mode | $20+0.1 \mathrm{CL}$ |  | 300 | ns |  |
| $\mathrm{tsp}^{3}$ | Fast mode | 0 |  | 50 | ns | Pulse width of suppressed spike (not shown in Figure 3) |
| $\mathrm{t}_{\text {EEPROM_Program }}{ }^{4}$ |  |  | 15 | 50 | ms | Memory program time (not shown in Figure 3) |
| $t_{\text {EEPROM_READBACK }}$ |  |  | 7 | 30 | $\mu \mathrm{s}$ | Memory readback time (not shown in Figure 3) |
| $t_{\text {power_up }}{ }^{5}$ |  |  |  | 75 | $\mu \mathrm{s}$ | Power-on EEPROM restore time (not shown in Figure 3) |
| $t_{\text {RESET }}$ |  |  | 30 |  | $\mu \mathrm{s}$ | Reset EEPROM restore time (not shown in Figure 3) |

[^1]
## SHIFT REGISTER AND TIMING DIAGRAMS



Figure 3. $1^{2}$ C Serial Interface Timing Diagram (Typical Write Sequence)

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 5.

| Parameter | Rating |
| :---: | :---: |
| $V_{\text {DD }}$ to GND | -0.3 V to +7.0 V |
| Vss to GND | +0.3 V to -7.0 V |
| $V_{\text {DD }}$ to $V_{S S}$ | 7 V |
| $V_{A}, V_{W}, V_{B}$ to GND | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V} \text { or } \\ & +7.0 \mathrm{~V} \text { (whichever is less) } \end{aligned}$ |
| $I_{A}, I_{w}, I_{B}$ |  |
| Pulsed ${ }^{1}$ |  |
| Frequency $>10 \mathrm{kHz}$ |  |
| $\mathrm{R}_{\text {Aw }}=10 \mathrm{k} \Omega$ | $\pm 6 \mathrm{~mA} / \mathrm{d}^{2}$ |
| $\mathrm{R}_{\text {Aw }}=100 \mathrm{k} \Omega$ | $\pm 1.5 \mathrm{~mA} / \mathrm{d}^{2}$ |
| Frequency $\leq 10 \mathrm{kHz}$ |  |
| $\mathrm{R}_{\text {Aw }}=10 \mathrm{k} \Omega$ | $\pm 6 \mathrm{~mA} / \sqrt{ } \mathrm{d}^{2}$ |
| $\mathrm{R}_{\text {Aw }}=100 \mathrm{k} \Omega$ | $\pm 1.5 \mathrm{~mA} / \sqrt{ } \mathrm{d}^{2}$ |
| Digital Inputs | $\begin{aligned} & -0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} \text { or } \\ & +7 \mathrm{~V} \text { (whichever is less) } \end{aligned}$ |
| Operating Temperature Range, $\mathrm{T}_{\mathrm{A}}{ }^{3}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature, TJ Maximum | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Reflow Soldering |  |
| Peak Temperature | $260^{\circ} \mathrm{C}$ |
| Time at Peak Temperature | 20 sec to 40 sec |
| Package Power Dissipation | $\left(\mathrm{T}, \mathrm{max}-\mathrm{T}_{\mathrm{A}}\right.$ ) $/ \theta_{\mathrm{JA}}$ |
| FICDM | 1.5 kV |

[^2]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

$\theta_{\text {JA }}$ is defined by the JEDEC JESD5 51 standard, and the value is dependent on the test board and test environment.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| $16-$ Lead LFCSP | $89.5^{1}$ | 3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ JEDEC 2S2P test board, still air ( $0 \mathrm{~m} / \mathrm{sec}$ airflow).

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 7. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | A1 | Terminal $A$ of $R D A C 1 . V_{S S} \leq V_{A} \leq V_{D D}$. |
| 2 | W1 | Wiper Terminal of $R D A C 1 . V_{S S} \leq V_{W} \leq V_{D D}$. |
| 3 | B1 | Terminal B of RDAC1. $V_{S S} \leq V_{B} \leq V_{D D}$. |
| 4 | W3 | Wiper Terminal of $R D A C 3 . V_{S S} \leq V_{W} \leq V_{D D}$. |
| 5 | B3 | Terminal B of RDAC3. $V_{S S} \leq V_{B} \leq V_{D D}$. |
| 6 | $\mathrm{~V}_{S S}$ | Negative Power Supply. Decouple this pin with $0.1 \mu \mathrm{~F}$ ceramic capacitors and $10 \mu \mathrm{~F}$ capacitors. |
| 7 | A2 | Terminal $A$ of $R D A C 2 . V_{S S} \leq V_{A} \leq V_{D D}$. |
| 8 | W2 | Wiper Terminal of $R D A C 2 . V_{S S} \leq V_{W} \leq V_{D D}$. |
| 9 | B2 | Terminal B of RDAC2. $V_{S S} \leq V_{B} \leq V_{D D}$. |
| 10 | W4 | Wiper Terminal of $R D A C 4 . V_{S S} \leq V_{W} \leq V_{D D}$. |
| 11 | B4 | Terminal B of RDAC4. $V_{S S} \leq V_{B} \leq V_{D D}$. |
| 12 | $V_{D D}$ | Positive Power Supply. Decouple this pin with $0.1 \mu F$ ceramic capacitors and $10 \mu F$ capacitors. |
| 13 | SCL | Serial Clock Line. Data is clocked in at the logic low transition. |
| 14 | SDA | Serial Data Input/Output. |
| 15 | ADDR | Programmable Address for Multiple Package Decoding. |
| 16 | GND | Ground Pin, Logic Ground Reference. |
|  | EPAD | Internally Connect the Exposed Paddle to $V_{S S}$. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. R-INL vs. Code (AD5143)


Figure 6. R-INL vs. Code (AD5123)


Figure 7. INL vs. Code (AD5143)


Figure 8. R-DNL vs. Code (AD5143)


Figure 9. R-DNL vs. Code (AD5123)


Figure 10. DNL vs. Code (AD5143)


Figure 11. INL vs. Code (AD5123)


Figure 12. Potentiometer Mode Temperature Coefficient $\left(\left(\Delta V_{w} / V_{w}\right) / \Delta T \times 10^{6}\right)$ vs. Code


Figure 13. Supply Current vs. Temperature


Figure 14. DNL vs. Code (AD5123)


Figure 15. Rheostat Mode Temperature Coefficient (( $\left.\left.\Delta R_{w B} / R_{w B}\right) / \Delta T \times 10^{6}\right)$ vs. Code


Figure 16. IDD Current vs. Digital Input Voltage


Figure $17.10 \mathrm{k} \Omega$ Gain vs. Frequency and Code


Figure 18. Total Harmonic Distortion Plus Noise $(T H D+N)$ vs. Frequency


Figure 19. Normalized Phase Flatness vs. Frequency, $R_{A B}=10 \mathrm{k} \Omega$


Figure 20. $100 \mathrm{k} \Omega$ Gain vs. Frequency and Code


Figure 21. Total Harmonic Distortion Plus Noise $(T H D+N)$ vs. Amplitude


Figure 22. Normalized Phase Flatness vs. Frequency, $R_{A B}=100 \mathrm{k} \Omega$


Figure 23. Incremental Wiper On Resistance vs. Positive Power Supply (VDD)


Figure 24. Maximum Bandwidth vs. Code and Net Capacitance


Figure 25. Maximum Transition Glitch


Figure 26. Resistor Lifetime Drift


Figure 27. Power Supply Rejection Ratio (PSRR) vs. Frequency


Figure 28. Digital Feedthrough


Figure 29. Shutdown Isolation vs. Frequency


Figure 30. Theoretical Maximum Current vs. Code

## AD5123/AD5143

## TEST CIRCUITS

Figure 31 to Figure 35 define the test conditions used in the Specifications section.


Figure 31. Resistor Integral Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)


Figure 32. Potentiometer Divider Nonlinearity Error (INL, DNL)


Figure 33. Wiper Resistance

## THEORY OF OPERATION

The AD5123/AD5143 digital programmable potentiometers are designed to operate as true variable resistors for analog signals within the terminal voltage range of $\mathrm{V}_{\text {SS }}<\mathrm{V}_{\text {TERM }}<\mathrm{V}_{\mathrm{DD}}$. The resistor wiper position is determined by the RDAC register contents. The RDAC register acts as a scratchpad register that allows unlimited changes of resistance settings. A secondary register (the input register) can preload the RDAC register data.
The RDAC register can be programmed with any position setting using the $\mathrm{I}^{2} \mathrm{C}$ interface (depending on the model). When a desirable wiper position is found, this value can be stored in the EEPROM memory. Thereafter, the wiper position is always restored to that position for subsequent power-ups. The storing of EEPROM data takes approximately 15 ms ; during this time, the device is locked and does not acknowledge any new command, preventing any changes from taking place.

## RDAC REGISTER AND EEPROM

The RDAC register directly controls the position of the digital potentiometer wiper. For example, when the RDAC register is loaded with 0x80 (AD5143, 256 taps), the wiper is connected to half scale of the variable resistor. The RDAC register is a standard logic register; there is no restriction on the number of changes allowed.

It is possible to both write to and read from the RDAC register using the digital interface (see Table 9).

The contents of the RDAC register can be stored to the EEPROM using Command 9 (see Table 9). Thereafter, the RDAC register always sets at that position for any future on off on power supply sequence. It is possible to read back data saved into the EEPROM with Command 3 (see Table 9).

Alternatively, the EEPROM can be written to independently using Command 11 (see Table 15).

## INPUT SHIFT REGISTER

For the AD5123/AD5143, the input shift register is 16 bits wide, as shown in Figure 2. The 16-bit word consists of four control bits, followed by four address bits and by eight data bits.

If the AD5143 RDAC or EEPROM registers are read from or written to, the lowest data bit (Bit 0) is ignored.
Data is loaded MSB first (Bit 15). The four control bits determine the function of the software command, as listed in Table 9 and Table 15.

## $I^{2}$ C SERIAL DATA INTERFACE

The AD5123/AD5143 has 2-wire, $I^{2} \mathrm{C}$-compatible serial interfaces. These devices can be connected to an $\mathrm{I}^{2} \mathrm{C}$ bus as a slave device, under the control of a master device. See Figure 3 for a timing diagram of a typical write sequence.

The AD5123/AD5143 supports standard ( 100 kHz ) and fast ( 400 kHz ) data transfer modes. Support is not provided for 10 -bit addressing and general call addressing.
The 2 -wire serial bus protocol operates as follows:

1. The master initiates a data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address and an $\mathrm{R} / \overline{\mathrm{W}}$ bit. The slave device corresponding to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is called the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, the shift register.
If the $\mathrm{R} / \overline{\mathrm{W}}$ bit is set high, the master reads from the slave device. However, if the $\mathrm{R} / \overline{\mathrm{W}}$ bit is set low, the master writes to the slave device.
2. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL.
3. When all data bits have been read from or written to, a stop condition is established. In write mode, the master pulls the SDA line high during the tenth clock pulse to establish a stop condition. In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the tenth clock pulse, and then high again during the tenth clock pulse to establish a stop condition.

## $I^{2}$ C ADDRESS

The facility to make hardwired changes to ADDR allows the user to incorporate up to three of these devices on one bus as outlined in Table 8.

Table 8. $\mathrm{I}^{2} \mathrm{C}$ Address Selection

| ADDR Pin | 7-Bit I² $^{2}$ C Device Address |
| :--- | :--- |
| V $_{\text {DD }}$ | 0101000 |
| No connect |  |
|  |  |
|  | 0101010 |
| GND | 0101011 |

[^3]Table 9. Reduced Commands Operation Truth Table

| Command Number | ControlBits[DB15:DB12] |  |  |  | AddressBits[DB11:DB8] ${ }^{1}$ |  |  |  | Data Bits[DB7:DB0] ${ }^{1}$ |  |  |  |  |  |  |  | Operation |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C3 | C2 | C1 | C0 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
| 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | X | X | NOP: do nothing |  |  |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to RDAC |  |  |
| 2 | 0 | 0 | 1 | 0 | 0 | 0 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to input register |  |  |
| 3 | 0 | 0 | 1 | 1 | 0 | 0 | A1 | A0 | X | X | X | X | X | X | D1 | D0 | Read back contents |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | D1 | D0 | Data |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $1$ | EEPROM RDAC |
| 9 | 0 | 1 | 1 | 1 | 0 | 0 | A1 | A0 | X | X | X | X | X | X | X | 1 | Copy RDAC register to EEPROM |  |  |
| 10 | 0 | 1 | 1 | 1 | 0 | 0 | A1 | A0 | X | X | X | X | X | X | X | 0 | Copy EEPROM into RDAC |  |  |
| 14 | 1 | 0 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | Software reset |  |  |
| 15 | 1 | 1 | 0 | 0 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | D0 | Software shutdown |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | D0 | Condition |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & \hline 0 \\ & 1 \end{aligned}$ | Normal mode Shutdown mode |  |

${ }^{1} \mathrm{X}$ means don't care.

Table 10. Reduced Address Bits Table

| A3 | A2 | A1 | A0 | Channel | Stored Channel Memory |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | $X^{1}$ | $X^{1}$ | $X^{1}$ | All channels | Not applicable |
| 0 | 0 | 0 | 0 | RDAC1 | RDAC1 |
| 0 | 0 | 0 | 1 | RDAC2 | RDAC2 |
| 0 | 0 | 1 | 0 | RDAC3 | RDAC3 |
| 0 | 0 | 1 | 1 | RDAC4 |  |

[^4]
## ADVANCED CONTROL MODES

The AD5123/AD5143 digital potentiometers include a set of user programming features to address the wide number of applications for these universal adjustment devices (see Table 15 and Table 17).

Key programming features include the following:

- Input register
- Linear gain setting mode
- Low wiper resistance feature
- Linear increment and decrement instructions
- $\pm 6 \mathrm{~dB}$ increment and decrement instructions
- Burst mode ( $\mathrm{I}^{2} \mathrm{C}$ only)
- Reset
- Shutdown mode


## Input Register

The AD5123/AD5143 include one input register per RDAC register. These registers allow preloading of the value for the associated RDAC register. These registers can be written to using Command 2 and read back using Command 3 (see Table 15).
This feature allows a synchronous and asynchronous update of one or all of the RDAC registers at the same time.
The transfer from the input register to the RDAC register is done synchronously by Command 8 (see Table 15).

If new data is loaded in an RDAC register, this RDAC register automatically overwrites the associated input register.

## Linear Gain Setting Mode

The patented architecture of the AD5123/AD5143 allows the independent control of each string resistor, $\mathrm{R}_{\mathrm{AW}}$, and $\mathrm{R}_{\mathrm{WB}}$. To enable linear gain setting mode, use Command 16 (see Table 15) to set Bit D2 of the control register (see Table 17).
This mode of operation can control the potentiometer as two independent rheostats connected at a single point, W terminal, as opposed to potentiometer mode where each resistor is complementary, $\mathrm{R}_{A W}=\mathrm{R}_{A B}-\mathrm{R}_{\mathrm{wb}}$.

This mode enables a second input and an RDAC register per channel, as shown in Table 16; however, the actual RDAC contents remain unchanged. The same operations are valid for potentiometer and linear setting gain modes. The devices restore in potentiometer mode after a reset or power-up.

## Low Wiper Resistance Feature

The AD5123/AD5143 include two commands to reduce the wiper resistance between the terminals when the devices achieve full scale or zero scale. These extra positions are called bottom scale, BS, and top scale, TS. The resistance between Terminal A and Terminal W at top scale is specified as $\mathrm{R}_{\mathrm{Ts}}$. Similarly, the bottom scale resistance between Terminal B and Terminal W is specified as $\mathrm{R}_{\mathrm{BS}}$.
The contents of the RDAC registers are unchanged by entering in these positions. There are three ways to exit from top scale and bottom scale: by using Command 12 or Command 13 (see Table 15); by loading new data in an RDAC register, which includes increment/decrement operations; or by entering shutdown mode, Command 15 (see Table 15).

Table 11 and Table 12 show the truth tables for the top scale position and the bottom scale position, respectively, when the potentiometer or linear gain setting mode is enabled.

Table 11. Top Scale Truth Table

| Linear Gain Setting Mode |  | Potentiometer Mode |  |
| :--- | :--- | :--- | :--- |
| $\mathrm{R}_{A W}$ | $\mathrm{R}_{\text {WB }}$ | $\mathrm{R}_{A W}$ | $\mathrm{R}_{\mathrm{WB}}$ |
| $\mathrm{R}_{A B}$ | $\mathrm{R}_{A B}$ | $\mathrm{R}_{T S}$ | $\mathrm{R}_{A B}$ |

Table 12. Bottom Scale Truth Table

| Linear Gain Setting Mode |  | Potentiometer Mode |  |
| :--- | :--- | :--- | :--- |
| RAw $^{2}$ | RwB | $R_{A w}$ | $R_{w B}$ |
| $R_{T S}$ | $R_{B S}$ | $R_{A B}$ | $R_{B S}$ |

## Linear Increment and Decrement Instructions

The increment and decrement commands (Command 4 and Command 5 in Table 15) are useful for linear step adjustment applications. These commands simplify microcontroller software coding by allowing the controller to send an increment or decrement command to the device. The adjustment can be individual or in a ganged potentiometer arrangement, where all wiper positions are changed at the same time.

For an increment command, executing Command 4 automatically moves the wiper to the next resistance RDAC position. This command can be executed in a single channel or multiple channels.

## $\pm 6$ dB Increment and Decrement Instructions

Two programming instructions produce logarithmic taper increment or decrement of the wiper position control by an individual potentiometer or by a ganged potentiometer arrangement where all RDAC register positions are changed simultaneously. The +6 dB increment is activated by Command 6 , and the -6 dB decrement is activated by Command 7 (see Table 15). For example, starting with the zero-scale position and executing Command 6 ten times moves the wiper in 6 dB steps to the fullscale position. When the wiper position is near the maximum setting, the last 6 dB increment instruction causes the wiper to go to the full-scale position (see Table 13).
Incrementing the wiper position by +6 dB essentially doubles the RDAC register value, whereas decrementing the wiper position by -6 dB halves the register value. Internally, the AD5123/AD5143 use shift registers to shift the bits left and right to achieve a $\pm 6 \mathrm{~dB}$ increment or decrement. These functions are useful for various audio/video level adjustments, especially for white LED brightness settings in which human visual responses are more sensitive to large adjustments than to small adjustments.

Table 13. Detailed Left Shift and Right Shift Functions for the $\pm 6 \mathrm{~dB}$ Step Increment and Decrement

| Left Shift (+6 dB/Step) | Right Shift (-6 dB/Step) |
| :--- | :--- |
| 00000000 | 11111111 |
| 00000001 | 01111111 |
| 00000010 | 00111111 |
| 00000100 | 0001111 |
| 00001000 | 00001111 |
| 00010000 | 00000111 |
| 00100000 | 00000011 |
| 01000000 | 00000001 |
| 10000000 | 00000000 |
| 11111111 | 00000000 |

## Burst Mode

By enabling the burst mode, multiple data bytes can be sent to the device consecutively. After the command byte, the device interprets the consecutive bytes as data bytes for the command.
A new command can be sent by generating a repeat start or by a stop and start condition.

The burst mode is activated by setting Bit D3 of the control register (see Table 17).

## Reset

The AD5123/AD5143 can be reset through software by executing Command 14 (see Table 15). The reset command loads the RDAC registers with the contents of the EEPROM and takes approximately $30 \mu \mathrm{~s}$. The EEPROM is preloaded to midscale at the factory, and initial power-up is, accordingly, at midscale.

## Shutdown Mode

The AD5123/AD5143 can be placed in shutdown mode by executing the software shutdown command, Command 15 (see Table 15), and setting the LSB (D0) to 1 . This feature places the RDAC in a zero power consumption state where the device operates in potentiometer mode, Terminal A is open-circuited, and the wiper, Terminal W , is connected to Terminal B ; however, a finite wiper resistance of $40 \Omega$ is present. When the device is configured in linear gain setting mode, the resistor addressed, $\mathrm{R}_{\text {AW }}$ or $\mathrm{R}_{\mathrm{WB}}$, is internally place at high impedance. Table 14 shows the truth table depending on the device operating mode. The contents of the RDAC register are unchanged by entering shutdown mode. However, all commands listed in Table 15 are supported while in shutdown mode. Execute Command 15 (see Table 15) and set the LSB (D0) to 0 to exit shutdown mode.

Table 14. Truth Table for Shutdown Mode

| Linear Gain Setting Mode |  | Potentiometer Mode |  |
| :--- | :--- | :--- | :--- |
| R $_{\text {Aw }}$ | RwB | R $_{\text {Aw }}$ | RwB |
| High impedance | High impedance | High impedance | $\mathrm{R}_{\mathrm{BS}}$ |

## EEPROM OR RDAC REGISTER PROTECTION

The EEPROM and RDAC registers can be protected by disabling any update to these registers. This can be done by using software or by using hardware. If these registers are protected by software, set Bit D0 and/or Bit D1 (see Table 17), which protects the RDAC and EEPROM registers independently.
When RDAC is protected, the only operation allowed is to copy the EEPROM into the RDAC register.

AD5123/AD5143

Table 15. Advance Commands Operation Truth Table

| Command Number | $\begin{gathered} \text { Control } \\ \text { Bits[DB15:DB12] } \end{gathered}$ |  |  |  | AddressBits[DB11:DB8] |  |  |  | Data Bits[DB7:DB0] ${ }^{1}$ |  |  |  |  |  |  |  | Operation |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C3 | C2 | C1 | C0 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
| 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | X | X | X | X | X | NOP: do nothing |  |  |
| 1 | 0 | 0 | 0 | 1 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to RDAC |  |  |
| 2 | 0 | 0 | 1 | 0 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to input register |  |  |
| 3 | 0 | 0 | 1 | 1 | X | A2 | A1 | A0 | X | X | X | X | X | X | D1 | D0 | Read back contents |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | D1 | D0 | Data |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | Input register |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | EEPROM |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 1 | 0 | Control register |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 1 | 1 | RDAC |
| 4 | 0 | 1 | 0 | 0 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | 1 | Linear RDAC increment |  |  |
| 5 | 0 | 1 | 0 | 0 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | 0 | Linear RDAC decrement |  |  |
| 6 | 0 | 1 | 0 | 1 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | 1 | +6 dB RDAC increment |  |  |
| 7 | 0 | 1 | 0 | 1 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | 0 | -6 dB RDAC decrement |  |  |
| 8 | 0 | 1 | 1 | 0 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | X | Copy input register to RDAC (software LRDAC) |  |  |
| 9 | 0 | 1 | 1 | 1 | 0 | 0 | A1 | A0 | X | X | X | X | X | X | X | 1 | Copy RDAC register to EEPROM |  |  |
| 10 | 0 | 1 | 1 | 1 | 0 | 0 | A1 | A0 | X | X | X | X | X | X | X | 0 | Copy EEPROM into RDAC |  |  |
| 11 | 1 | 0 | 0 | 0 | 0 | 0 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write contents of serial register data to EEPROM |  |  |
| 12 | 1 | 0 | 0 | 1 | A3 | A2 | A1 | A0 | 1 | X | X | X | X | X | X | D0 | Top scale <br> D0 $=0$; normal mode <br> D0 $=1$; shutdown mode |  |  |
| 13 | 1 | 0 | 0 | 1 | A3 | A2 | A1 | A0 | 0 | X | X | X | X | X | X | D0 | Bottom scale <br> D0 $=1$; enter <br> D0 $=0$; exit |  |  |
| 14 | 1 | 0 | 1 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | Software reset |  |  |
| 15 | 1 | 1 | 0 | 0 | A3 | A2 | A1 | A0 | X | X | X | X | X | X | X | D0 | Software shutdown D0 = 0; normal mode D0 $=1$; device placed in shutdown mode |  |  |
| 16 | 1 | 1 | 0 | 1 | X | X | X | X | X | X | X | X | D3 | D2 | D1 | D0 | Copy serial register data to control register |  |  |

${ }^{1} \mathrm{X}$ means don't care.
Table 16. Address Bits

| A3 | A2 | A1 | A0 | Potentiometer Mode |  | Linear Gain Setting Mode |  | Stored RDAC Memory |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Input Register | RDAC Register | Input Register | RDAC Register |  |
| 1 | X ${ }^{1}$ | $\mathrm{X}^{1}$ | X ${ }^{1}$ | All channels | All channels | All channels | All channels | Not applicable |
| 0 | 0 | 0 | 0 | RDAC1 | RDAC1 | Rwb1 | Rwb1 | RDAC1 |
| 0 | 1 | 0 | 0 | Not applicable | Not applicable | RAW1 | Raw1 | Not applicable |
| 0 | 0 | 0 | 1 | RDAC2 | RDAC2 | Rwb2 | Rwb2 | RDAC2 |
| 0 | 1 | 0 | 1 | Not applicable | Not applicable | Raw2 | Raw2 | Not applicable |
| 0 | 0 | 1 | 0 | RDAC3 | RDAC3 | Rwв3 | Rwв3 | RDAC3 |
| 0 | 1 | 1 | 0 | Not applicable | Not applicable | Raw3 | Raw3 | Not applicable |
| 0 | 0 | 1 | 1 | RDAC4 | RDAC4 | RWB4 | Rwb4 | RDAC4 |
| 0 | 1 | 1 | 1 | Not applicable | Not applicable | RAW4 | Raw4 | Not applicable |

[^5]Table 17. Control Register Bit Descriptions

| Bit Name | Description |
| :---: | :---: |
| D0 | RDAC register write protect <br> $0=$ wiper position frozen to value in EEPROM memory <br> 1 = allows update of wiper position through digital interface (default) |
| D1 | EEPROM program enable <br> $0=$ EEPROM program disabled <br> 1 = enables device for EEPROM program (default) |
| D2 | Linear setting mode/potentiometer mode <br> $0=$ potentiometer mode (default) <br> 1 = linear gain setting mode |
| D3 | Burst mode <br> 0 = disabled (default) <br> 1 = enabled (no disable after stop or repeat start condition) |

## RDAC ARCHITECTURE

To achieve optimum performance, Analog Devices, Inc., has patented the RDAC segmentation architecture for all the digital potentiometers. In particular, the AD5123/AD5143 employ a three-stage segmentation approach, as shown in Figure 36. The AD5123/AD5143 wiper switch is designed with the transmission gate CMOS topology and with the gate voltage derived from $V_{\text {DD }}$ and $V_{s s}$.


Figure 36. AD5123/AD5143 Simplified RDAC Circuit

## Top Scale/Bottom Scale Architecture

In addition, the AD5123/AD5143 include new positions to reduce the resistance between terminals. These positions are called bottom scale and top scale. At bottom scale, the typical wiper resistance decreases from $130 \Omega$ to $60 \Omega\left(\mathrm{R}_{A B}=100 \mathrm{k} \Omega\right)$. At top scale, the resistance between Terminal A and Terminal W is decreased by 1 LSB, and the total resistance is reduced to $60 \Omega$ $\left(\mathrm{R}_{A B}=100 \mathrm{k} \Omega\right)$.

## PROGRAMMING THE VARIABLE RESISTOR

## Rheostat Operation $- \pm 8 \%$ Resistor Tolerance

The AD5123/AD5143 operate in rheostat mode when only two terminals are used as a variable resistor. The unused terminal can be floating, or it can be tied to Terminal W, as shown in Figure 37.


Figure 37. Rheostat Mode Configuration

The nominal resistance between Terminal A and Terminal B, $R_{A B}$, is $10 \mathrm{k} \Omega$ or $100 \mathrm{k} \Omega$, and has 128/256 tap points accessed by the wiper terminal. The 7-bit/8-bit data in the RDAC latch is decoded to select one of the 128/256 possible wiper settings. The general equations for determining the digitally programmed output resistance between Terminal W and Terminal B are

AD5123:

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{128} \times R_{A B}+R_{W} \quad \text { From } 0 \times 00 \text { to } 0 \times 7 \mathrm{~F} \tag{1}
\end{equation*}
$$

AD5143:

$$
\begin{equation*}
R_{W B}(D)=\frac{D}{256} \times R_{A B}+R_{W} \quad \text { From } 0 \times 00 \text { to } 0 x F F \tag{2}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code in the 7-bit/8-bit RDAC register.
$R_{A B}$ is the end to end resistance.
$R_{W}$ is the wiper resistance.
In potentiometer mode, similar to the mechanical potentiometer, the resistance between Terminal W and Terminal A also produces a digitally controlled complementary resistance, Rwa. Rwa also gives a maximum of $8 \%$ absolute. R ${ }_{W A}$ starts at the maximum resistance value and decreases as the data loaded into the latch increases. The general equations for this operation are

AD5123:

$$
\begin{equation*}
R_{A W}(D)=\frac{128-D}{128} \times R_{A B}+R_{W} \quad \text { From } 0 \times 00 \text { to } 0 \times 7 \mathrm{~F} \tag{3}
\end{equation*}
$$

AD5143:

$$
\begin{equation*}
R_{A W}(D)=\frac{256-D}{256} \times R_{A B}+R_{W} \quad \text { From } 0 \times 00 \text { to } 0 \mathrm{xFF} \tag{4}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code in the 7-bit/8-bit RDAC register.
$R_{A B}$ is the end to end resistance.
$R_{W}$ is the wiper resistance.
If the device is configured in linear gain setting mode, the resistance between Terminal W and Terminal A is directly proportional to the code loaded in the associate RDAC register. The general equations for this operation are
AD5123:

$$
\begin{equation*}
R_{A W}(D)=\frac{D}{128} \times R_{A B}+R_{W} \quad \text { From } 0 x 00 \text { to } 0 \mathrm{x} 7 \mathrm{~F} \tag{5}
\end{equation*}
$$

AD5143:

$$
\begin{equation*}
R_{A W}(D)=\frac{D}{256} \times R_{A B}+R_{W} \quad \text { From } 0 x 00 \text { to } 0 \mathrm{xFF} \tag{6}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the binary code in the 7 -bit/8-bit RDAC register.
$R_{A B}$ is the end to end resistance.
$R_{W}$ is the wiper resistance.


[^0]:    ${ }^{1}$ Two potentiometers and two rheostats.

[^1]:    ${ }^{1}$ Maximum bus capacitance is limited to 400 pF .
    ${ }^{2}$ The SDA and SCL timing is measured with the input filters enabled. Switching off the input filters improves the transfer rate; however, it has a negative effect on the EMC behavior of the device.
    ${ }^{3}$ Input filtering on the SCL and SDA inputs suppresses noise spikes that are less than 50 ns for fast mode.
    ${ }^{4}$ EEPROM program time depends on the temperature and EEPROM write cycles. Higher timing is expected at lower temperatures and higher write cycles.
    ${ }^{5}$ Maximum time after $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}$ is equal to 2.3 V .

[^2]:    ${ }^{1}$ Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the $A, B$, and $W$ terminals at a given resistance.
    ${ }^{2} \mathrm{~d}=$ pulse duty factor.
    ${ }^{3}$ Includes programming of EEPROM memory.

[^3]:    ${ }^{1}$ Not available in bipolar mode (VSS < 0 V).

[^4]:    ${ }^{1} \mathrm{X}$ means don't care.

[^5]:    ${ }^{1}$ X means don't care.

