# **E**hipsmall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





### Nonvolatile Memory, Quad 64-Position Digital Potentiometer

### AD5233

#### **FEATURES**

**Nonvolatile memory stores wiper setting 4-channel independent programmable 64-position resolution Power-on refreshed with EEMEM settings EEMEM restore time: 140 µs typical Full monotonic operation 10 kΩ, 50 kΩ, and 100 kΩ terminal resistance Permanent memory write protection Wiper setting readback Predefined linear increment/decrement instructions Predefined ±6 dB/step log taper increment/decrement instructions SPI-compatible serial interface with readback function 2.7 V to 5.5 V single supply or ±2.5 V dual supply 11 bytes extra nonvolatile memory for user-defined data** 

**100-year typical data retention, TA = 55°C** 

#### **APPLICATIONS**

**Mechanical potentiometer replacement Instrumentation: gain, offset adjustment Programmable voltage-to-current conversion Programmable filters, delays, time constants Programmable power supply Sensor calibration** 

#### **GENERAL DESCRIPTION**

The AD5233 is a quad-channel nonvolatile memory,<sup>1</sup> digitally controlled potentiometer<sup>2</sup> with a 64-step resolution. The device performs the same electronic adjustment function as a mechanical potentiometer with enhanced resolution, solid-state reliability, and remote controllability. The AD5233 has versatile programming using a serial peripheral interface (SPI) for 16 modes of operation and adjustment, including scratchpad programming, memory storing and restoring, increment/decrement, ±6 dB/step log taper adjustment, wiper setting readback, and extra EEMEM for user-defined information such as memory data for other components, look-up tables, or system identification information.

<sup>1</sup> The terms nonvolatile memory and EEMEM are used interchangeably. <sup>2</sup> The terms digital potentiometer and RDAC are used interchangeably.

#### **FUNCTIONAL BLOCK DIAGRAM**



In the scratchpad programming mode, a specific setting can be programmed directly to the RDAC register, which sets the resistance between Terminal W to Terminal A and Terminal W to Terminal B. This setting can be stored into the EEMEM and is transferred automatically to the RDAC register during system power-on.

The EEMEM content can be restored dynamically or through external PR strobing. A WP function protects EEMEM contents. To simplify the programming, independent or simultaneous increment or decrement commands can be used to move the RDAC wiper up or down, one step at a time. For logarithmic ±6 dB step changes in wiper settings, the left or right bit shift command can be used to double or halve the RDAC wiper setting.

The AD5233 is available in a thin 24-lead TSSOP package. The part is guaranteed to operate over the extended industrial temperature range of −40°C to +85°C.

#### **Rev. B**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2002–2008 Analog Devices, Inc. All rights reserved.** 

## AD5233\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

#### [COMPARABLE PARTS](http://www.analog.com/parametricsearch/en/10982?doc=AD5233.pdf&p0=1&lsrc=pst)

View a parametric search of comparable parts.

#### **[EVALUATION KITS](http://www.analog.com/ad5233/evalkits?doc=AD5233.pdf&p0=1&lsrc=ek)**

• AD5233 Evaluation Kit

#### [DOCUMENTATION](http://www.analog.com/ad5233/documentation?doc=AD5233.pdf&p0=1&lsrc=doc)<sup>L</sup>

#### Application Notes

- AN-1291: Digital Potentiometers: Frequently Asked **Questions**
- AN-580: Programmable Oscillator Uses Digital Potentiometers
- AN-582: Resolution Enhancements of Digital Potentiometers with Multiple Devices
- AN-686: Implementing an I<sup>2</sup>C<sup>®</sup> Reset

#### Data Sheet

• AD5233: Nonvolatile Memory, Quad 64-Position Potentiometers Data Sheet

#### User Guides

• UG-350: Evaluation Board for the AD5233 Digital Potentiometer

### [SOFTWARE AND SYSTEMS REQUIREMENTS](http://www.analog.com/ad5233/softwarerequirements?doc=AD5233.pdf&p0=1&lsrc=swreq)

• Digital Potentiometer Linux Driver

#### [DESIGN RESOURCES](http://www.analog.com/ad5233/designsources?doc=AD5233.pdf&p0=1&lsrc=dr)<sup>C</sup>

- AD5233 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

#### [DISCUSSIONS](http://www.analog.com/ad5233/discussions?doc=AD5233.pdf&p0=1&lsrc=disc)

View all AD5233 EngineerZone Discussions.

#### [SAMPLE AND BUY](http://www.analog.com/ad5233/sampleandbuy?doc=AD5233.pdf&p0=1&lsrc=sb)<sup>[C]</sup>

Visit the product page to see pricing options.

### [TECHNICAL SUPPORT](http://www.analog.com/support/technical-support.html?doc=AD5233.pdf&p0=1&lsrc=techs)  $\Box$

Submit a technical question or find your regional support number.

#### [DOCUMENT FEEDBACK](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=AD5233.pdf&product=AD5233&p0=1&lsrc=dfs)

Submit feedback for this data sheet.

### TABLE OF CONTENTS



#### **REVISION HISTORY**

#### **5/08—Rev. A to Rev. B**





#### **7/04—Rev. 0 to Rev. A**



**3/02—Revision 0: Initial Version**

### <span id="page-4-1"></span><span id="page-4-0"></span>**SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS—10 kΩ, 50 kΩ, AND 100 kΩ VERSIONS**

 $V_{\text{DD}} = 3 \text{ V} \pm 10\% \text{ or } 5 \text{ V} \pm 10\%, V_{\text{SS}} = 0 \text{ V}, V_{\text{A}} = V_{\text{DD}}$ ,  $V_{\text{B}} = 0 \text{ V}, -40\text{°C} < T_{\text{A}} < +85\text{°C}$ , unless otherwise noted.





<sup>1</sup> Typicals represent average readings at 25°C and  $V_{DD} = 5$  V.

<sup>2</sup> Resistor position nonlinearity error (R-INL) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. I<sub>W</sub> > 50 μA @ V<sub>DD</sub> = 2.7 V for the R<sub>AB</sub> = 10 kΩ version, I<sub>W</sub> > 50 μA for the

 $R_{AB}$  = 50 kΩ, and l<sub>W</sub> > 25 µA for the  $R_{AB}$  = 100 kΩ version (see Figure 25). <sup>3</sup> INL and DNL are measured at V<sub>W</sub> with the RDAC configured as a potentiometer divider similar to a voltage output ADC. V<sub>A</sub> = V<sub>DD</sub> and V<sub>B</sub> = V<sub>SS</sub>. DNL specification limits of

−1 LSB minimum are guaranteed monotonic operating conditions (see Figure 26).

4 Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. Dual-supply operation enables groundreferenced bipolar signal adjustment.

<sup>5</sup> Guaranteed by design and not subject to production test.

 $^6$  Common-mode leakage current is a measure of the dc leakage from Terminal B and Terminal W to a common-mode bias level of V $_{\rm{DD}}$ /2.

7 EEMEM restore mode current is not continuous. Current is consumed while EEMEM locations are read and transferred to the RDAC register (see Figure 22). To minimize power dissipation, a NOP instruction should be issued immediately after Instruction 1 (0x1).

<sup>8</sup> Power dissipation is calculated by  $P_{DISS} = (I_{DD} \times V_{DD}) + (I_{SS} \times V_{SS}).$ 

 $9$  All dynamic characteristics use  $V_{DD} = 2.5$  V and  $V_{SS} = -2.5$  V.

#### <span id="page-6-0"></span>**TIMING CHARACTERISTICS**

V<sub>DD</sub> = 3 V to 5.5 V, V<sub>SS</sub> = 0 V, and  $-40^{\circ}$ C < T<sub>A</sub> < +85°C, unless otherwise noted.

#### **Table 2.**



<sup>1</sup> Typicals represent average readings at 25°C and  $V_{DD} = 5$  V.

<sup>2</sup> Guaranteed by design and not subject to production test.

<sup>3</sup> See the timing diagrams (Figure 2 an[d Figure 3\)](#page-7-0) for the location of the measured values. All input control voltages are specified with t<sub>R</sub> = t<sub>F</sub> = 2.5 ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V. Switching characteristics are measured using both V<sub>DD</sub> = 3 V and V<sub>DD</sub> = 5 V.

<sup>4</sup> Propagation delay depends on the value of V<sub>DD</sub>, R<sub>PULL-UP</sub>, and C<sub>L</sub>.

<sup>5</sup> Valid for commands that do not activate the RDY pin.

6 The RDY pin is low only for Command 2, Command 3, Command 8, Command 9, Command 10, and the PR hardware pulse: CMD\_8 > 1 ms; CMD\_9, CMD\_10 > 0.12 ms;

CMD\_2, CMD\_3 > 20 ms. Device operation at T∧ = −40℃ and V<sub>DD</sub> < 3 V extends the save time to 35 ms.<br><sup>7</sup> Endurance is qualified to 100,000 cycles per JEDEC Standard 22, Method A117, and measured at −40℃, +25℃, and +85℃, ty  $^8$  Retention lifetime equivalent at junction temperature (T $_{\rm J}$  = 55°C per JEDEC Standard 22, Method A117. Retention lifetime based on an activation energy of 0.6 eV derates with junction temperature, as shown in Figure 45 in th[e Flash/EEMEM Reliability s](#page-23-0)ection.



**\*EXTRA BIT THAT IS NOT DEFINED, BUT NORMALLY LSB OF CHARACTER PREVIOUSLY TRANSMITTED. THE CPOL = 1 MICROCONTROLLER COMMAND ALIGNS THE INCOMING DATA TO THE POSITIVE EDGE OF THE CLOCK.**

Figure 2. CPHA = 1 Timing Diagram

<span id="page-7-1"></span><span id="page-7-0"></span>

### <span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C, unless otherwise noted.

#### **Table 3.**



<sup>1</sup> Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

2 Includes programming of nonvolatile memory.

<sup>3</sup> Thermal Resistance (JEDEC 4-layer (2S2P) board).

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### <span id="page-9-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

#### **Table 4. Pin Function Descriptions**



### <span id="page-10-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS





Figure 6. DNL Error vs. Code, T<sub>A</sub> =  $-40^{\circ}$ C, +25 $^{\circ}$ C, +85 $^{\circ}$ C Overlay, R<sub>AB</sub> = 10 k $\Omega$ 





Figure 5. INL Error vs. Code, T<sub>A</sub> = −40°C, +25°C, +85°C Overlay, R<sub>AB</sub> = 10 kΩ Figure 8. R-DNL vs. Code, T<sub>A</sub> = −40°C, +25°C, +85°C Overlay, R<sub>AB</sub> = 10 kΩ











Figure 17. Gain vs. Frequency vs. Code,  $R_{AB} = 50$  kΩ ([Figure 31](#page-14-1))



Figure 18. Gain vs. Frequency vs. Code,  $R_{AB} = 100 \text{ k}\Omega$  ([Figure 31\)](#page-14-1)





Figure 20. Power-On Reset,  $V_A = 2.25$  V,  $V_B = 0$  V, Code = 101010



Figure 21. Midscale Glitch Energy, Code 0x20 to Code 0x1F







### <span id="page-14-0"></span>TEST CIRCUITS

[Figure 25](#page-14-2) to [Figure 35](#page-15-0) define the test conditions used in the specifications.



<span id="page-14-2"></span>Figure 25. Resistor Position Nonlinearity Error (Rheostat Operation; R-INL, R-DNL)



Figure 26. Potentiometer Divider Nonlinearity Error (INL, DNL)



Figure 29. Inverting Gain



Figure 30. Noninverting Gain



<span id="page-14-1"></span>

Figure 28. Power Supply Sensitivity (PSS, PSRR)



Figure 31. Gain vs. Frequency



Figure 32. Incremental On Resistance



Figure 33. Common-Mode Leakage Current

<span id="page-15-0"></span>



Figure 35. Load Circuit for Measuring V $_{OH}$  and V $_{OL}$ ; the Diode Bridge Test Circuit Is Equivalent to the Application Circuit with RPULL-UP of 2.2 k $\Omega$ 

### <span id="page-16-0"></span>THEORY OF OPERATION

The AD5233 digital potentiometer is designed to operate as a true variable resistor replacement device for analog signals that remain within the terminal voltage range of  $V_{SS} < V_{TERM} < V_{DD}$ . The basic voltage range is limited to  $V_{DD} - V_{SS} < 5.5$  V. The digital potentiometer wiper position is determined by the RDAC register contents.

The RDAC register acts as a scratchpad register, allowing as many value changes as necessary to place the potentiometer wiper in the correct position. The scratchpad register can be programmed with any position value using the standard SPI serial interface mode by loading the complete representative data-word. Once a desirable position is found, this value can be stored in an EEMEM register. Thereafter, the wiper position is always restored to that position for subsequent power-up.

The EEMEM data storing process takes approximately 25 ms; during this time, the shift register is locked, preventing any changes from taking place. The RDY pin pulses low to indicate the completion of this EEMEM storage.

The following instructions facilitate the user's programming needs (see Table 7 for details):

- $0 = Do$  nothing.
- 1 = Restore EEMEM contents to RDAC.
- 2 = Store RDAC setting to EEMEM.
- 3 = Store RDAC setting or user data to EEMEM.
- $4 =$  Decrement 6 dB.
- 5 = Decrement all 6 dB.
- 6 = Decrement one step.
- 7 = Decrement all one step.
- 8 = Reset EEMEM contents to RDACs.
- 9 = Read EEMEM contents from SDO.
- 10 = Read RDAC wiper setting from SDO.
- 11 = Write data to RDAC.
- $12$  = Increment 6 dB.
- 13 = Increment all 6 dB.
- 14 = Increment one step.
- 15 = Increment all one step.

#### **SCRATCHPAD AND EEMEM PROGRAMMING**

The scratchpad RDAC register directly controls the position of the digital potentiometer wiper. For example, when the scratchpad register is loaded with all 0, the wiper is connected to Terminal B of the variable resistor. The scratchpad register is a standard logic register with no restriction on the number of changes allowed, but the EEMEM registers have a program erase/write cycle limitation (see the [Flash/EEMEM Reliability](#page-23-0) section).

#### **BASIC OPERATION**

The basic mode of setting the variable resistor wiper position (programming the scratchpad register) is accomplished by loading the serial data input register with Instruction 11, Address A1, Address A0, and the desired wiper position data. When the proper wiper position is determined, the user can load the serial data input register with Instruction 2, which stores the wiper position data in the EEMEM register. After 25 ms, the wiper position is permanently stored in the nonvolatile memory location. Table 5 provides a programming example listing the sequence of serial data input (SDI) words with the serial data output appearing at the SDO pin in hexadecimal format.

#### **Table 5. Set and Store RDAC Data to EEMEM Register**



At system power-on, the scratchpad register is automatically refreshed with the value previously stored in the EEMEM register. The factory-preset EEMEM value is midscale, but it can be changed by the user thereafter.

During operation, the scratchpad (RDAC) register can be refreshed with the EEMEM register data with Instruction 1 or Instruction 8. The RDAC register can also be refreshed with the EEMEM register data under hardware control by pulsing the PR pin. The PR pulse first sets the wiper at midscale when brought to Logic 0, and then, on the positive transition to Logic 1, it reloads the RDAC wiper register with the contents of EEMEM.

Many additional advanced programming commands are available to simplify the variable resistor adjustment process (see Table 7). For example, the wiper position can be changed one step at a time using the increment/decrement instruction or by 6 dB with the shift left/right instruction. Once an increment, decrement, or shift instruction has been loaded into the shift register, subsequent  $\overline{CS}$  strobes can repeat this command.

A serial data output SDO pin is available for daisy-chaining and for readout of the internal register contents.

#### <span id="page-17-0"></span>**EEMEM PROTECTION**

The write protect  $(\overline{WP})$  pin disables any changes to the scratchpad register contents, except for the EEMEM setting, which can still be restored using Instruction 1, Instruction 8, and the  $\overline{PR}$  pulse. Therefore,  $\overline{WP}$  can be used to provide a hardware EEMEM protection feature. To disable  $\overline{\text{WP}}$ , it is recommended to execute a NOP instruction before returning WP to Logic 1.

#### **DIGITAL INPUT/OUTPUT CONFIGURATION**

<span id="page-17-1"></span>All digital inputs are ESD-protected, high input impedance that can be driven directly from most digital sources. Active at Logic 0,  $\overline{PR}$  and  $\overline{WP}$  must be tied to  $V_{DD}$  if they are not used. No internal pull-up resistors are present on any digital input pins. Because the device can be detached from the driving source once it is programmed, adding pull-up resistance on the digital input pins is a good way to avoid falsely triggering the floating pins in a noisy environment.

The SDO and RDY pins are open-drain digital outputs that need pull-up resistors only if these functions are used. Use a resistor in the range of 1 kΩ to 10 kΩ to balance the power and switching speed trade-off.

#### **SERIAL DATA INTERFACE**

The AD5233 contains a 4-wire SPI-compatible digital interface (SDI, SDO,  $\overline{\text{CS}}$ , and CLK). It uses a 16-bit serial data-word loaded MSB first. The format of the SPI-compatible word is shown in Table 6. The chip-select  $\overline{CS}$  pin must be held low until the complete data-word is loaded into the SDI pin. When  $\overline{\text{CS}}$ returns high, the serial data-word is decoded according to the instructions in Table 7. The command bits (Cx) control the operation of the digital potentiometer. The address bits (Ax) determine which register is activated. The data bits (Dx) are the values that are loaded into the decoded register. To program RDAC1 to RDAC4, only the 6 LSB data bits are used.

<span id="page-17-3"></span><span id="page-17-2"></span>The AD5233 has an internal counter that counts a multiple of 16 bits (a frame) for proper operation. For example, the AD5233 works with a 32-bit word, but it cannot work properly with a 15-bit or 17-bit word. In addition, the AD5233 has a subtle feature that, if  $\overline{\text{CS}}$  is pulsed without CLK and SDI, the part repeats the previous command (except during power-up). As a result, care must be taken to ensure that no excessive noise exists in the CLK or CS line that might alter the effective numberof-bits pattern. Also, to prevent data from locking incorrectly (due to noise, for example), the counter resets, if the count is not a multiple of four when  $\overline{CS}$  goes high.



Figure 36. Equivalent Digital Input-Output Logic

The equivalent serial data input and output logic is shown in [Figure 36](#page-17-1). The open-drain output SDO is disabled whenever chip select  $(\overline{CS})$  is in Logic 1. The SPI interface can be used in two slave modes: CPHA =  $1$ , CPOL =  $1$  and CPHA =  $0$ , CPOL = 0. CPHA and CPOL refer to the control bits that dictate SPI timing in the following MicroConverters® and microprocessors: ADuC812, ADuC824, M68HC11, and MC68HC16R1/MC68HC916R1. ESD protection of the digitalinputs is shown in Figure 37 and Figure 38.







Figure 38. Equivalent  $\overline{\text{WP}}$  Input Protection

The serial data output (SDO) pin serves two purposes. It can be used to read the contents of the wiper setting and EEMEM values using Instruction 10 and Instruction 9, respectively. The remaining instructions (0 to 8, 11 to 15) are valid for daisy-chaining multiple devices in simultaneous operations. Daisy-chaining minimizes the number of port pins required from the controlling IC ([Figure 39](#page-18-1)). The SDO pin contains an open-drain N-channel FET that requires a pull-up resistor, if this function is used. As shown in [Figure 39](#page-18-1), users need to tie the SDO pin of one package to the SDI pin of the next package.

Users might need to increase the clock period, because the pull-up resistor and the capacitive loading at the SDO to SDI interface might require an additional time delay between subsequent packages. When two AD5233s are daisy-chained, 32 bits of data is required. The first 16 bits go to U2 and the second 16 bits go to U1. CS should be kept low until all 32 bits are clocked into their respective serial registers.  $\overline{CS}$  is then pulled high to complete the operation.



#### <span id="page-18-1"></span>**TERMINAL VOLTAGE OPERATION RANGE**

The AD5233's positive  $V_{DD}$  and negative  $V_{SS}$  power supplies define the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on Terminal A, Terminal B, and Terminal W that exceed  $V_{DD}$  or  $V_{SS}$  are clamped by the internal forward-biased diodes (see [Figure 40](#page-18-2)).



<span id="page-18-3"></span><span id="page-18-2"></span>Figure 40. Maximum Terminal Voltages Set by V<sub>DD</sub> and Vss

<span id="page-18-0"></span>**DAISY-CHAIN OPERATION The ground pin of the AD5233 device is used primarily as a** digital ground reference, which needs to be tied to the PCB's common ground. The digital input control signals to the AD5233 must be referenced to the device ground pin (GND) and satisfy the logic level defined in the [Specifications](#page-4-1) section. An internal level-shift circuit ensures that the common-mode voltage range of the three terminals extends from  $V_{SS}$  to  $V_{DD}$ , regardless of the digital input level.

#### **POWER-UP SEQUENCE**

Because there are diodes to limit the voltage compliance at Terminal A, Terminal B, and Terminal W (see [Figure 40](#page-18-2)), it is important to power on  $V_{DD}/V_{SS}$  first before applying any voltage to Terminal A, Terminal B, and Terminal W. Otherwise, the diode is forward-biased such that  $V_{DD}/V_{SS}$  are powered unintentionally. For example, applying 5 V across the A and B terminals prior to  $V_{DD}$  causes the  $V_{DD}$  terminal to exhibit 4.3 V. It is not destructive to the device, but it might affect the rest of the system. The ideal power-up sequence is GND,  $V_{DD}$ ,  $V_{SS}$ , digital inputs, and  $V_A/V_B/V_W$ . The order of powering  $V_A$ ,  $V_B$ , VW, and digital inputs is not important as long as they are powered after V<sub>DD</sub>/Vss.

Regardless of the power-up sequence and the ramp rates of the power supplies, once  $V_{DD}/V_{SS}$  are powered, the power-on preset remains effective, which restores the EEMEM values to the RDAC registers.

#### **LATCHED DIGITAL OUTPUTS**

A pair of digital outputs, O1 and O2, is available on the AD5233. These outputs provide a nonvolatile Logic 0 or Logic 1 setting. O1 and O2 are standard CMOS logic outputs, shown in [Figure 41](#page-18-3). These outputs are ideal to replace the functions often provided by DIP switches. In addition, they can be used to drive other standard CMOS logic-controlled parts that need an occasional setting change. Pin O1 and Pin O2 default to Logic 1, and they can drive up to 50 mA of load at 5 V/25°C.



Figure 41. Logic Output O1 and Logic Output O2

In Table 6, C0 to C3 are command bits, A3 to A0 are address bits, D0 to D5 are data bits that are applicable to the RDAC wiper register, and D0 to D7 are applicable to the EEMEM register.

#### **Table 6. 16-Bit Serial Data-Word**



Command instruction codes are defined in Table 7.

#### **Table 7. Instruction/Operation Truth Table1, 2, 3**



<sup>1</sup> The SDO output shifts out the last 16 bits of data clocked into the serial register for daisy-chain operation. Exception: for any instruction following Instruction 9 or Instruction 10, see details of these instructions for proper usage.

2 The RDAC register is a volatile scratchpad register that is automatically refreshed at power-on from the corresponding nonvolatile EEMEM register.

<sup>3</sup> Execution of these operations takes place when the  $\overline{\mathsf{CS}}$  strobe returns to Logic 1.

4 Instruction 3 writes one data byte (eight bits of data) to EEMEM. In the case of Address 0, Address 1, Address 2, and Address 3, only the last six bits are valid for wiper position setting.

 $^5$  The increment, decrement, and shift instructions ignore the contents of the Shift Register Data Byte 0.  $\,$ 

#### <span id="page-20-0"></span>**ADVANCED CONTROL MODES**

The AD5233 digital potentiometer includes a set of user programming features to address the wide number of applications for these universal adjustment devices.

Key programming features include

- Scratchpad programming to any desirable values
- Nonvolatile memory storage of the scratchpad RDAC register value in the EEMEM register
- Increment and decrement instructions for the RDAC wiper register
- Left- and right-bit shift of the RDAC wiper register to achieve ±6 dB level changes
- Eleven extra bytes of user-addressable nonvolatile memory

#### **Linear Increment and Decrement Instructions**

The increment and decrement instructions (14, 15, 6, and 7) are useful for linear step-adjustment applications. These commands simplify microcontroller software coding by allowing the controller to send just an increment or decrement command to the device.

For an increment command, executing Instruction 14 with the proper address automatically moves the wiper to the next resistance segment position. Instruction 15 performs the same function, except that the address does not need to be specified. All RDACs are changed at the same time.

#### **Logarithmic Taper Mode Adjustment**

Four programming instructions produce logarithmic taper increment and decrement of the wiper. These settings are activated by the 6 dB increment and 6 dB decrement instructions (12, 13, 4, and 5). For example, starting at zero scale, executing the increment Instruction 12 seven times moves the wiper in 6 dB per step from 0% to full scale, RAB. The 6 dB increment instruction doubles the value of the RDAC register contents each time the command is executed. When the wiper position is near the maximum setting, the last 6 dB increment instruction causes the wiper to go to the full-scale 6310 code position. Further 6 dB per increment instructions do not change the wiper position beyond its full scale.

<span id="page-20-1"></span>The 6 dB step increments and 6 dB step decrements are achieved by shifting the bit internally to the left or right, respectively. The following information explains the nonideal  $\pm 6$  dB step adjustment under certain conditions. Table 8 illustrates the operation of the shifting function on the RDAC register data bits. Each table row represents a successive shift operation. Note that the left-shift 12 and 13 instructions were modified such that, if the data in the RDAC register is equal to zero and the data is shifted left, the RDAC register is then set to Code 1. Similarly, if the data in the RDAC register is greater than or equal to midscale and the data is shifted left, then the

data in the RDAC register is automatically set to full scale. This makes the left-shift function as ideal a logarithmic adjustment as possible.

The right-shift 4 and 5 instructions are ideal only if the LSB is 0 (ideal logarithmic = no error). If the LSB is a 1, the right-shift function generates a linear half-LSB error, which translates to a number-of-bits-dependent logarithmic error, as shown in [Figure 42](#page-20-1). The plot shows the error of the odd numbers of bits for the AD5233.



**Table 8. Detail Left-Shift and Right-Shift Functions for 6 dB Step Increment and Decrement** 

Actual conformance to a logarithmic curve between the data contents in the RDAC register and the wiper position for each right-shift 4 and 5 command execution contains an error only for odd numbers of bits. Even numbers of bits are ideal. The graph in [Figure 42](#page-20-1) shows plots of log error  $[20 \times \log_{10} (\text{error}/$ code)] for the AD5233. For example, Code 3 log error =  $20 \times$  $log_{10} (0.5/3) = -15.56$  dB, which is the worst-case scenario. The plot of log error is more significant at the lower codes.



Figure 42. Plot of Log Error Conformance for Odd Numbers of Bits Only (Even Numbers of Bits are Ideal)

#### **Using Additional Internal Nonvolatile EEMEM**

The AD5233 contains additional user EEMEM registers for storing any 8-bit data. Table 9 provides an address map of the internal storage registers shown in the functional block diagram as EEMEM1, EEMEM2, and 11 bytes of user EEMEM.

#### **Table 9. EEMEM Address Map**



<span id="page-21-0"></span>1 RDAC data stored in the EEMEM location is transferred to the RDAC register at power-on, or when Instruction 1, Instruction 8, and PR are executed.

2 Execution of Instruction 1 leaves the device in the read mode power consumption state. After the last Instruction 1 is executed, the user should perform a NOP, Instruction 0, to return the device to the low power idling state.

<sup>3</sup> O1 and O2 data stored in EEMEM locations is transferred to the corresponding digital register at power-on, or when Instruction 1 and Instruction 8 are executed.

4 USERx are internal nonvolatile EEMEM registers available to store and retrieve constants and other 8-bit information using Instruction 3 and Instruction 9, respectively.

#### **RDAC STRUCTURE**

<span id="page-21-1"></span>The patent-pending RDAC contains multiple strings of equal resistor segments, with an array of analog switches that act as the wiper connection. The number of positions is the resolution of the device. The AD5233 has 64 connection points, allowing it to provide better than 1.5% set ability resolution. [Figure 43](#page-21-0) shows an equivalent structure of the connections between the three terminals of the RDAC. The SWA and SWB are always on, while the switches, SW(0) to SW( $2<sup>N</sup>-1$ ), are on, one at a time, depending on the resistance position decoded from the data bits. Because the switch is not ideal, there is a 15  $\Omega$  wiper resistance, R<sub>W</sub>. Wiper resistance is a function of supply voltage and temperature. The lower the supply voltage or the higher the temperature, the higher the resulting wiper resistance. Users should be aware of the wiper resistance dynamics if an accurate prediction of the output resistance is needed.



**PROGRAMMING THE VARIABLE RESISTOR** 

#### **Rheostat Operation**

The nominal resistance of the RDAC between Terminal A and Terminal B, R<sub>AB</sub>, is available with 10 kΩ, 50 kΩ, and 100 kΩ with 64 positions (6-bit resolution). The final digit(s) of the part number determine the nominal resistance value, for example,  $10 = 10 \text{ k}\Omega$ ;  $50 = 50 \text{ k}\Omega$ ;  $100 = 100 \text{ k}\Omega$ .

The 6-bit data-word in the RDAC latch is decoded to select one of the 64 possible settings. The following discussion describes the calculation of resistance  $(R_{WB})$  at different codes of a 10 k $\Omega$  part. For  $V_{DD} = 5$  V, the wiper's first connection starts at Terminal B for Data 0x00.  $R_{\rm WB}(0)$  is 15  $\Omega$  because of the wiper resistance and because it is independent of the nominal resistance. The second connection is the first tap point, where R<sub>WB</sub>(1) becomes 156 Ω + 15 Ω = 171 Ω for Data 0x01. The third connection is the next tap point, representing  $R_{WB}(2) = 321 \Omega +$ 15 Ω = 327 Ω for Data 0x02, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at  $R_{WB}(63) = 9858 \Omega$ . See [Figure 43](#page-21-0) for a simplified diagram of the equivalent RDAC circuit. When R<sub>WB</sub> is used, Terminal A can be left floating or tied to the wiper.



Figure 44. R<sub>WA</sub>(D) and R<sub>WB</sub>(D) vs. Decimal Code

<span id="page-22-0"></span>The general equation that determines the programmed output resistance between W and B is

$$
R_{WB}(D) = \frac{D}{64} \times R_{AB} + R_W
$$
 (1)

where:

D is the decimal equivalent of the data contained in the RDAC register.

RAB is the nominal resistance between Terminal A and Terminal B.  $R_W$  is the wiper resistance.

For example, the output resistance values in Table 10 are set for the given RDAC latch codes with  $V_{DD} = 5$  V (applies to  $R_{AB} =$ 10 kΩ digital potentiometers).

Table 10.  $R_{WB}(D)$  at Selected Codes for  $R_{AB} = 10 \text{ k}\Omega$ 

| D (Decimal) | $R_{WB}(D)$ ( $\Omega$ ) | <b>Output State</b>                 |
|-------------|--------------------------|-------------------------------------|
| 63          | 9858                     | Full scale                          |
| 32          | 5015                     | Midscale                            |
|             | 171                      | 1 LSB                               |
|             | 15                       | Zero scale (wiper contact resistor) |

Note that in the zero-scale condition a finite wiper resistance of 15  $\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to no more than 20 mA to avoid degradation or possible destruction of the internal switches.

Like the mechanical potentiometer that the RDAC replaces, the AD5233 part is totally symmetrical. The resistance between Wiper W and Terminal A also produces a digitally controlled complementary resistance, RWA. [Figure 44](#page-21-1) shows the symmetrical programmability of the various terminal connections. When RWA is used, Terminal B can be left floating or tied to the wiper. Setting the resistance value for R<sub>WA</sub> starts at a maximum value of resistance and decreases as the data loaded in the latch is increased in value.

<span id="page-22-2"></span>The general transfer equation for this operation is

$$
R_{WA}(D) = \frac{64 - D}{64} \times R_{AB} + R_W
$$
 (2)

<span id="page-22-1"></span>For example, the output resistance values in [Table 11](#page-22-3) are set for the RDAC latch codes with V<sub>DD</sub> = 5 V (applies to R<sub>AB</sub> = 10 k $\Omega$ digital potentiometers).



<span id="page-22-3"></span>

Channel-to-channel RAB matching is better than 1%. The change in RAB with temperature has a 600 ppm/°C temperature coefficient.

#### **PROGRAMMING THE POTENTIOMETER DIVIDER**

#### **Voltage Output Operation**

The digital potentiometer can be configured to generate an output voltage at the wiper terminal that is proportional to the input voltages applied to Terminal A and Terminal B. For example, connecting Terminal A to 5 V and Terminal B to ground produces an output voltage at the wiper that can be any value from 0 V to 5 V. Each LSB of voltage is equal to the voltage applied across Terminal A and Terminal B divided by the  $2^N$  position resolution of the potentiometer divider.

Because AD5233 can also be supplied by dual supplies, the general equation defining the output voltage at  $V_W$  with respect to ground for any given input voltages applied to the A and B terminals is

$$
V_W(D) = \frac{D}{64} \times V_{AB} + V_B
$$
 (3)

Equation 3 assumes that  $V_W$  is buffered so that the effect of wiper resistance is minimized. Operation of the digital potentiometer in divider mode results in more accurate operation over temperature. Here, the output voltage is dependent on the ratio of the internal resistors and not the absolute value; therefore, the drift improves to 15 ppm/°C. There is no voltage polarity restriction among the A, B, and W terminals as long as the terminal voltage ( $V_{TERM}$ ) stays within  $V_{SS} < V_{TERM} < V_{DD}$ .

#### **PROGRAMMING EXAMPLES**

The following programming examples illustrate a typical sequence of events for various features of the AD5233. See Table 7 for the instructions and data-word format. The instruction numbers, addresses, and data appearing at the SDI and SDO pins are in hexadecimal format.

#### **Table 12. Scratchpad Programming**







The EEMEM1 value for RDAC1 can be restored by power-on, by strobing the PR pin, or by programming, as shown in Table 14.

#### <span id="page-23-1"></span>**Table 14. Restoring the EEMEM1 Value to the RDAC1 Register**



<span id="page-23-5"></span>

#### **Table 16. Storing Additional User Data in EEMEM**

<span id="page-23-2"></span>

#### <span id="page-23-3"></span>**Table 17. Reading Back Data from Memory Locations**



#### **Table 18. Reading Back Wiper Settings**

<span id="page-23-4"></span>

#### <span id="page-23-0"></span>**FLASH/EEMEM RELIABILITY**

<span id="page-23-6"></span>The Flash/EE memory array on the AD5233 is fully qualified for two key Flash/EE memory characteristics, Flash/EE memory cycling endurance, and Flash/EE memory data retention.

Endurance quantifies the ability of the Flash/EE memory to be cycled through many program, read, and erase cycles. In real terms, a single endurance cycle is composed of the following four independent, sequential events:

- Initial page erase sequence
- Read/verify sequence
- Byte program sequence
- Second read/verify sequence

During reliability qualification, Flash/EE memory is cycled from 0x00 to 0x3F until a first fail is recorded, signifying the **Excel 15. Using Left-Shift by One to Increment 6 dB Step** endurance limit of the on-chip Flash/EE memory.

> As indicated in the [Specifications](#page-4-1) section, the AD5233 Flash/EE memory endurance qualification has been carried out in accordance with JEDEC Specification A117 over the industrial temperature range of −40°C to +85°C. The results allow the specification of a minimum endurance figure over supply and temperature of 100,000 cycles, with an endurance figure of 700,000 cycles being typical of operation at 25°C.

Retention quantifies the ability of the Flash/EE memory to retain its programmed data over time. Again, the AD5233 has been qualified in accordance with the formal JEDEC Retention Lifetime Specification (A117) at a specific junction temperature  $(T_J = 55^{\circ}C)$ . As part of this qualification procedure, the Flash/EE memory is cycled to its specified endurance limit, described previously, before data retention is characterized. This means that the Flash/EE memory is guaranteed to retain its data for its full specified retention lifetime every time the Flash/EE memory is reprogrammed. It should also be noted that retention lifetime, based on an activation energy of 0.6 eV, derates with  $T_J$  as shown in [Figure 45](#page-23-6). For example, the data is retained for 100 years at 55°C operation, but reduces to 15 years at 85°C operation. Beyond these limits, the part must be reprogrammed so that the data can be restored.



### <span id="page-24-0"></span>APPLICATIONS INFORMATION **BIPOLAR OPERATION FROM DUAL SUPPLIES**

The AD5233 can be operated from dual supplies ±2.5 V, which enables control of ground-referenced ac signals or bipolar operation. AC signals as high as  $V_{DD}/V_{SS}$  can be applied directly across Terminal A and Terminal B with output taken from Terminal W. See [Figure 46](#page-24-1) for a typical circuit connection.



#### <span id="page-24-1"></span>**GAIN CONTROL COMPENSATION**

A digital potentiometer is commonly used in gain control such as the noninverting gain amplifier shown in [Figure 47](#page-24-2).



Figure 47. Typical Noninverting Gain Amplifier

<span id="page-24-3"></span><span id="page-24-2"></span>When RDAC B terminal parasitic capacitance is connected to the op amp noninverting node, it introduces a 0 for the  $1/b<sub>o</sub>$  term with 20 dB/dec, while a typical op amp GBP has −20 dB/dec characteristics. A large R2 and finite C1 can cause this zero's frequency to fall well below the crossover frequency. Therefore, the rate of closure becomes 40 dB/dec, and the system as a 0° phase margin at the crossover frequency. The output can ring or oscillate if an input is a rectangular pulse or step function. Similarly, it is also likely to ring when switching between two gain values; this is equivalent to a stop change at the input.

<span id="page-24-4"></span>Depending on the op amp GBP, reducing the feedback resistor might extend the zero's frequency far enough to overcome the problem. A better approach is to include a compensation capacitor, C2, to cancel the effect caused by C1. Optimum compensation occurs when  $R1 \times C1 = R2 \times$ C2. This is not an option because of the variation of R2.

As a result, one can use the previous relationship and scale C2 as if R2 were at its maximum value. Doing this might overcompensate and compromise the performance when R2 is set at low values. On the other hand, it avoids the ringing or oscillation at the worst case. For critical applications, C2 should be found empirically to suit the need. In general, C2 in the range of picofarads is usually adequate for the compensation.

Similarly, W and A terminal capacitances are connected to the output (not shown); their effect at this node is less significant and the compensation can be avoided in most cases.

#### **HIGH VOLTAGE OPERATION**

The digital potentiometer can be placed directly in the feedback or input path of an op amp for gain control, provided that the voltage across Terminal A and Terminal B, Terminal W and Terminal A, or Terminal W and Terminal B does not exceed |5 V|. When high voltage gain is needed, users should set a fixed gain in an op amp operated at high voltage and let the digital potentiometer control the adjustable input. [Figure 48](#page-24-3) shows a simple implementation.



Figure 48. 5 V Voltage Span Control

Similarly, a compensation capacitor, C, might be needed to dampen the potential ringing when the digital potentiometer changes steps. This effect is prominent when stray capacitance at the inverted node is augmented by a large feedback resistor. Usually, a capacitor (C) of a few picofarads, is adequate to combat the problem.

#### **DAC**

[Figure 49](#page-24-4) shows a unipolar 8-bit DAC using the AD5233. The buffer is needed to drive various loads.



#### **BIPOLAR PROGRAMMABLE GAIN AMPLIFIER**

There are several ways to achieve bipolar gain. Figure 50 shows one versatile implementation. Digital potentiometer, U1, sets the adjustment range; therefore, the wiper voltage,  $V_{W2}$ , can be programmed between Vi and −KVi at a given U2 setting.



Figure 50. Bipolar Programmable Gain Amplifier

Configuring A2 as a noninverting amplifier yields a linear transfer function:

$$
\frac{V_O}{V_i} = \left(1 + \frac{R2}{R1}\right) \times \left(\frac{D2}{64} \times (1 + K) - K\right)
$$
\n(4)

where:

K is the ratio of  $R_{WB}/R_{WA}$  that is set by U1.

D is the decimal equivalent of the input code.

In the simpler (and much more usual) case where K is 1, a pair of matched resistors can replace U1. Equation 4 can be simplified to

$$
\frac{V_O}{V_i} = \left(1 + \frac{R2}{R1}\right) \times \left(\frac{2D_2}{64} - 1\right)
$$
\n(5)

Table 19 shows the result of adjusting D with A2 configured as a unity gain, a gain of 2, and a gain of 10. The result is a bipolar amplifier with linearly programmable gain and 64-step resolution.

**Table 19. Result of Bipolar Gain Amplifier** 

|    | $R1 = \infty$ , $R2 = 0$ | $R1 = R2$ | $R2 = 9 \times R1$ |
|----|--------------------------|-----------|--------------------|
|    |                          | $-2$      | $-10$              |
| 16 | $-0.5$                   |           | $-5$               |
| 32 | O                        | 0         |                    |
| 48 | 0.5                      |           |                    |
| 63 | 0.968                    | 1.937     | 9.680              |

#### **PROGRAMMABLE LOW-PASS FILTER**

The AD5233 digital potentiometer can be used to construct a second-order Sallen-Key low-pass filter, as shown in Figure 51.



The design equations are

V

$$
\frac{V_O}{V_i} = \frac{\omega_O^2}{S^2 + \frac{\omega_O}{Q} S + \omega_O^2}
$$
 (6)

$$
\omega_O = \sqrt{\frac{1}{R1 \times R2 \times CI \times C2}}\tag{7}
$$

$$
Q = \frac{1}{RI \times CI} + \frac{1}{R2 \times C2}
$$
 (8)

where:

Q is the Q factor.

 $V<sub>o</sub>$  is the resonant frequency.

R1 and R2 are R<sub>WB1</sub> and R<sub>WB2</sub>, respectively.

To achieve maximal flat bandwidth where Q is 0.707, let C1 be twice the size of C2 and let R1 equal R2. Users can first select convenient values for the capacitors and then gang and move R1 and R2 together to adjust the −3 dB corner frequency. Instruction 5, Instruction 7, Instruction 13, and Instruction 15 of the AD5233 make these changes simple to implement.