# **E**hips<u>mall</u>

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from,Europe,America and south Asia,supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts,Customers Priority,Honest Operation,and Considerate Service",our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip,ALPS,ROHM,Xilinx,Pulse,ON,Everlight and Freescale. Main products comprise IC,Modules,Potentiometer,IC Socket,Relay,Connector.Our parts cover such applications as commercial,industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## 8-Channel, 12-Bit, Configurable ADC/DAC with On-Chip Reference, I<sup>2</sup>C Interface

### **FEATURES**

**8-channel, configurable ADC/DAC/GPIO Configurable as any combination of 8 12-bit DAC channels 8 12-bit ADC channels 8 general-purpose I/O pins Integrated temperature sensor 16-lead TSSOP and LFCSP and 16-ball WLCSP packages I <sup>2</sup>C interface**

#### **APPLICATIONS**

**Control and monitoring General-purpose analog and digital I/O**

#### **GENERAL DESCRIPTION**

The AD5593R has eight input/output (I/O) pins, which can be independently configured as digital-to-analog converter (DAC) outputs, analog-to-digital converter (ADC) inputs, digital outputs, or digital inputs. When an I/O pin is configured as an analog output, it is driven by a 12-bit DAC. The output range of the DAC is 0 V to V<sub>REF</sub> or 0 V to 2  $\times$  V<sub>REF</sub>. When an I/O pin is configured as an analog input, it is connected to a 12-bit ADC via an analog multiplexer. The input range of the ADC is 0 V to  $V_{REF}$  or 0 V to 2  $\times$  V<sub>REF</sub>. The I/O pins can also be configured to be general-purpose, digital input or output (GPIO) pins. The state of the GPIO pins can be set or read back by accessing the GPIO write data register and GPIO read configuration registers, respectively, via an  $I^2C$  write or read operation.

The AD5593R has an integrated 2.5 V, 20 ppm/°C reference that is turned off by default and an integrated temperature indicator that gives an indication of the die temperature. The temperature value is read back as part of an ADC read sequence.

The AD5593R is available in 16-lead TSSOP and LFCSP, as well as a 16-ball WLCSP, and operates over a temperature range of −40°C to +105°C.

#### **Table 1. Related Products**





### **FUNCTIONAL BLOCK DIAGRAM**



**Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2014–2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com** 

## Data Sheet **AD5593R**

## TABLE OF CONTENTS



### **REVISION HISTORY**



#### **1/2016—Rev. A to Rev. B**





#### **10/2014—Rev. 0 to Rev. A**



**8/2014—Revision 0: Initial Version**

## **SPECIFICATIONS**

 $\rm V_{\rm DD}$  = 2.7 V to 5.5 V,  $\rm V_{\rm REF}$  = 2.5 V (internal),  $\rm T_A$  =  $\rm T_{MIN}$  to  $\rm T_{MAX}$  unless otherwise noted.

#### **Table 2.**





### Data Sheet **AD5593R**



<sup>1</sup> When using the internal ADC buffer, there is a dead band of 0 V to 5 mV.

<sup>2</sup> Guaranteed by design and characterization; not production tested.

<sup>3</sup> All specifications expressed in decibels are referred to full-scale input, FSR, and tested with an input signal at 0.5 dB below full scale, unless otherwise specified. <sup>4</sup> DC specifications tested with the outputs unloaded, unless otherwise noted. Linearity calculated using a reduced code range of 8 to 4085. An upper dead band of 10 mV exists when  $V_{REF} = V_{DD}$ .

<sup>5</sup> When drawing a load current at either rail, the output voltage headroom with respect to that rail is limited by the 25 Ω typical channel resistance of the output devices. For example, when sinking 1 mA, the minimum output voltage = 25  $\Omega$   $\times$  1 mA = 25 mV (see Figure 26 and Figure 27).

#### **TIMING CHARACTERISTICS**

All input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2; V<sub>DD</sub> = 2.7 V to 5.5 V, 1.8 V  $\leq$  V<sub>LOGIC</sub>  $\leq$  V<sub>DD</sub>; 2.5 V  $\leq$  V<sub>REF</sub>  $\leq$  V<sub>DD</sub>; all specifications T<sub>MN</sub> to T<sub>MAX</sub>, unless otherwise noted.



<sup>1</sup> Guaranteed by design and characterization; not production tested.

<sup>2</sup> A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub> min of the SCL signal) to bridge the undefined region of the falling edge of SCL.

 $^3$  C<sub>B</sub> is the total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> are measured between 0.3 V<sub>DD</sub> and 0.7 V<sub>DD</sub>.

#### **Timing Diagram**



Figure 2. 2-Wire Serial Interface Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

 $T_A = 25^{\circ}$ C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up.

#### **Table 4.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **THERMAL RESISTANCE**

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **Table 5. Thermal Resistance**



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage patented or proprietary protection electricy, damage Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. 16-Lead TSSOP Pin Configuration

#### **Table 6. 16-Lead TSSOP Pin Function Descriptions**





Figure 4. 16-Lead LFCSP Pin Configuration

#### **Table 7. 16-Ball LFCSP Pin Function Descriptions**





Figure 5. 16-Ball WLCSP Pin Configuration





## TYPICAL PERFORMANCE CHARACTERISTICS



![](_page_11_Figure_4.jpeg)

![](_page_11_Figure_5.jpeg)

![](_page_11_Figure_6.jpeg)

![](_page_11_Figure_7.jpeg)

![](_page_12_Figure_2.jpeg)

## Data Sheet **AD5593R**

12507-132

12507-121

12507-109

![](_page_13_Figure_2.jpeg)

![](_page_14_Figure_2.jpeg)

![](_page_15_Figure_2.jpeg)

Figure 28. Internal Reference 1/f Noise

![](_page_15_Figure_4.jpeg)

Figure 29. Reference Noise Spectral Density

![](_page_15_Figure_6.jpeg)

Figure 30. Reference Line Regulation

### **TERMINOLOGY**

#### **ADC Integral Nonlinearity (INL)**

For the ADC, INL is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The end points of the transfer function are zero scale, a point that is 1 LSB below the first code transition, and full scale, a point that is 1 LSB above the last code transition.

#### **ADC Differential Nonlinearity (DNL)**

For the ADC, DNL is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### **Offset Error**

Offset error is the deviation of the first code transition (00 … 000) to (00 … 001) from the ideal, that is, AGND + 1 LSB.

#### **Gain Error**

Gain error is the deviation of the last code transition (111 … 110) to (111 ... 111) from the ideal (that is,  $V_{REF}$  – 1 LSB) after the offset error has been adjusted out.

#### **Channel-to-Channel Isolation**

Channel-to-channel isolation is a measure of the level of crosstalk between channels. It is measured by applying a fullscale 5 kHz sine wave signal to all nonselected ADC input channels and determining how much that signal is attenuated in the selected channel. This specification is the worst case across all ADC channels for the AD5593R.

#### **ADC Power Supply Rejection Ratio (PSRR)**

For the ADC, variations in power supply affect the full-scale transition, but not the converter linearity. Power supply rejection is the maximum change in the full-scale transition point due to a change in power supply voltage from the nominal value.

#### **Track-and-Hold Acquisition Time**

The track-and-hold amplifier goes into track mode when the ADC sequence register has been written to. The track and hold amplifier goes into hold mode when the conversion starts (see Figure 37). Track-and-hold acquisition time is the minimum time required for the track-and-hold amplifier to remain in track mode for its output to reach and settle to within ±1 LSB of the applied input signal, given a step change to the input signal.

#### **Signal-to-(Noise + Distortion) Ratio (SINAD)**

SINAD is the measured ratio of signal to (noise + distortion) at the output of the analog-to-digital converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency  $(f<sub>S</sub>/2)$ , excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical SINAD for an ideal N-bit converter with a sine wave input is given by

Signal-to-(Noise + Distortion) (dB) =  $6.02N + 1.76$ Thus, for a 12-bit converter, this is 74 dB.

#### **ADC Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of harmonics to the fundamental. For the AD5593R, it is defined as

$$
THD\left(\text{dB}\right) = 20 \times \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}
$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$ , and  $V_6$  are the rms amplitudes of the second through the sixth harmonics.

#### **Peak Harmonic or Spurious Noise**

Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to fs/2 and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

#### **DAC Relative Accuracy or Integral Nonlinearity (INL)**

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot is shown in Figure 13.

#### **DAC Differential Nonlinearity (DNL)**

For the DAC, differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of ±1 LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 14.

#### **Zero Code Error**

Zero code error is a measurement of the output error when zero code (0x000) is loaded to the DAC register. Ideally, the output is 0 V. The zero code error is always positive in the AD5593R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero code error is expressed in mV.

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal expressed as % of FSR.

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\text{OUT}}$  (actual) and  $V_{\text{OUT}}$  (ideal) expressed in mV in the linear region of the transfer function. Offset error can be negative or positive.

#### **Offset Error Drift**

Offset error drift is a measurement of the change in offset error with a change in temperature. It is expressed in µV/°C.

#### **DAC DC Power Supply Rejection Ratio (PSRR)**

For the DAC, PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V<sub>OUT</sub>$  to a change in  $V<sub>DD</sub>$  for full-scale output of the DAC. It is measured in mV/V.  $V_{REF}$  is held at 2 V, and  $V_{DD}$  is varied by ±10%.

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a 1/4 to 3/4 full-scale input change and is measured from the rising edge of SDA that generates the stop condition.

#### **Digital-to-Analog Glitch Impulse**

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-sec, and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FF to 0x800) (see Figure 16 and Figure 17).

#### **Digital Feedthrough**

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-sec, and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### **Reference Feedthrough**

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB.

#### **Noise Spectral Density (NSD)**

NSD is a measurement of the internally generated random noise. Random noise is characterized as a spectral density (nV/√Hz). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in nV/√Hz. A plot of noise spectral density is shown in Figure 25.

#### **DC Crosstalk**

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in μV.

DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has to another DAC kept at midscale. It is expressed in μV/mA.

#### **Digital Crosstalk**

Digital crosstalk is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-sec.

#### **Analog Crosstalk**

Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is first measured by loading one of the input registers with a fullscale code change (all 0s to all 1s and vice versa). Then it is measured by executing a software LDAC and monitoring the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-sec.

#### **DAC-to-DAC Crosstalk**

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0s to all 1s and vice versa), using the write to and update commands while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nV-sec.

#### **Multiplying Bandwidth**

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this finite bandwidth. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

#### **DAC Total Harmonic Distortion (THD)**

For the DAC, THD is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB.

#### **Voltage Reference Temperature Coefficient (TC)**

Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The voltage reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as follows:

$$
TC = \left[\frac{V_{REF(MAX)} - V_{REF(MIN)}}{V_{REF(NOM)} \times Temp\ Range}\right] \times 10^6
$$

where:

 $V_{REF(MAX)}$  is the maximum reference output measured over the total temperature range.

 $V_{REF(MIN)}$  is the minimum reference output measured over the total temperature range.

 $V_{REF(NOM)}$  is the nominal reference output voltage, 2.5 V. Temp Range is the specified temperature range of −40°C to  $+105$ °C.

### THEORY OF OPERATION

The AD5593R is an 8-channel, configurable analog and digital I/O port. The AD5593R has eight pins that can be independently configured as a 12-bit DAC output channel, a 12-bit ADC input channel, a digital input pin, or a digital output pin.

The function of each pin is determined by programming the ADC, DAC, or GPIO configuration registers as appropriate.

### **DAC SECTION**

The AD5593R contains eight 12-bit DACs. Each DAC consists of a string of resistors followed by an output buffer amplifier. Figure 31 shows a block diagram of the DAC architecture.

![](_page_18_Figure_6.jpeg)

Figure 31. DAC Channel Architecture Block Diagram

The DAC channels share a single DAC range bit (see Bit D4 in Table 13) that sets the output range to 0 V to VREF or 0 V to 2  $\times$ VREF. Because the range bit is shared by all channels, it is not possible to set different output ranges on a per channel basis. The input coding to the DAC is straight binary. Therefore, the ideal output voltage is given by

$$
V_{OUT} = G \times V_{REF} \times \left(\frac{D}{2^N}\right)
$$

where:

 $G = 1$  for an output range of 0 V to  $V_{REF}$  or  $G = 2$  for an output range of 0 V to  $2 \times V_{REF}$ .

 $V_{REF}$  is the voltage on the  $V_{REF}$  pin.

D is the decimal equivalent of the binary code (0 to 4095) that is loaded to the DAC register.

#### $N = 12$ .

#### **Resistor String**

The simplified segmented resistor string DAC structure is shown in Figure 32. The code loaded to the DAC register determines the switch on the string that is connected to the output buffer.

Because each resistance in the string has the same value, R, the string DAC is guaranteed monotonic.

![](_page_18_Figure_18.jpeg)

### **DAC Output Buffer**

The output buffer is designed as an input/output rail-to-rail buffer. The output buffer can drive 2 nF capacitance with a 1 k $\Omega$ resistor in parallel. The slew rate is 1.25 V/µs with a ¼ to ¾ scale settling time of 6 µs. By default, the DAC outputs update directly after data has been written to the input register. The LDAC register delays the updates until additional channels have been written to if required. See the LDAC Mode Operation section for more information.

#### **ADC SECTION**

The ADC section is a fast, 12-bit, single-supply ADC with a conversion time of 2 µs. The ADC is preceded by a multiplexer that switches selected I/O pins to the ADC. A sequencer is included to switch the multiplexer to the next selected channel automatically. Channels are selected for conversion by writing to the ADC sequence register. When the write to the ADC sequence register has completed, the first channel in the conversion sequence is put into track mode. Each channel can track the input signal for a minimum of 500 ns. The conversion is initiated on the rising edge of the clock for the acknowledge (ACK) that occurs after the slave address (see Figure 37).

Each conversion takes 2 µs. The ADC has a range bit (ADC range select in the general-purpose control register, see Bit D5 in Table 13) that sets the input range as 0 V to VREF or 0 V to 2  $\times$ VREF. All input channels share the same range. The output coding of the ADC is straight binary. It is possible to set each I/Ox pin as both a DAC and an ADC. In this case, the primary function is that of the DAC. If the pin is selected for inclusion in an ADC conversion sequence, the voltage on the pin is converted and made available via the serial interface. This allows the DAC voltage to be monitored.

#### **Calculating ADC Input Current**

The current flowing into the I/Ox pins configured as ADC inputs varies with sampling rate (fs), the voltage difference between successive channels (V<sub>DIFF</sub>), and whether buffered or unbuffered mode is used. Figure 33 shows a simplified version of the ADC input structure. When a new channel is selected for conversion, 5.8 pF must be charged to or discharged from the voltage that on the previously selected channel. The time required for the charge or discharge depends on the voltage difference between the two channels. This dependence affects the input impedance of the multiplexer and, therefore, the input current flowing into the I/Ox pins.

In buffered mode, Switch S1 is open and Switch S2 is closed. In buffered mode, the U1 buffer directly drives the 23.1 pF capacitor and the charging time of the capacitors is negligible. In unbuffered mode, Switch S1 is closed and Switch S2 is closed. In unbuffered mode, the 23.1 pF capacitor must be charged from the I/Ox pins; this charging contributes to the input current. For applications where the ADC input current is too high, an external input buffer may be required. The choice of buffer is a function of the particular application.

Calculate the input current for buffered mode as follows:

 $f_S \times C \times V_{DIFF} + 1$  nA

where:

 $f<sub>S</sub>$  is the ADC sample rate in Hz.

C is the sampling capacitance in farads.

V<sub>DIFF</sub> is the voltage change between successive channels.

Calculate the input current for buffered mode as follows:

 $f_S \times C \times V_{\text{DIFF}}$ 

where 1 nA is the dc leakage current associated with unbuffered mode.

The input current for the ADC in buffered mode, where  $I/O0 = 0.5$  V,  $I/O1 = 2$  V, and  $f_s = 10$  kHz, is as follows:

 $(10,000 \times 5.8 \times 10^{-12} \times 1.5) + 1 \text{ nA} = 88 \text{ nA}$ 

Under the same conditions, the ADC input current in unbuffered mode is as follows:

 $(10,000 \times 28.9 \times 10^{-12} \times 1.5) = 433.5 \text{ nA}$ 

![](_page_19_Figure_18.jpeg)

Figure 33. ADC Input Structure

### **GPIO SECTION**

Each of the eight I/Ox pins can be configured as a generalpurpose digital input or output pin by programming the GPIO control register. When an I/Ox pin is configured as an output, the pin can be set high or low by programming the GPIO write data register. Logic levels for general-purpose outputs are relative to  $V_{DD}$  and GND. When an I/Ox pin is configured as an input, its status can be determined by reading the GPIO read configuration register. When an I/Ox pin is set as an output, it is possible to read its status by also setting it as an input pin. When reading the status of the I/Ox pins set as inputs the status of an I/Ox pin set as both and input and output pin is also returned.

#### **INTERNAL REFERENCE**

The AD5593R contains an on-chip 2.5 V reference. The reference is powered down by default and is enabled by setting Bit D9 in the power-down/reference control register to 1. When the on-chip reference is powered up, the reference voltage appears on the  $V_{REF}$  pin and may be used as a reference source for other components. When the internal reference is used, it is recommended to decouple VREF to GND using a 100 nF capacitor. It is recommended that the internal reference be buffered before using it elsewhere in the system. When the reference is powered down, an external reference must be connected to  $V<sub>REF</sub>$ . Suitable external reference sources for the AD5593R include the AD780, AD1582, ADR431, REF193, and ADR391.

#### **RESET FUNCTION**

The AD5593R has an asynchronous RESET pin. For normal operation, RESET is tied high. A falling edge on RESET resets all registers to their default values and reconfigures the I/O pins to their default values (85 kΩ pull-down resistor to GND). The reset function takes 250 µs maximum; do not write new data to

the AD5593R during this time. The AD5593R has a software reset that performs the same function as the RESET pin. The reset function is activated by writing 0x0F to the pointer byte and 0x0D and 0xAC to the most significant and least significant bytes, respectively.

#### **TEMPERATURE INDICATOR**

The AD5593R contains an integrated temperature indicator that can be read to provide an estimation of the die temperature. This can be used in fault detection where a sudden rise in die temperature may indicate a fault condition, such as a shorted output. Temperature readback is enabled by setting Bit D8 in the ADC sequence register. The temperature result is then added to the ADC sequence. The temperature result has an address of 0b1000 and care must be taken that this result is not confused with the readback from DAC0. The temperature conversion takes 5 µs with the ADC buffer enabled and 20 µs when the buffer is disabled. Calculate the temperature using the following formulae:

For ADC gain  $= 1$ ,

Temperature (°C) = 
$$
25 + \frac{ADCCode - 820}{2.654}
$$

For ADC gain  $= 2$ ,

$$
Temperature\, (°C) = 25 + \frac{ADC\,Code - 410}{2.654}
$$

The range of codes returned by the ADC when reading from the temperature indicator is approximately 645 to 1035, corresponding to a temperature between −40°C to +105°C. The accuracy of the temperature indicator is typically 3°C when averaged over five samples.

### SERIAL INTERFACE

The AD5593R has a 2-wire, I<sup>2</sup>C-compatible serial interface (refer to *The I<sup>2</sup>C* -*Bus Specification*, Version 2.1, January 2000). The  $AD5593R$  is connected to an I<sup>2</sup>C bus as a slave device under the control of a master device. See Figure 2 for a timing diagram of a typical write sequence. The AD5593R supports standard mode (100 kHz) and fast mode (400 kHz). Support is not provided for 10-bit addressing and general call addressing. The AD5593R has a 7-bit slave address; its six MSBs are set to 001000. The LSB is set by the state of the A0 address pin, which determines the state of the A0 bit. The facility to change the logic level of the A0 pin before a read or write operation allows the user to incorporate multiple AD5593R devices on one bus.

The 2-wire serial bus protocol operates as follows: the master initiates data transfer by establishing a start condition when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address. The slave address corresponding to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its shift register.

Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. When all data bits have been read or written, a stop condition is established.

In write mode, the master pulls the SDA line high during the 10th clock pulse to establish a stop condition. In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master brings the SDA line low before the 10th clock pulse and then high during the 10th clock pulse to establish a stop condition.

#### **WRITE OPERATION**

When writing to the AD5593R, the user must begin with a start command followed by an address byte  $R/\overline{W} = 0$ ), after which the AD5593R acknowledges that it is prepared to receive data by pulling SDA low. The AD5593R requires three bytes of data. The first byte is the pointer byte. This byte contains information defining the type of operation that is required of the AD5593R, such as configuring the I/O pins and writing to a DAC. The pointer byte is followed by the most significant byte and the least significant byte, as shown in Figure 34. After these data bytes are acknowledged by the AD5593R, a stop condition follows.

#### **READ OPERATION**

When reading data back from the AD5593R, the user begins with a start command followed by an address byte  $(R/W = 0)$ , after which the DAC acknowledges that it is prepared to transmit data by pulling SDA low. The pointer byte is then written to select what is to be read back. A repeat start or a new  $I<sup>2</sup>C$  transmission can then follow to read two bytes of data from the AD5593R. Both bytes are acknowledged by the master, as shown in Figure 35.

It is also possible to perform consecutive readbacks without having to provide interim start and stop conditions or slave addresses. This method can be used to read blocks of conversions from the ADC, as shown in Figure 37.

![](_page_21_Figure_12.jpeg)

Figure 34. 4-Byte <sup>P</sup>C Write

![](_page_22_Figure_2.jpeg)

Figure 36. Read One 16-Bit Word, Maintain Control of the Bus

Rev. C | Page 22 of 33

### Data Sheet **AD5593R**

![](_page_23_Figure_2.jpeg)

#### **POINTER BYTE**

The pointer byte contains eight bits. Bits[D7:D4] are mode bits that select the operation to be executed. The data contained in Bits[D3:D0] depend on the operation required. Table 9 shows the configuration of the pointer byte. When Bits[D7:D4] are 0b0000, the mode dependent bits (Bits[D3:D0]) select a control register to write data to. The data written to a control register is contained in the MSB and LSB as shown in Figure 34. The mode dependent data bits also select which DAC is updated during a DAC write operation and which register is selected for readback.

![](_page_23_Picture_359.jpeg)

![](_page_23_Picture_360.jpeg)

#### **Table 10. Mode Bits**

![](_page_23_Picture_361.jpeg)

#### **CONTROL REGISTERS**

Table 11 shows the control register map for the AD5593R. The control registers configure the I/O pins and set various operating parameters in the AD5593R, such as enabling the reference, selecting the LDAC mode function, or selecting power-down modes. The control registers are written to using the 4-byte I<sup>2</sup>C write sequence shown in Figure 34. To write to a control register, the mode bits (Bits[D7:D4]) of the pointer byte are zeros. The mode dependent data bits (Bits[D3:D0]) of the pointer byte select which control register is to be accessed. The data to be written to the control register is contained in the most significant and least significant data bytes. These contain a total of 16 bits and are shown as D15 to D0 in Table 12 and Table 13. The contents of the control registers can be read back using the read sequence shown in Figure 35 or Figure 36.

### **GENERAL-PURPOSE CONTROL REGISTER**

The general-purpose control register enables or disables certain functions associated with the DAC, ADC, and I/O pin configuration (see Table 13). The register sets the output range of the DAC and input range of the ADC, which sets their transfer functions, enables/disables the ADC buffer, and enables the

#### **Table 11. Control Registers**

precharge function (see the ADC Section for more details). The register is also used to lock the I/O pin configuration to prevent accidental change. When Bit D7 is set to 1, writes to the configuration registers are ignored.

![](_page_24_Picture_382.jpeg)

### **Table 12. General-Purpose Control Register**

**MSB LSB D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0** Reserved ADC buffer precharge ADC buffer enable Lock configuration Write all DACs ADC range select DAC range select Reserved

#### **Table 13. General-Purpose Control Register Descriptions**

![](_page_24_Picture_383.jpeg)

#### **CONFIGURING THE AD5593R**

The AD5593R I/O pins are configured by writing to a series of pin configuration registers. The control registers are accessed when Bits[D7:D4] are 0b0000. Bits[D3:D0] determine which register is accessed as shown in Table 11.

On power-up, the I/O pins are configured as 85 kΩ resistors connected to GND. The I/O channels of the AD5593R can be configured to operate as DAC outputs, ADC inputs, digital outputs, digital inputs, three-state, or connected to GND with 85 kΩ pull-down resistors. When configured as digital outputs, the pins have the additional option of being configured as push/pull or open-drain.

The I/O channels are configured by writing to the appropriate configuration registers, as shown in Table 11. To assign a particular function for an I/O channel, write to the appropriate register and set the corresponding bit to 1. For example, setting Bit D0 in the DAC configuration register configures I/O0 as a DAC. In the event that the bit for an I/O channel is set in multiple configuration registers, the I/O channel adopts the function dictated by the last write operation.

The exceptions to this rule are that an I/Ox pin can be set as both a DAC and ADC or as a digital input and output. When an I/Ox pin is configured as a DAC and ADC, the primary function is as a DAC and the ADC can be used to measure the voltage being provided by the DAC. This feature can be used to monitor the output voltage to detect short circuits or overload conditions. Figure 38 shows an example of how to configure I/O1 and I/O7 as DACs. When a pin is configured as both a general-purpose input and output, the primary function is as an output pin. This configuration allows the status of the output pin to be determined by reading the GPIO read configuration register.

The general-purpose control register contains a lock configuration bit. When the lock configuration bit is set to 1, any writes to the pin configuration registers are ignored, thus preventing the function of the I/O pins from being changed.

The I/O pins can be reconfigured any time when the AD5593R is in an idle state, that is, no ADC conversions are taking place and no registers are being read back. The lock configuration bit must also be set to 0.

#### **Table 14. I/O Pin Configuration Registers<sup>1</sup>**

![](_page_25_Picture_254.jpeg)

<sup>1</sup> Setting an I/O pin configuration bit to 1 after writing to a control register enables that function on the selected I/O pin.

![](_page_25_Picture_255.jpeg)

**S = START CONDITION P = STOP CONDITION A = ACKNOWLEDGE** 12507-017

Figure 38. Configuring I/O1 and I/O7 as DACs